# **Monolithic Octal** 12-Bit DACPORTs T-51-09-12 # AD75069/AD75089/AD75090 **FFATURES** **Eight Complete Voltage Output DACs On-Chip Voltage Reference** On-Chip Data Latches with Readback Feature Variety of Output Voltage Ranges: +7.5 V/-2.5 V, ± 5 V, ±10 V Compact 44-Pin PLCC and Ceramic JLCC Packages **APPLICATIONS Automatic Test Equipment** Instrumentation Avionics **Robotics Process Control** #### PRODUCT DESCRIPTION The AD75069/AD75089/AD75090 DACPORTs<sup>th</sup> contain eight complete 12-bit, voltage output digital-to-analog converters in one monolithic IC. They thus offer the highest density 12-bit D/A functions available. The three models differ in their output voltage ranges: the AD75069 outputs -2.5 V to +7.5 V, the AD75089 outputs $\pm 5$ V, and the AD75090 outputs $\pm 10$ V. Each DAC offers flexibility, accuracy and good dynamic performance. The R-2R structure is fabricated from thin-film resistors that are laser-trimmed to achieve guaranteed monotonicity over the full operating temperature range. DAC-to-DAC matching performance is specified. The output amplifier combines the best features of bipolar and MOS devices to achieve good dynamic performance and low offset. Settling time is under 10 µs, and each output can drive a 2 mA, 500 pF load. Short circuit protection allows indefinite shorts to $V_{CC}$ , $V_{DD}$ , $V_{SS}$ , and GND, Digital circuitry is implemented in CMOS logic. The fast, low power, digital interface allows these DACPORTs to interface with most microprocessors through a single 12-bit wide bus. A readback feature allows the internal DAC registers to be read back through the digital port, as 12-bit words. When disabled, the readback drivers are placed in a high impedance mode. A RESET control pin is provided to allow simultaneous asynchronous reset of all DAC data latches, causing the DAC outputs to go to the negative extreme of their range. #### FUNCTIONAL BLOCK DIAGRAM The analog portion of these DACPORTs consists of eight DAC cells, eight output amplifiers, a voltage reference, a control amplifier and switches. Each DAC cell is an inverting R-2R type. The output current from each DAC is switched to the on-chip application resistors and output amplifier. The chip may be operated from the internal reference or an external reference. The high performance and functional completeness of these DACPORTs result from their fabrication in Analog Devices' BiMOS II process. This epitaxial BiCMOS process features bipolar transistors for precise analog circuitry, CMOS transistors for dense logic and analog switches, laser-trimmed thin-film resistors and double-level metal interconnects. DACPORT is a trademark of Analog Devices, Inc. This information applies to a product under development. Its characteristics and specifications are subject to change without notice. Analog Devices assumes no obligation regarding future manufacture unless otherwise agreed to in writing. REV, 0 DIGITAL-TO-ANALOG CONVERTERS 2-777 # AD75069/AD75089/AD75090 — SPECIFICATIONS ( $V_{cc} = +5$ V, $V_{do} = +12$ V, $V_{ss} = -12$ V, $V_{REF} = +5$ V, $T_A = +25$ °C unless otherwise noted.) T-51-09-12 | Parameter | Min | Tem | | -09-12 | |------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------------------------------|-------------------|----------------| | RESOLUTION | - WIII | Typ | Max | Units<br>Bits | | ANALOG OUTPUT | <del> </del> | 12 | | Bits | | Voltage Range, V <sub>OUT</sub> max to V <sub>OUT</sub> min<br>AD75069<br>AD75089 | | -2.5/+7.5<br>±5 | | Volts<br>Volts | | AD75090 Output Current (Each Channel, Source or Sink) Load Capacitance | 2 | ±10 | £00 | Volts<br>mA | | Short Circuit Current (Each Channel) | | 25 | 500<br>40 | pF<br>mA | | ACCURACY Gain Error, Including Internal Reference | -10 | ±5 | 10 | LSB | | Midscale Error | -4 | ±1/2 | 4 | LSB | | Integral Linearity Error Integral Linearity Error, T <sub>MIN</sub> to T <sub>MAX</sub> | -1/2<br>-1.5 | ±1/4<br>±1/2 | 1/2<br>+1.5 | LSB<br>LSB | | Differential Linearity Error | -1/2 | ±1/4 | 1/2 | LSB | | Differential Linearity Error, T <sub>MIN</sub> to T <sub>MAX</sub> | -3/4 | ±1/2. | +3/4 | LSB | | Gain Error Drift | -10 | ±5. | 10 | ppm of FSR/°C | | Midscale Drift | <b>−10</b> ⊘ | ( )±5 \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 10 | ppm of FSR/°C | | Reference Temperature Coefficient | -25 | ±15 | 25 | ppm/°C | | Noise, 0.1 to 2 MHz Band | 1166 11 1 | A. | | | | AD75069, AD75089 (10 V Span)<br>AD75090 (20 Span) | 190 | | 300<br>600 | μV rms | | REFERENCE INPUT | 1 | 311 | 000 | μV rms | | Input Resistance | 2.0 | 2 10 | | MΩ | | Voltage Range | -3.0 | /A | +5.5 | Volts | | POWER REQUIREMENTS | 1 33 | | | | | V <sub>cc</sub> ° ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? | 4.5 | 5.0 | 5.5 | Volts | | Icc | 1 22 | 0.1 | 1 | mA. | | $V_{DD}, V_{SS}$ | ±11.4 | ±12.0 | ±13.2 | Volts | | IDD | -1 | 15 | 20 | mA. | | I <sub>SS</sub><br>Total Power | | -14<br>350 | <b>-16</b><br>432 | mA | | ANALOG GROUND CURRENT <sup>1</sup> PER EACH OF 8 CHANNELS | 600 | 330 | +600 | m₩<br>A | | MATCHING PERFORMANCE | | · · · · · · · · · · · · · · · · · · · | T000 | μΑ | | Gain <sup>2</sup> | -5 | ±2.5 | 5 | LSB | | Midscale <sup>3</sup> | -4 | ±2 | 4 | LSB | | Linearity <sup>4</sup> | -1 | ±1/2 | 1 | LSB | | CROSSTALK | | | | | | Analog (DC) | | | -90 | dB | | Digital (Transient) | | | 60 | dB | | DYNAMIC PERFORMANCE ( $R_L = 5 \text{ k}\Omega$ , $C_L = 500 \text{ pF}$ ) | | | | | | Slew Rate | 2.0 | 2.5 | | V/μs | | Settling Time to ±1/2 LSB | | | | | | V <sub>OUT</sub> max to V <sub>OUT</sub> min or V <sub>OUT</sub> min to V <sub>OUT</sub> max<br>AD75069, AD75089 (10 V Span) | 1 | 6 | 0 | | | AD75099 (20 V Span) | | 8 | 8<br>10 | hs<br>hs | | POWER SUPPLY GAIN SENSITIVITY | - | - | | hra | | $11.4 \text{ V} \leq \text{V}_{DD} \leq 13.2 \text{ V}$ | 1 | ±6 | ±10 | ppm/% | | $-13.2 \text{ V} \leq \text{V}_{SS} \leq -11.4 \text{ V}$ | | ±1 | ±10<br>±2 | ppm/% | | | | <del></del> | | Phun /a | This Information applies to a product under development. Its characteristics and specifications are subject to change without notice. Analog Devices assumes no obligation regarding future manufacture unless otherwise agreed to in writing. 2-778 DIGITAL-TO-ANALOG CONVERTERS | Parameter | Min | Тур | Max | Units | |----------------------------------------------------------|-------------|-------------|-----|---------| | DIGITAL INPUTS | | | | | | $V_{IH}$ | 2.0 | | | Volts | | V <sub>II</sub> | 0 | | 0.8 | Volts | | $I_{IH} @ V_{IN} = V_{LL}$ | -10 | ±1 | 10 | μA | | $I_{IL} @ V_{IN} = DGND$ | -10 | ±1 | 10 | μА | | DIGITAL OUTPUTS | | | | <b></b> | | $V_{OL} @ I_{SINK} = 1.6 \text{ mA}$ | | | 0.4 | Volts | | V <sub>OH</sub> @ I <sub>SOURCE</sub> = 0.5 mA | 2.4 | | | Volts | | DIGITAL TIMING <sup>5</sup> | | | | | | Data Write Mode (Figure 1) | 1 | | | | | Data Setup Time, t <sub>DSU</sub> | 30 | | | ns | | Address Setup Time, tasu | 30 | | | ns | | Chip Enable-Write Time, t <sub>CEW</sub> | 10 | | | ns | | Write Pulse Width, Tw | 80 | | | ns | | Write-Chip Enable Time, twce | 0 | 1.5 | | ns | | Address Hold Time, tAH | 20 | · . | | ns | | Data Hold Time, t <sub>DH</sub> | 50 | 3 k<br>7. 3 | | ns | | Data Readback Mode (Figure 2) | | ( ) | | | | Address Setup Time, tasu | 30. > | .' | | ns | | Chip Enable-Read Time, t <sub>CER</sub> | 0∌ | 3<br>3 - 3 | | ns | | Read Pulse Width, t <sub>R</sub> | 70 | \$5.05.2 · | | ns | | Access Time from Read, tRD | | 100 | 75 | ns | | Access Time from Chip Enable, t <sub>CED</sub> | 4 A A . O * | ; | 85 | ns | | Access Time from Address Change, tan | | | 120 | ns | | Data Bus Release Time, tREL | 3 | | 30 | ns | | Read-Chip Enable Time, t <sub>RCB</sub> | 0 | %. | | ns | | Address Hold Time, tAH | 20 | .* | | ns | | Asynchronous Reset | | | | | | Reset Pulse Width, t <sub>RST</sub> | 80 | | | ns | | TEMPERATURE RANGE (T <sub>MIN</sub> , T <sub>MAX</sub> ) | | | | | | A Versions | -40 | | +85 | °C | | J Versions | 0 | | +70 | | #### NOTES Specifications subject to change without notice. Specifications in boldface are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels. All min and max specifications are guaranteed, although only those shown in boldface are tested on all production units. #### TIMING DIAGRAMS This information applies to a product under development, its characteristics and specifications are subject to change without notice, Analog Devices assumes no obligation regarding future manufacture unless otherwise agreed to in writing. DIGITAL-TO-ANALOG CONVERTERS 2-779 Analog ground current is input code dependent. Quain matching error is the largest difference in gain error between any two DACs in one package. Midscale matching error is the largest difference in midscale values between any two DACs in one package. Linearity matching error is the difference in the worst case integral linearity error between any two DACs in one package. Reference level for timing measurements = 1.5 V. See definitions of specifications later on in this data sheet. # AD75069/AD75089/AD75090 T-51-09-12 #### ABSOLUTE MAXIMUM RATINGS\* \*Stresses above those listed under "Absolute Maximum Ratinga" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ORDERING GUIDE** | Model | Output<br>Voltage<br>Range | Temperature<br>Range | Package<br>Option* | | |-----------|----------------------------|----------------------|--------------------|--| | AD75069JP | -2.5 V/+7.5 V | 0°C to +70°C | P-44A | | | AD75069AJ | -2.5 V/+7.5 V | -40°C to +85°C | I-44A | | | AD75089JP | ± 5 V | 0°C to +70°C | P-44A | | | AD75089AJ | ± 5 V | -40°C to +85°C | I-44A | | | AD75090JP | ±10 V | 0°C to +70°C | P-44A | | | AD75090AJ | ±10 V | -40°C to +85°C | I-44A | | \*J = J-Leaded Ceramic Chip Carrier; P = Plastic Leaded Chip Carrier (PLCC) package. For outline information see Package Information section. # CAUTION \_\_\_\_\_ ESD (electrostatic discharge) sensitive device. The digital control inputs are diode protected; however, permanent damage may occur on unconnected devices subject to high energy electrostatic fields. Unused devices must be stored in conductive foam or shunts. The protective foam should be discharged to the destination socket before devices are removed. Figure 3. Recommended Circuit Schematic This information applies to a product under development. Its characteristics and specifications are subject to change without notice. Analog Devices assumes no obligation regarding future manufacture unless otherwise agreed to in writing. 2-780 DIGITAL-TO-ANALOG CONVERTERS ## AD75069/AD75089/AD75090 #### PIN CONFIGURATION #### DEFINITIONS OF SPECIFICATIONS INTEGRAL LINEARITY ERROR: Integral linearity error is the maximum deviation of the actual DAC output from the ideal analog output (a straight line drawn from —full scale to +full scale) for any digital input code. MONOTONICITY: A DAC is said to be monotonic if the output either increases or remains constant for increasing digital inputs such that the output will always be a nondecreasing function of input. All versions of the AD75069/AD75089/AD75090 are monotonic over their full operating temperature range. DIFFERENTIAL LINEARITY ERROR: Monotonic behavior requires that the differential linearity error be less than 1 LSB over the temperature range of interest. Differential nonlinearity is the measure of the variation in analog value, normalized to full scale, associated with a 1 LSB change in digital input code. For example, for a 10 V output span, a change of 1 LSB in digital input code should result in a 2.44 mV change in the analog output (1 LSB = 10 V/4096 = 2.44 mV). If in actual use, however, a 1 LSB change in the input code results in a change of only 0.61 mV (1/4 LSB) in analog output, the differential nonlinearity error would be -1.83 mV, or -3/4 LSB. GAIN ERROR: DAC gain error is a measure of the difference between the output span of an ideal DAC and an actual device. MIDSCALE ERROR: Midscale error is the difference between the ideal midscale output and the actual output of a DAC when the input code is loaded with the MSB = "1" and the rest of the bits = "0." SETTLING TIME: Settling time is the time required for the output to reach and remain within a specified error band about its final value, measured from the digital input transition. #### PIN DESCRIPTIONS T-51-09-12 | Pin | Name | Description | |------|---------------------|-------------------------------| | 1 | V <sub>REFIN</sub> | Reference Input | | 2 | V <sub>REFOUT</sub> | 5 V Reference Output | | 3 | V <sub>REFGND</sub> | Reference Ground | | 4 | V <sub>OUT3</sub> | Analog Output 3 | | 5 | V <sub>RET3</sub> | Analog Return 3 | | 6 | V <sub>RET2</sub> | Analog Return 2 | | 7 | V <sub>OUT2</sub> | Analog Output 2 , | | 8 | VOUTI | Analog Output 1 | | 9 | V <sub>RET1</sub> | Analog Return 1 | | 10 | VRETO | Analog Return 0 | | 11 | Votrto | Analog Output 0 | | 12 | $V_{SS}$ | -12 V Analog Power Supply | | 13 | $V_{DD}$ | +12 V Analog Power Supply | | 14 | DGND 👸 | Digital Ground | | 15 | $V_{CC}$ | +5 V Digital Power Supply | | 16 | IOGND 💸 | Bus Interface Ground | | . 17 | `DÚ,⊘ | Data Input Bit 11 (MSB) | | 18 | D10 | Data Input Bit 10 | | 19 | D9 . | Data Input Bit 9 | | 20 | D8 | Data Input Bit 8 | | 21 | D7 | Data Input Bit 7 | | 22 | D6' | Data Input Bit 6 | | 23 | D5 | Data Input Bit 5 | | 24 | D4 | Data Input Bit 4 | | 25 | D3 | Data Input Bit 3 | | 26 | D2 | Data Input Bit 2 | | 27 | D1 | Data Input Bit 1 | | 28 | D0 | Data Input Bit 0 (LSB) | | 29 | RST | Reset Input; Active High | | 30 | WR | Write Input; Active Low | | 31 | RD | Read Input; Active Low | | 32 | CE | Chip Enable Input; Active Low | | 33 | A0 | Address Input Bit 0 (LSB) | | 34 | A1 | Address Input Bit 1 | | 35 | A2 | Address Input Bit 2 (MSB) | | 36 | AGND | Analog Ground | | 37 | V <sub>OUT7</sub> | Analog Output 7 | | 38 | $V_{RET7}$ | Analog Return 7 | | 39 | V <sub>RET6</sub> | Analog Return 6 | | 40 | $V_{OUT6}$ | Analog Output 6 | | 41 | Vours | Analog Output 5 | | 42 | V <sub>RET5</sub> | Analog Return 5 | | 43 | $V_{RET4}$ | Analog Return 4 | | 44 | V <sub>OUT4</sub> | Analog Output 4 | CROSSTALK: Crosstalk is the change in an output caused by a change in one or more of the other inputs or outputs. It is due to capacitive and thermal coupling between channels. FULL-SCALE RANGE: FSR is 20 V for $\pm 10$ V range and 10 V for $\pm 5$ V and -2.5/+7.5 V ranges. #### TRANSISTOR COUNT The AD75069/AD75089/AD75090 contains 5,225 transistors. This information applies to a product under development, its characteristics and specifications are subject to change without notice. Analog Devices assumes no obligation regarding future manufacture unless otherwise agreed to in writing. REV. 0 DIGITAL-TO-ANALOG CONVERTERS 2-781 ## AD75069/AD75089/AD75090 #### BINARY CODE TABLE | Offset Binary<br>Value in DAC Latch | Analog Output<br>Voltage | | | |-------------------------------------|-----------------------------------|--|--| | MSB LSB | | | | | 1111 1111 1111 | V <sub>OUT</sub> max | | | | 1000 0000 0000 | Midscale = (V <sub>OUT</sub> max | | | | 0000 0000 0000 | + 1 LSB - V <sub>OUT</sub> min)/2 | | | #### ANALOG CIRCUIT CONSIDERATIONS #### **Grounding Recommendations** The AD75069/AD75089/AD75090 have twelve pins for analog and digital grounds, designated AGND, $V_{RET0}$ – $V_{RET7}$ , $V_{REFGND}$ , IOGND, and DGND. The AGND pin is the ground reference point for the device. $V_{REFGND}$ is the ground reference point for the on-chip voltage reference. $V_{RET0}$ through $V_{RET7}$ are the 8 ground return pins for the 8 DACs and their output amplifiers. The 10 analog ground pins should be connected radially to the analog ground point in the system. The external reference and any external loads should also be returned to the analog ground point. To minimize crosstalk, all paths to the single analog ground point must be short and direct. The IOGND and DGND pins should be connected to the digital ground point in the circuit. These pins return current from the bus interface and logic portions, respectively, of the AD75069/AD75089/AD75090 circuitry to ground. Analog and digital grounds should be connected at one point in the system. If there is a possibility that this connection may be broken or otherwise disconnected, then two diodes should be connected in inverse parallel between the analog and digital ground pins of the AD75069/AD75089/AD75090 to limit the maximum ground voltage difference. #### Power Supplies and Decoupling The AD75069/AD75089/AD75090 require three power supplies for proper operation, $V_{\rm CC}$ powers the logic portions of the device and requires +5 volts, $V_{\rm DD}$ and $V_{\rm SS}$ power the remaining portions of the circuitry and require $\pm 12~V$ . Decoupling capacitors should be used on all power supply pins. Good engineering practice dictates that the bypass capacitors be located as near as possible to the package pins. Recommended values are 4.7 $\mu F$ tantalum and 0.1 $\mu F$ ceramic from $V_{DD}$ and $V_{SS}$ to analog ground, and 0.1 $\mu F$ from $V_{CC}$ to digital ground. #### Voltage Reference The AD75069/AD75089/AD75090 are designed to operate from a reference voltage of 5 V. The internal reference can serve the entire chip. If superior tolerance, PSRR, or temperature performance are needed, external devices, such as the AD586, may be used. #### **Output Considerations** Each DAC output can source or sink $\pm 2$ mA of current to an external load. Short-circuit protection limits load current to a maximum load current of 40 mA. Load capacitance of up to 500 pF can be accommodated with no effect on stability. AD75069/AD75089/AD75090 output voltage settling time is $10~\mu s$ maximum. Figure 4 shows the output voltage settling time of the AD75069 with a fixed 5 V reference and all bits switched from 1 to 0 and from 0 to 1. ### T-51-09-12 Figure 4. Settling Time; Full-Scale Output Change #### Crosstalk Crosstalk is a spurious signal on one DAC output caused by a change in one or more of the other DACs. Crosstalk can be induced by capacitive, thermal, or load-current induced feed-through. Figure 5 shows typical crosstalk. The upper trace of the top photo shows DAC 6 switching from -2.5 V to +7.5 V and back to -2.5 V. The lower trace shows brief spikes in the output of DAC 7 caused by capacitive feedthrough from the input data. The longer disturbances are caused by analog feed-through from DAC 6's output. The loads of both DACs are $5 \text{ k}\Omega$ in parallel with 500 pF. The lower photo shows the detail of the falling edge of DAC 6 (large trace) and the effect on DAC 7 (middle trace) under the same conditions. Figure 5. Output Crosstalk #### DIGITAL INTERFACING To write to the chip, apply the desired address, and then take Chip Enable ( $\overline{CE}$ ) and Write ( $\overline{WR}$ ) low. Typically, $\overline{CE}$ is tied to the system address decoder, and $\overline{WR}$ connects to the system write strobe. If the data is changed while $\overline{CE}$ and $\overline{WR}$ are low, the DAC register is transparent, and it will follow the input data. #### Readback To read data back from the chip, apply the desired address, and then take Chip Enable $(\overline{CE})$ and Read $(\overline{RD})$ low. Typically, $\overline{CE}$ is tied to the system address decoder, and $\overline{RD}$ connects to the system read stroke If the address is changed while $\overline{CE}$ and $\overline{RD}$ are low, the data output will follow the selected address after a delay of $t_{AD}$ . #### Data Reset To reset all data latches asynchronously, take Reset (RST) high. This clears all data latches and causes the DAC outputs to go to the negative end of their output range, i.e., -2.5 V for the AD75069, -5 V for the AD75089, and -10 V for the AD75090. This information applies to a product under development, its characteristics and specifications are subject to change without notice. Analog Devices assumes no obligation regarding future manufacture unless otherwise agreed to in writing. 2-782 DIGITAL-TO-ANALOG CONVERTERS