## feATURES

- One External R Sets Cutoff Frequency
- Root Raised Cosine Response
- Up to 300 kHz Cutoff on a Single 5V Supply
- Up to 150 kHz Cutoff on a Single 3V Supply
- 10th Order, Linear Phase Filter in an S0-8
- DC Accurate, $\mathrm{V}_{0 S(\mathrm{MAX})}=5 \mathrm{mV}$
- Low Power Modes
- Differential or Single-Ended Inputs
- 80dB CMRR (DC)
- 80dB Signal-to-Noise Ratio, $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$
- Operates from 3 V to $\pm 5 \mathrm{~V}$ Supplies


## APPLICATIONS

- Data Communication Filters for 3V Operation
- Linear Phase and Phase Matched Filters for I/Q Signal Processing
- Pin Programmable Cutoff Frequency Lowpass Filters


## DESCRIPTIOn

The LTC ${ }^{\circledR} 1569-7$ is a 10 th order lowpass filter featuring linear phase and a root raised cosine amplitude response. The high selectivity of the LTC1569-7 combined with its linear phase in the passband makes it suitable for filtering both in data communications and data acquisition sytems.

Furthermore, its root raised cosine response offers the optimum pulse shaping for PAM data communications. The filter attenuation is 57 dB at $1.5 \bullet \mathrm{f}$ CUTOFF, 60 dB at $2 \bullet$ $f_{\text {CUTOFF, }}$, and in excess of 80 dB at $6 \bullet \mathrm{f}_{\text {CUTOFF. }}$. DC-accuracysensitive applications benefit from the 5 mV maximum DC offset.

The LTC1569-7 is the first sampled data filter which does not require an external clock yet its cutoff frequency can be set with a single external resistor with a typical accuracy of $3.5 \%$ or better. The external resistor programs an internal oscillator whose frequency is divided by either 1 , 4 or 16 prior to being applied to the filter network. Pin 5 determines the divider setting. Thus, up to three cutoff frequencies can be obtained for each external resistor value. Using various resistor values and divider settings, the cutoff frequency can be programmed over a range of seven octaves. Alternatively, the cutoff frequency can be set with an external clock and the clock-to-cutoff frequency ratio is 32:1. The ratio of the internal sampling rate to the filter cutoff frequency is 64:1.
The LTC1569-7 is fully tested for a cutoff frequency of $256 \mathrm{kHz} / 128 \mathrm{kHz}$ with single $5 \mathrm{~V} / 3 \mathrm{~V}$ supply although up to 300kHz cutoff frequencies can be obtained.

The LTC1569-7 features power savings modes and it is available in an $\mathrm{SO}-8$ surface mount package.
$\overline{\mathbf{Q Y}}$, LTC and LT are registered trademarks of Linear Technology Corporation.

## TYPICAL APPLICATIOn

Single 3V Supply, 128kHz/32kHz/8kHz Lowpass Filter


Frequency Response, fcutoff $=128 \mathrm{kHz} / 32 \mathrm{kHz} / 8 \mathrm{kHz}$


## ABSOLUTE MAXIMUM RATINGS

(Note 1)
Total Supply Voltage ............................................... 11V
Power Dissipation 500 mW
Operating Temperature
LTC1569C $\qquad$ $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ LTC1569I.......................................... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ Storage Temperature ............................ $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec ). $\qquad$ $300^{\circ} \mathrm{C}$

PACKAGE/ORDER INFORMATION

| TOP VIEW | ORDER PART NUMBER |
| :---: | :---: |
| $\mathbb{N o}^{-2}$ | LTC1569CS8-7 |
| GND 3 | LTC1569IS8-7 |
| 4 $\square$ 5 DIV/CLK | S8 PART |
| S8 PACKAGE 8-LEAD PLASTIC So | MARKING |
| $\mathrm{T}_{\mathrm{Jmax}}=125^{\circ} \mathrm{C}, \theta_{\mathrm{JA}}=80^{\circ} \mathrm{CN}($ (Note 6$)$ | 15697 |
|  | 156917 |

Consult factory for Military grade parts.

## ELECTRICAL CHARACTERISTICS

The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $\mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}\left(\mathrm{~V}^{+}=3 \mathrm{~V}, \mathrm{~V}^{-}=0 \mathrm{~V}\right), \mathrm{f}_{\text {CutOFF }}=128 \mathrm{kHz}, \mathrm{R}_{\text {LOAD }}=10 \mathrm{k}$ unless otherwise specified.

| PARAMETER | CONDITIONS |  |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Filter Gain | $\begin{aligned} & V_{S}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{CLK}}=8.192 \mathrm{MHz}, \\ & \mathrm{f}_{\text {CUTOFF }}=256 \mathrm{kHz}, \mathrm{~V}_{\text {IN }}=2.5 \mathrm{~V}_{\text {P-P }}, \\ & \mathrm{R}_{\text {EXT }}=5 \mathrm{k}, \text { Pin } 5 \text { Shorted to Pin } 4 \end{aligned}$ | $\begin{aligned} & \mathrm{f}_{\text {IN }}=5120 \mathrm{~Hz}=0.02 \bullet f_{\text {CUTOFF }} \\ & \mathrm{f}_{\text {IN }}=51.2 \mathrm{kHz}=0.2 \bullet \mathrm{f}_{\text {CUTOFF }} \\ & \mathrm{f}_{\text {IN }}=128 \mathrm{kHz}=0.5 \bullet \mathrm{f}_{\text {CUTOFF }} \\ & \mathrm{f}_{\text {IN }}=204.8 \mathrm{kHz}=0.8 \bullet \mathrm{f}_{\text {CUTOFF }} \\ & \mathrm{f}_{\text {IN }}=256 \mathrm{kHz}=\mathrm{f}_{\text {CUTOFF, }} \text { LTC1569C } \\ & \mathrm{f}_{\text {IN }}=256 \mathrm{kHz}=\mathrm{f}_{\text {CUTOFF, }} \text { LTC1569I } \\ & \mathrm{f}_{\text {IN }}=384 \mathrm{kHz}=1.5 \bullet f_{\text {CUTOFF }} \\ & \mathrm{f}_{\text {IN }}=512 \mathrm{kHz}=2 \bullet \mathrm{f}_{\text {CUTOFF }} \\ & \mathrm{f}_{\text {IN }}=768 \mathrm{kHz}=3 \bullet \mathrm{f}_{\text {CUTOFF }} \end{aligned}$ | $\bullet \bullet$ | $\begin{aligned} & -0.10 \\ & -0.25 \\ & -0.50 \\ & -1.1 \\ & -5.7 \\ & -6.2 \end{aligned}$ | $\begin{gathered} \hline 0.00 \\ -0.15 \\ -0.41 \\ -0.65 \\ -3.8 \\ -3.8 \\ -58 \\ -62 \\ -67 \end{gathered}$ | $\begin{gathered} \hline 0.10 \\ -0.05 \\ -0.25 \\ -0.40 \\ -2.3 \\ -2.0 \\ -48 \\ -54 \\ -64 \end{gathered}$ | dB $d B$ $d B$ $d B$ $d B$ $d B$ $d B$ $d B$ $d B$ $d B$ |
|  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=2.7 \mathrm{~V}, \mathrm{f}_{\mathrm{CLK}}=1 \mathrm{MHz}, \\ & \mathrm{f}_{\mathrm{CuTOFF}}=31.25 \mathrm{kHz}, \mathrm{~V}_{\text {IN }}=1 \mathrm{~V}_{\text {P-p }} \\ & \text { Pin 6 Shorted to Pin 4, External Clock } \end{aligned}$ | $\begin{aligned} & \mathrm{f}_{\text {IN }}=625 \mathrm{~Hz}=0.02 \bullet \mathrm{f}_{\text {CUTOFF }} \\ & \mathrm{f}_{\text {IN }}=6.25 \mathrm{kHz}=0.2 \bullet \mathrm{f}_{\text {CUTOFF }} \\ & \mathrm{f}_{\text {IN }}=15.625 \mathrm{kHz}=0.5 \bullet \mathrm{f}_{\text {CUTOFF }} \\ & \mathrm{f}_{\text {IN }}=25 \mathrm{kHz}=0.8 \bullet \mathrm{f}_{\text {CUTOFF }} \\ & \mathrm{f}_{\text {IN }}=31.25 \mathrm{kHz}=\mathrm{f}_{\text {CUTOFF }} \\ & \mathrm{f}_{\text {IN }}=46.875 \mathrm{kHz}=1.5 \bullet \mathrm{f}_{\text {CUTOFF }} \\ & \mathrm{f}_{\text {IN }}=62.5 \mathrm{kHz}=2 \bullet \mathrm{f}_{\text {CUUOFF }} \\ & \mathrm{f}_{\text {IN }}=93.75 \mathrm{kHz}=3 \bullet f_{\text {CUTOFF }} \end{aligned}$ |  | $\begin{gathered} -0.08 \\ -0.25 \\ -0.50 \\ -0.75 \\ -3.3 \end{gathered}$ | $\begin{gathered} \hline 0.00 \\ -0.15 \\ -0.40 \\ -0.65 \\ -3.15 \\ -57 \\ -60 \\ -66 \end{gathered}$ | $\begin{gathered} 0.12 \\ -0.05 \\ -0.30 \\ -0.50 \\ -3.0 \\ -52 \\ -54 \\ -58 \end{gathered}$ | dB $d B$ $d B$ $d B$ $d B$ $d B$ $d B$ $d B$ |
| Filter Phase | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=2.7 \mathrm{~V}, \mathrm{f}_{\mathrm{CLK}}=4 \mathrm{MHz}, \\ & \mathrm{f}_{\text {CuToFF }}=125 \mathrm{kHz} \text {, Pin } 6 \text { Shorted to } \\ & \text { Pin 4, External Clock } \end{aligned}$ | $\begin{aligned} & \mathrm{f}_{\text {IN }}=2500 \mathrm{~Hz}=0.02 \bullet \mathrm{f}_{\text {CUTOFF }} \\ & \mathrm{f}_{\text {IN }}=25 \mathrm{kHz}=0.2 \bullet \mathrm{f}_{\text {CUTOFF }} \\ & \mathrm{f}_{\text {IN }}=62.5 \mathrm{kHz}=0.5 \bullet \mathrm{f}_{\text {CUTOFF }} \\ & \mathrm{f}_{\text {IN }}=100 \mathrm{kHz}=0.8 \bullet \mathrm{f}_{\text {CUTOFF }} \\ & \mathrm{f}_{\text {IIN }}=125 \mathrm{kHz}=\mathrm{f}_{\text {CUTOFF }} \\ & \mathrm{f}_{\text {IN }}=187.5 \mathrm{kHz}=1.5 \bullet \mathrm{f}_{\text {CUTOFF }} \end{aligned}$ | $\stackrel{\bullet}{\bullet}$ | $\begin{gathered} -114 \\ 78 \\ -85 \\ 155 \end{gathered}$ | $\begin{gathered} \hline-11 \\ -112 \\ 80 \\ -83 \\ 158 \\ -95 \end{gathered}$ | $\begin{gathered} -110 \\ 82 \\ -81 \\ 161 \end{gathered}$ | Deg Deg Deg Deg Deg Deg |
| Filter Cutoff Accuracy when Self-Clocked | $R_{\text {EXT }}=10.24 \mathrm{k}$ from Pin 6 to Pin 7, $V_{S}=3 \mathrm{~V}$, Pin 5 Shorted to Pin 4 |  |  |  | 5kz |  |  |
| Filter Output DC Swing | $V_{S}=3 \mathrm{~V}$, Pin $3=1.11 \mathrm{~V}$ |  | $\bullet$ | 1.9 | 2.1 |  | VP-P $V_{\text {P-P }}$ |
|  | $\mathrm{V}_{S}=5 \mathrm{~V}$, Pin $3=2 \mathrm{~V}$ |  | $\bullet$ | 3.7 | 3.9 |  | VP-P $V_{\text {P-P }}$ |
|  | $\mathrm{V}_{S}= \pm 5 \mathrm{~V}$ | LTC1569C | $\bullet$ | 8.4 | 8.6 |  | VP-P $V_{\text {P-P }}$ |
|  |  | LTC1569I | $\bullet$ | 8.0 |  |  | $V_{\text {P-P }}$ |

## ELECTRICAL CHARACTERISTICS

The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $\mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}\left(\mathrm{~V}^{+}=3 \mathrm{~V}, \mathrm{~V}^{-}=0 \mathrm{~V}\right), \mathrm{f}_{\mathrm{CLK}}=4.096 \mathrm{MHz}, \mathrm{f}_{\text {Cutoff }}=128 \mathrm{kHz}, \mathrm{R}_{\text {LOAD }}=10 \mathrm{k}$ unless otherwise specified.

| PARAMETER | CONDITIONS |  |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output DC Offset (Note 2) | $\mathrm{R}_{\text {EXT }}=10 \mathrm{k}$, Pin 5 Shorted to Pin 4 | $\begin{aligned} & V_{S}=3 \mathrm{~V} \\ & V_{S}=5 \mathrm{~V} \\ & V_{S}= \pm 5 \mathrm{~V} \end{aligned}$ |  |  | $\begin{gathered} \pm 2 \\ \pm 6 \\ \pm 15 \end{gathered}$ | $\begin{gathered} \pm 5 \\ \pm 12 \end{gathered}$ | mV mV mV |
| Output DC Offset Drift | $\mathrm{R}_{\text {EXT }}=10 \mathrm{k}$, Pin 5 Shorted to Pin 4 | $\begin{aligned} & V_{S}=3 \mathrm{~V} \\ & V_{S}=5 \mathrm{~V} \\ & V_{S}= \pm 5 \mathrm{~V} \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \hline-25 \\ & -25 \\ & \pm 25 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{V} /{ }^{\circ} \mathrm{C} \\ & \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ & \mu \mathrm{~V} /{ }^{\mathrm{C}} \end{aligned}$ |
| Clock Pin Logic Thresholds when Clocked Externally | $\mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}$ | Min Logical "1" <br> Max Logical "0" |  |  | $\begin{aligned} & 2.6 \\ & 0.5 \end{aligned}$ |  | V |
|  | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ | Min Logical "1" <br> Max Logical "0" |  |  | $\begin{aligned} & 4.0 \\ & 0.5 \end{aligned}$ |  | V |
|  | $\mathrm{V}_{S}= \pm 5 \mathrm{~V}$ | Min Logical "1" <br> Max Logical "0" |  |  | $\begin{aligned} & 4.0 \\ & 0.5 \end{aligned}$ |  | V |
| Power Supply Current (Note 3) | $\mathrm{f}_{\text {CLK }}=1.028 \mathrm{MHz}$ ( 10 k from Pin 6 to Pin 7 , Pin 5 Open, $\div 4$ ), fCutoff $=32 \mathrm{kHz}$ | $V_{S}=3 \mathrm{~V}$ | $\bullet$ |  | 6 | $\begin{aligned} & 8 \\ & 9 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
|  |  | $V_{S}=5 \mathrm{~V}$ | - |  | 7 | $\begin{gathered} 9 \\ 10 \end{gathered}$ | mA mA |
|  |  | $V_{S}=10 \mathrm{~V}$ | $\bullet$ |  | 9 | $\begin{aligned} & 13 \\ & 14 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
|  | $\begin{aligned} & \mathrm{f}_{\text {CLK }}=4.096 \mathrm{MHz}(10 \mathrm{k} \text { from Pin } 6 \text { to Pin } 7 \text {, } \\ & \text { Pin } 5 \text { Shorted to Pin } 4, \div 1), f_{\text {CuTOFF }}=128 \mathrm{kHz} \end{aligned}$ | $V_{S}=3 \mathrm{~V}$ | $\bullet$ |  | 9.5 | 14 | mA <br> mA |
|  | $\mathrm{f}_{\text {CLK }}=8.192 \mathrm{MHz}(5 \mathrm{k}$ from Pin 6 to Pin 7, <br> Pin 5 Shorted to Pin $4, \div 1$ ), f Cutoff $=256 \mathrm{kHz}$ | $V_{S}=5 \mathrm{~V}$ | $\bullet$ |  | 20 | 30 | mA <br> mA |
|  |  | $V_{S}=10 \mathrm{~V}$ | $\bullet$ |  | 27 | 37 | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Power Supply Voltage where Low Power Mode is Enabled | Pin 5 Shorted to Pin 4, Note 3 |  | $\bullet$ | 3.7 | 4.2 | 4.6 | V |
| Clock Feedthrough | $\mathrm{R}_{\text {EXT }}=10 k$, Pin 50 Open |  |  |  | 0.4 |  | $\mathrm{mV} \mathrm{V}_{\text {RMS }}$ |
| Wideband Noise | Noise BW = DC to $2 \bullet f_{\text {Cutoff }}$ |  |  |  | 125 |  | $\mu \mathrm{V}_{\text {RMS }}$ |
| THD | $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz}, 1.5 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$ |  |  |  | 74 |  | dB |
| Clock-to-Cutoff Frequency Ratio |  |  |  |  | 32 |  |  |
| Max Clock Frequency (Note 4) | $\begin{aligned} & V_{S}=3 \mathrm{~V} \\ & V_{S}=5 \mathrm{~V} \\ & V_{S}= \pm 5 \mathrm{~V} \end{aligned}$ |  |  |  | $\begin{gathered} 5 \\ 9.6 \\ 13 \end{gathered}$ |  | MHz <br> MHz <br> MHz |
| Min Clock Frequency (Note 5) | 3 V to $\pm 5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}<85^{\circ} \mathrm{C}$ |  |  |  | 3 |  | kHz |
| Input Frequency Range | Aliased Components <-65dB |  |  |  | $0.9 \bullet \mathrm{f}_{\text {CLK }}$ |  | Hz |

Note 1: Absolute maximum ratings are those values beyond which the life of a device may be impaired.
Note 2: DC offset is measured with respect to Pin 3.
Note 3: There are several operating modes which reduce the supply current. For $\mathrm{V}_{\mathrm{S}}<4 \mathrm{~V}$, relative to divide-by-1 mode, the current is typically reduced by $50 \%$ relative to $\mathrm{V}_{S}=5 \mathrm{~V}$. If the internal oscillator is used as the clock source and the divide-by-4 or divide-by-16 mode is enabled, the supply current is typically reduced by $60 \%$, relative to divide-by-1 mode, independent of the value of $\mathrm{V}_{\mathrm{S}}$.

Note 4: The maximum clock frequency is arbitrarily defined as the frequency at which the filter AC response exhibits >1dB of gain peaking.
Note 5 : The minimum clock frequency is arbitrarily defined as the frequecy at which the filter DC offset changes by more than 5 mV .
Note 6: Thermal resistance varies depending upon the amount of PC board metal attached to the device. $\theta_{\mathrm{JA}}$ is specified for a $2500 \mathrm{~mm}^{2}$ test board covered with $20 z$ copper on both sides.

## TYPICAL PGRFORmANCE CHARACTERISTICS



## PIn fUnCTIOnS

IN ${ }^{+} / \mathbf{I N}^{-}$(Pins 1, 2): Signals can be applied to either or both input pins. The DC gain from IN ${ }^{+}$(Pin 1) to OUT (Pin 8 ) is 1.0 , and the $D C$ gain from Pin 2 to Pin 8 is -1 . The input range, input resistance and output range are described in the Applications Information section. Input voltages which exceed the power supply voltages should be avoided. Transients will not cause latchup if the current into/out of the input pins is limited to 20 mA .
GND (Pin 3): The GND pin is the reference voltage for the filter and should be externally biased to 2 V (1.11V) to maximize the dynamic range of the filter in applications using a single 5 V (3V) supply. For single supply operation, the GND pin should be bypassed with a quality $1 \mu \mathrm{~F}$ ceramic capacitor to $\mathrm{V}^{-}$(Pin 4). The impedance of the circuit biasing the GND pin should be less than $2 \mathrm{k} \Omega$ as the GND pin generates a small amount of AC and DC current. For dual supply operation, connect Pin 3 to a high quality DC ground. A ground plane should be used. A poor ground will increase DC offset, clock feedthrough, noise and distortion.
$\mathbf{V}^{-} / \mathbf{N}^{+}$(Pins 4, 7): For $3 \mathrm{~V}, 5 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$ applications a quality $1 \mu \mathrm{~F}$ ceramic bypass capacitor is required from $\mathrm{V}^{+}$ (Pin 7) to $\mathrm{V}^{-}$(Pin 4) to provide the transient energy for the internal clock drivers. The bypass should be as close as possible to the IC. In dual supply applications (Pin 3 is grounded), an additional $0.1 \mu$ F bypass from $\mathrm{V}^{+}(\operatorname{Pin} 7)$ to GND (Pin 3) and $\mathrm{V}^{-}$(Pin 4) to GND (Pin 3) is recommended.

The maximum voltage difference between GND (Pin 3) and V+ (Pin 7) should not exceed 5.5V.

DIV/CLK (Pin 5): DIV/CLK serves two functions. When the internal oscillator is enabled, DIV/CLK can be used to engage an internal divider. The internal divider is set to $1: 1$ when DIV/CLK is shorted to $\mathrm{V}^{-}$(Pin 4). The internal divider is set to $4: 1$ when DIV/CLK is allowed to float (a 100pF bypass to $\mathrm{V}^{-}$is recommended). The internal divider is set to $16: 1$ when DIV/CLK is shorted to $\mathrm{V}^{+}$(Pin 7). In the divide-by-4 and divide-by-16 modes the power supply current is reduced by typically $60 \%$.
When the internal oscillator is disabled ( $\mathrm{RXX}_{X}$ shorted to $\mathrm{V}^{-}$) DIV/CLK becomes an input pin for applying an external clock signal. For proper filter operation, the clock waveform should be a squarewave with a duty cycle as close as possible to $50 \%$ and CMOS voltages levels (see Electrical Characteristics section for voltage levels). DIV/ CLK pin voltages which exceed the power supply voltages should be avoided. Transients will not cause latchup if the fault current into/out of the DIV/CLK pin is limited to 40 mA .
$\mathbf{R}_{X}$ (Pin 6): Connecting an external resistor between the $\mathrm{R}_{X}$ pin and $\mathrm{V}^{+}(\operatorname{Pin} 7)$ enables the internal oscillator. The value of the resistor determines the frequency of oscillation. The maximum recommended resistor value is 40 k and the minimum is $3.8 \mathrm{k} / 8 \mathrm{k}$ (single $5 \mathrm{~V} / 3 \mathrm{~V}$ supply). The internal oscillator is disabled by shorting the $\mathrm{R}_{X}$ pin to $\mathrm{V}^{-}(\operatorname{Pin} 4)$. (Please refer to the Applications Information section.)

OUT (Pin 8): Filter Output. This pin can drive $10 \mathrm{k} \Omega$ and/or 40pF loads. For larger capacitive loads, an external $100 \Omega$ series resistor is recommended. The output pin can exceed the power supply voltages by up to $\pm 2 \mathrm{~V}$ without latchup.

## BLOCK DIAGRAM



## APPLICATIONS InfORMATION

## Self-Clocking Operation

The LTC1569-7 features a unique internal oscillator which sets the filter cutoff frequency using a single external resistor. The design is optimized for $\mathrm{V}_{S}=3 \mathrm{~V}$, $\mathrm{f}_{\text {CUTOFF }}=$ 128 kHz , where the filter cutoff frequency error is typically $<1 \%$ when a $0.1 \%$ external 10 k resistor is used. With different resistor values and internal divider settings, the cutoff frequency can be accurately varied from 2 kHz to $150 \mathrm{kHz} / 300 \mathrm{kHz}$ (single $3 \mathrm{~V} / 5 \mathrm{~V}$ supply). As shown in Figure 1, the divider is controlled by the DIV/CLK (Pin 5). Table 1 summarizes the cutoff frequency vs external resistor values for the divide-by-1 mode.

In the divide-by-4 and divide-by-16 modes, the cutoff frequencies in Table 1 will be lowered by 4 and 16 respectively. When the LTC1569-7 is in the divide-by-4 and divide-by-16 modes the power is automatically


Figure 1


1569-7 F03
Figure 3. Filter Cutoff vs Temperature, Divide-by-1 Mode, $\mathrm{R}_{\mathrm{EXT}}=10 \mathrm{~K}$
reduced. This results in a 60\% power savings with a single 5 V supply.
Table1. $\mathrm{f}_{\text {Cutoff }}$ vs $\mathrm{R}_{\text {EXT }}, \mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Divide-by-1 Mode

| $\mathbf{R}_{\text {EXT }}$ | Typical $\mathrm{f}_{\text {Cutoff }}$ | Typical Variation of $\mathrm{f}_{\text {Cutoff }}$ |
| :--- | :---: | :---: |
| $3844 \Omega$ | 320 kHz | $\pm 3.0 \%$ |
| $5010 \Omega$ | 256 kHz | $\pm 2.5 \%$ |
| 10 k | 128 kHz | $\pm 1 \%$ |
| 20.18 k | 64 kHz | $\pm 2.0 \%$ |
| 40.2 k | 32 kHz | $\pm 3.5 \%$ |

The power reduction in the divide-by-4 and divide-by-16 modes, however, effects the fundamental oscillator frequency. Hence, the effective divide ratio will be slightly different from $4: 1$ or $16: 1$ depending on $V_{S}, T_{A}$ and $R_{\text {EXT }}$. Typically this error is less than $1 \%$ (Figures 4 and 6).


1569-7 F02
Figure 2. Filter Cutoff vs $\mathrm{V}_{\text {SUPPLY }}$, Divide-by-1 Mode, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$


1569-7
Figure 4. Typical Divide Ratio in the Divide-by-4 Mode, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

## APPLICATIONS INFORMATION



Figure 5. Filter Cutoff vs Temperature, Divide-by-4 Mode, $\mathrm{R}_{\mathrm{EXT}}=10 \mathrm{k}$

${ }^{1569-7} 706$
Figure 6. Typical Divide Ratio in the Divide-by-16 Mode, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$


Figure 7. Filter Cutoff vs Temperature, Divide-by-16 Mode, REXT = 10k

The cutoff frequency is easily estimated from the equation in Figure 1. Examples 1 and 2 illustrate how to use the graphs in Figures 2 through 7 to get a more precise estimate of the cutoff frequency.
Example 1: LTC1569-7, $\mathrm{R}_{\text {EXT }}=20 \mathrm{k}, \mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}$, divide-by-16 mode, DIV/CLK (Pin 5) connected to $\mathrm{V}^{+}(\operatorname{Pin} 7), \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

Using the equation in Figure 1, the approximate filter cutoff frequency is $\mathrm{f}_{\text {CuTOFF }}=128 \mathrm{kHz} \cdot(10 \mathrm{k} / 20 \mathrm{k})$ - $(1 / 16)=4 k H z$.

For a more precise $\mathrm{f}_{\text {CUTOFF }}$ estimate, use Table 1 to get a value of $\mathrm{f}_{\text {Cutoff }}$ when $\mathrm{R}_{\mathrm{EXT}}=20 \mathrm{k}$ and use the graph in Figure 6 to find the correct divide ratio when $\mathrm{V}_{S}=3 \mathrm{~V}$ and $\mathrm{R}_{\text {EXT }}=20 \mathrm{k}$. Based on Table 1 and Figure 6, $\mathrm{f}_{\text {Cutoff }}$ $=64 \mathrm{kHz} \bullet(20.18 \mathrm{k} / 20 \mathrm{k}) \bullet(1 / 16.02)=4.03 \mathrm{kHz}$.

From Table 1, the part-to-part variation of $\mathrm{f}_{\text {CUTOFF }}$ will be $\pm 2 \%$. From the graph in Figure 7 , the $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ drift of $f_{\text {CutOFF }}$ will be $-0.2 \%$ to $0.2 \%$.

Example 2: LTC1569-7, REXT $=5 k, V_{S}=5 \mathrm{~V}$, divide-by-1 mode, DIV/CLK (Pin 5) connected to $\mathrm{V}^{-}(\operatorname{Pin} 4), \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

Using the equation in Figure 1, the approximate filter cutoff frequency is $\mathrm{f}_{\text {CUTOFF }}=128 \mathrm{kHz} \cdot(10 \mathrm{k} / 5 \mathrm{k})$ - $(1 / 1)=256 \mathrm{kHz}$.

For a more precise $f_{\text {CuTOFF }}$ estimate, use Table 1 to get $f_{\text {CUTOFF }}$ frequency for $\mathrm{R}_{\mathrm{EXT}}=5 \mathrm{k}$ and use Figure 2 to correct for the supply voltage when $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$. From Table 1 and Figure 2, $\mathrm{f}_{\text {CutOff }}=256 \mathrm{k} \bullet(5.01 \mathrm{k} / 5 \mathrm{k}) \bullet$ $0.970=249 \mathrm{kHz}$.

## APPLLCATIONS Information

The oscillator is sensitive to transients on the positive supply. The IC should be soldered to the PC board and the PCB layout should include a $1 \mu$ F ceramic capacitor between $\mathrm{V}^{+}$(Pin 7) and $\mathrm{V}^{-}$(Pin 4) , as close as possible to the IC to minimize inductance. Avoid parasitic capacitance on $R_{X}$ and avoid routing noisy signals near $\mathrm{R}_{X}$ (Pin 6). Use a ground plane connected to $\mathrm{V}^{-}$(Pin 4) for single supply applications. Connect a ground plane to GND (Pin 3) for dual supply applications and connect $\mathrm{V}^{-}$(Pin 4) to a copper trace with low thermal resistance.

## Input and Output Range

The input signal range includes the full power supply range. The output voltage range is typically $\left(\mathrm{V}^{-}+50 \mathrm{mV}\right)$ to $\left(\mathrm{V}^{+}-0.8 \mathrm{~V}\right)$ when $\mathrm{V}_{S}=3 \mathrm{~V}$. To maximize the undistorted peak-to-peak signal swing of the filter, the GND (Pin 3) voltage should be set to 2 V (1.11V) in single 5 V (3V) supply applications.
The LTC1569-7 can be driven with a single-ended or differential signal. When driven differentially, the voltage between $\operatorname{IN}{ }^{+}$and $\operatorname{IN}{ }^{-}$(Pin 1 and Pin 2) is filtered with a DC gain of 1 . The single-ended output voltage OUT (Pin 8) is referenced to the voltage of the GND (Pin 3). The common mode voltage of $\operatorname{IN}{ }^{+}$and $\mathrm{IN}^{-}$can be any voltage that keeps the input signals within the power supply range.
For noninverting single-ended applications, connect $\mathrm{IN}^{-}$ to GND or to a quiet DC reference voltage and apply the input signal to $I N^{+}$. If the input is $D C$ coupled then the $D C$ gain from $\mathrm{IN}^{+}$to OUT will be 1 . This is true given $\mathrm{IN}^{+}$and OUT are referenced to the same voltage, i.e., GND, $\mathrm{V}^{-}$or some other DC reference. To achieve the distortion levels shown in the Typical Performance Characteristics the


Figure 8
input signal at $\mathrm{IN}^{+}$should be centered around the DC voltage at $\mathrm{IN}^{-}$. The input can also be AC coupled, as shown in the Typical Applications section.
For inverting single-ended filtering, connect IN+ to GND or to quiet DC reference voltage. Apply the signal to $\mathrm{IN}^{-}$. The DC gain from $\mathrm{IN}^{-}$to OUT is -1 , assuming $\mathrm{IN}^{-}$is referenced to $\mathrm{IN}^{+}$and OUT is reference to GND.
Refer to the Typical Performance Characteristics section to estimate the THD for a given input level.

## Dynamic Input Impedance

The unique input sampling structure of the LTC1569-7 has a dynamic input impedance which depends on the configuration, i.e., differential or single-ended, and the clock frequency. The equivalent circuit in Figure 8 illustrates the input impedance when the cutoff frequency is 128 kHz . For other cutoff frequencies replace the 125k value with $125 \mathrm{k} \cdot\left(128 \mathrm{kHz} / \mathrm{f}_{\text {CuTOFF }}\right)$.
When driven with a single-ended signal into $\mathrm{IN}^{-}$with $\mathrm{IN}^{+}$ tied to GND, the input impedance is very high ( $\sim 10 \mathrm{M} \Omega$ ). When driven with a single-ended signal into $\mathrm{IN}^{+}$with $\mathrm{IN}^{-}$ tied to GND, the input impedance is a 125 k resistor to GND. When driven with a complementary signal whose common mode voltage is GND, the IN+ input appears to have 125 k to GND and the IN ${ }^{-}$input appears to have -125 k to GND. To make the effective $\mathrm{IN}^{-}$impedance 125k when driven differentially, place a 62.5 k resistor from $\mathrm{IN}^{-}$to GND. For other cutoff frequencies use $62.5 \mathrm{k} \bullet(128 \mathrm{kHz} /$ $\mathrm{f}_{\text {CUTOFF }}$ ), as shown in the Typical Applications section. The typical variation in dynamic input impedance for a given clock frequency is $\pm 10 \%$.

## Wideband Noise

The wideband noise of the filter is the RMS value of the device's output noise spectral density. The wideband noise data is used to determine the operating signal-tonoise at a given distortion level. The wideband noise is nearly independent of the value of the clock frequency and excludes the clock feedthrough. Most of the wideband noise is concentrated in the filter passband and cannot be removed with post filtering (Table 2). Table 3 lists the typical wideband noise for each supply.

## APPLICATIONS INFORMATION

Table 2. Wideband Noise vs Supply Voltage, Single 3V Supply

| Bandwidth | Total Integrated Noise |
| :--- | :---: |
| DC to $f_{\text {CUTOFF }}$ | $105 \mu \mathrm{~V}_{\text {RMS }}$ |
| DC to $2 \bullet f_{\text {CUTOFF }}$ | $125 \mu \mathrm{~V}_{\text {RMS }}$ |
| DC to $f_{\text {CLK }}$ | $155 \mu \mathrm{~V}_{\text {RMS }}$ |

Table 3. Wideband Noise vs Supply Voltage, $\mathrm{f}_{\text {Cutoff }}=128 \mathrm{kHz}$

| Power Supply | Total Integrated Noise <br> DC to $2 \bullet f_{\text {CUTOFF }}$ |
| :--- | :---: |
| 3 V | $125 \mu \mathrm{~V}_{\text {RMS }}$ |
| 5 V | $135 \mu \mathrm{~V}_{\text {RMS }}$ |
| $\pm 5 \mathrm{~V}$ | $145 \mu \mathrm{~V}_{\text {RMS }}$ |

## Clock Feedthrough

Clock feedthrough is defined as the RMS value of the clock frequency and its harmonics that are present at the filter's OUT pin (Pin 8). The clock feedthrough is measured with $\mathrm{IN}^{+}$and $\mathrm{IN}^{-}$(Pins 1 and 2 ) grounded and depends on the PC board layout and the power supply decoupling. Table 4 shows the clock feedthrough (the RMS sum of the first 11 harmonics) when the LTC1569-7 is self-clocked with $R_{E X T}=10 k$, DIV/CLK (Pin 5) open (divide-by-4 mode). The clock feedthrough can be reduced with a simple RC post filter.
Table 4. Clock Feedthrough

| Power Supply | Feedthrough |
| :--- | :---: |
| 3 V | $0.4 \mathrm{mV}_{\text {RMS }}$ |
| 5 V | 0.6 mV RMS |
| $\pm 5 \mathrm{~V}$ | $0.9 \mathrm{mV}_{\text {RMS }}$ |

## DC Accuracy

DC accuracy is defined as the error in the output voltage after DC offset and DC gain errors are removed. This is similar to the definition of the integral nonlinearity in $A / D$ converters. For example, after measuring values of $\mathrm{V}_{\text {OUT(DC) }}$ vs $V_{I N(D C)}$ for a typical LTC1569-7, a linear regression shows that $\mathrm{V}_{\text {OUT }(D C)}=\mathrm{V}_{\operatorname{IN}(D C)} \cdot 0.99854+0.00134 \mathrm{~V}$ is the straight line that best fits the data. The DC accuracy describes how much the actual data deviates from this straightline (i.e., DCERROR $=\mathrm{V}_{\text {OUT(DC) }}-\left(\mathrm{V}_{\text {IN(DC }}\right)^{\bullet} 0.99854$ +0.00134 V ). In a 12 -bit system with a full-scale value of 2 V , the LSB is $488 \mu \mathrm{~V}$. Therefore, if the DCERROR of the filter is less than $488 \mu \mathrm{~V}$ over a 2 V range, the filter has

12-bit DC accuracy. Figure 9 illustrates the typical DC accuracy of the LTC1569-7 on a single 5 V supply.


Figure 9

## DC Offset

The output DC offset of the LTC1569-7 is trimmed to less than $\pm 5 \mathrm{mV}$. The trimming is performed with $\mathrm{V}_{S}=1.9 \mathrm{~V}$, -1.1 V with the filter cutoff frequency set to $8 \mathrm{kHz}\left(\mathrm{R}_{\mathrm{EXT}}=\right.$ 10k, DIV/CLK shorted to $\mathrm{V}^{+}$). To obtain optimum DC offset performance, appropriate PC layout techniques should be used. The filter IC should be soldered to the PC board. The power supplies should be well decoupled including a $1 \mu \mathrm{~F}$ ceramic capacitor from $\mathrm{V}^{+}$(Pin 7) to $\mathrm{V}^{-}$(Pin 4). A ground plane should be used. Noisy signals should be isolated from the filter input pins.
When the power supply is 3 V , the output DC offset typically change less than $\pm 2 \mathrm{mV}$ when the clock frequency varies from 64 kHz to 8192 kHz . When the clock frequency is fixed, the output DC offset will typically change by $\pm 4 \mathrm{mV}$ $( \pm 13 \mathrm{mV})$ when the power supply varies from 3 V to 5 V $( \pm 5 \mathrm{~V})$ in the divide-by- 1 mode. In the divide-by-4 or divide-by-16 modes, the output DC offset will typically change $-9 m \mathrm{~V}(-27 \mathrm{mV})$ when the power supply varies from 3 V to $5 \mathrm{~V}( \pm 5 \mathrm{~V})$. The offset is measured with respect to GND (Pin 3).

## Aliasing

Aliasing is an inherent phenomenon of sampled data filters. In lowpass filters significant aliasing only occurs when the frequency of the input signal approaches the sampling frequency or multiples of the sampling frequency. The LTC1569-7 samples the input signal twice

## LTC1569-7

## APPLLCATIONS InFORMATION

every clock period. Therefore, the sampling frequency is twice the clock frequency and 64 times the filter cutoff frequency. Input signals with frequencies near $2 \cdot{ }^{\text {f CLK }}$ $\pm$ futoff will be aliased to the passband of the filter and appear at the output unattenuated.

## Power Supply Current

The power supply current depends on the operating mode. When the LTC1569-7 is in the divide-by-1 mode, or when
clocked externally, the supply current is reduced by $50 \%$ for supply voltages below 4 V . For the divide-by-4 and divide-by-16 modes, the supply current is reduced by $60 \%$ relative to the current when clocked externally, independent of the power supply voltage. Power supply current versus cutoff frequency for various operating modes is shown in the "Typical Performance Characteristics" section.

## TYPICAL APPLICATIONS

Single 3V Operation, AC Coupled Input, 128kHz Cutoff Frequency


Single 3V Supply Operation, DC Coupled, 32kHz Cutoff Frequency


Single 3V, AC Coupled Input, 128kHz Cutoff Frequency


1569-7 TA02a

Single 5V Operation, 300kHz Cutoff Frequency, DC Coupled Differential Inputs with Balanced Input Impedance


## TYPICAL APPLICATION

Dual 5V Supply Operation, DC Coupled Filter with External Clock Source


Single 5V Supply Operation, DC Coupled Input, 128kHz Cutoff Frequency


Dimensions in inches (millimeters) unless otherwise noted.

S8 Package
8-Lead Plastic Small Outline (Narrow 0.150)
(LTC DWG \# 05-08-1610)

*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006 " ( 0.152 mm ) PER SIDE
**DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010 " $(0.254 \mathrm{~mm})$ PER SIDE so8 0996

## LTC1569-7

## TYPICAL APPLICATIONS

Pulse Shaping Circuit for Single 3V Operation, 300kbps 2 level data, 150kHz Cutoff Filter


569-7 TA09

2-Level, 300kbps Eye Diagram

$1 \mu \mathrm{~s} /$ DIV

Pulse Shaping Circuit for Single 3V Operation, 400kbps (200ksps) 4 Level Data, 128kHz Cutoff Filter


1569-7 TA10

4-Level, 400kbps (200ksps) Eye Diagram

$1 \mu \mathrm{~s} / \mathrm{DIV}$

## RELATGD PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LTC1064-3 | Linear Phase, Bessel 8th Order Filter | $\mathrm{f}_{\text {CLK } / f} / \mathrm{CUTOFF}=75 / 1$ or $150 / 1$, Very Low Noise |
| LTC1064-7 | Linear Phase, 8th Order Lowpass Filter | $\mathrm{f}_{\text {CLK }} / \mathrm{f}_{\text {CUTOFF }}=50 / 1$ or 100/1, $\mathrm{f}_{\text {CUTOFF(MAX) }}=100 \mathrm{kHz}$ |
| LTC1068-x | Universal, 8th Order Filter | $\mathrm{f}_{\text {CLK }} / \mathrm{f}_{\text {CUTOFF }}=25 / 1,50 / 1,100 / 1$ or 200/1, $\mathrm{f}_{\text {CUTOFF }}$ (MAX) $=200 \mathrm{kHz}$ |
| LTC1069-7 | Linear Phase, 8th Order Lowpass Filter | $\mathrm{f}_{\text {CLK }} / \mathrm{f}_{\text {CUTOFF }}=25 / 1, \mathrm{f}_{\text {CUTOFF(MAX) }}=200 \mathrm{kHz}, \mathrm{SO}-8$ |
| LTC1164-7 | Low Power, Linear Phase Lowpass Filter | $\mathrm{f}_{\text {CLK } / \mathrm{f}}$ CUTOFF $=50 / 1$ or $100 / 1, \mathrm{I}_{\mathrm{S}}=2.5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{S}}=5 \mathrm{~V}$ |
| LTC1264-7 | Linear Phase, 8th Order Lowpass Filter | $\mathrm{f}_{\text {CLK }} / \mathrm{f}_{\text {CUTOFF }}=25 / 1$ or 50/1, $\mathrm{f}_{\text {CUTOFF(MAX) }}=200 \mathrm{kHz}$ |
| LTC1562/LTC1562-2 | Universal, 8th Order Active RC Filter | $\begin{aligned} & \text { flutoff(MAX) }=150 \mathrm{kHz}(\text { LTC1562 } \\ & \mathrm{f}_{\text {CUTOFF(MAX) }}=300 \mathrm{kHz}(\text { LTC1562-2 }) \end{aligned}$ |

