

# MR1A16A

#### 128Kx16 MRAM Memory

#### Features

- •Fast 35 ns Read/Write Cycle
- SRAM Compatible Timing and Pin-out Uses Existing SRAM Controllers Without Redesign
- Unlimited Read & Write Endurance
- Data Always Non-volatile for >20-years at Temperature
- One Memory Replaces Flash, SRAM, EEPROM and BBRAM in System for Simpler, More Efficient Design
- Replace battery-backed SRAM solutions with MRAM to eliminate battery assembly, reliability, and liability issues
- 3.3 Volt Power Supply
- Automatic Data Protection on Power Loss
- Commercial, Industrial, Extended Temperatures
- RoHS-Compliant SRAM-compatible TSOPII Package
- RoHS-Compliant SRAM-compatible BGA Package Shrinks Board Area By Three Times





48-BGA



#### Introduction

The MR1A16A is a 2,097,152-bit magnetoresistive random access memory (MRAM) device organized as 131,072 words of 16 bits. The MR1A16A offers SRAM compatible 35 ns read/write timing with unlimited endurance. Data is always non-volatile for greater than 20-years. Data is automatically protected on power loss by low-voltage inhibit circuitry to prevent writes with voltage out of specification. The MR1A16A is the ideal memory solution for applications that must permanently store and retrieve critical data and programs quickly.

The MR1A16A is available in small footprint 400-mil, 44-lead plastic small-outline TSOP type-II package or 8 mm x 8 mm, 48-pin ball grid array (BGA) package with 0.75 mm ball centers. These packages are compatible with similar low-power SRAM products and other non-volatile RAM products.

The MR1A16A provides highly reliable data storage over a wide range of temperatures. The product is offered with commercial temperature (0 to  $+70^{\circ}$ C), industrial temperature (-40 to  $+85^{\circ}$ C), and extended temperature (-40 to  $+105^{\circ}$ C) range options.

#### **Device Pin Assignment**



Figure 1. Block Diagram

Table 1. Pin Functions



44-Pin TSOP Type II

| Signal Name     | Function                |
|-----------------|-------------------------|
| A               | Address input           |
| Ē               | Chip enable             |
| W               | Write enable            |
| G               | Output enable           |
| UB              | Upper byte select       |
| LB              | Lower byte select       |
| DQL             | Data I/O, lower byte    |
| DQU             | Data I/O, upper byte    |
| V <sub>DD</sub> | Power supply            |
| V <sub>SS</sub> | Ground                  |
| NC              | Do not connect this pin |



48-Pin BGA

| Ē1 | G <sup>1</sup> | $\overline{\mathbf{W}}^{1}$ | LB <sup>1</sup> | <b>UB</b> <sup>1</sup> | Mode             | V <sub>DD</sub><br>Current          | DQL[7:0] <sup>2</sup> | DQU[15:8] <sup>2</sup> |
|----|----------------|-----------------------------|-----------------|------------------------|------------------|-------------------------------------|-----------------------|------------------------|
| Н  | Х              | Х                           | Х               | Х                      | Not selected     | I <sub>SB1</sub> , I <sub>SB2</sub> | Hi-Z                  | Hi-Z                   |
| L  | н              | Н                           | Х               | Х                      | Output disabled  | I <sub>DDR</sub>                    | Hi-Z                  | Hi-Z                   |
| L  | Х              | Х                           | Н               | Н                      | Output disabled  | I <sub>DDR</sub>                    | Hi-Z                  | Hi-Z                   |
| L  | L              | Н                           | L               | Н                      | Lower byte read  | I <sub>DDR</sub>                    | D <sub>Out</sub>      | Hi-Z                   |
| L  | L              | Н                           | Н               | L                      | Upper byte read  | I <sub>DDR</sub>                    | Hi-Z                  | D <sub>Out</sub>       |
| L  | L              | Н                           | L               | L                      | Word read        | I <sub>DDR</sub>                    | D <sub>Out</sub>      | D <sub>Out</sub>       |
| L  | Х              | L                           | L               | Н                      | Lower byte write | IDDW                                | D <sub>In</sub>       | Hi-Z                   |
| L  | Х              | L                           | Н               | L                      | Upper byte write | I <sub>DDW</sub>                    | Hi-Z                  | D <sub>In</sub>        |
| L  | Х              | L                           | L               | L                      | Word write       | I <sub>DDW</sub>                    | D <sub>In</sub>       | D <sub>In</sub>        |

Table 2. Operating Modes

NOTES:

<sup>1</sup> H = high, L = low, X = don't care

<sup>2</sup> Hi-Z = high impedance

# **Electrical Specifications**

#### **Absolute Maximum Ratings**

This device contains circuitry to protect the inputs against damage caused by high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage greater than maximum rated voltages to these high-impedance (Hi-Z) circuits.

The device also contains protection against external magnetic fields. Precautions should be taken to avoid application of any magnetic field more intense than the maximum field intensity specified in the maximum ratings.

| Parameter                                                                                                                         | Symbol                 | Value                                | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------------------------------|------|
| Supply voltage <sup>2</sup>                                                                                                       | V <sub>DD</sub>        | -0.5 to 4.0                          | V    |
| Voltage on any pin <sup>2</sup>                                                                                                   | V <sub>In</sub>        | -0.5 to V <sub>DD</sub> + 0.5        | V    |
| Output current per pin                                                                                                            | l <sub>Out</sub>       | ±20                                  | mA   |
| Package power dissipation <sup>3</sup>                                                                                            | PD                     | 0.600                                | W    |
| Temperature under bias<br>MR1A16A (Commercial Temperture)<br>MR1A16AC (Industrial Temperature)<br>MR1A16AV (Extended Temperature) | T <sub>Bias</sub>      | –10 to 85<br>–45 to 95<br>–45 to 110 | ů    |
| Storage temperature                                                                                                               | T <sub>stg</sub>       | -55 to 150                           | °C   |
| Lead temperature during solder (3 minute max)                                                                                     | T <sub>Lead</sub>      | 260                                  | °C   |
| Maximum magnetic field during write<br>MR1A16A (All Temperatures)                                                                 | H <sub>max_write</sub> | 2000                                 | A/m  |
| Maximum magnetic field during read or standby                                                                                     | H <sub>max_read</sub>  | 8000                                 | A/m  |

Table 3. Absolute Maximum Ratings<sup>1</sup>

NOTES:

Permanent device damage may occur if absolute maximum ratings are exceeded. Functional operation should be restricted to recommended operating conditions. Exposure to excessive voltages or magnetic fields could affect device reliability.

<sup>2</sup> All voltages are referenced to V<sub>SS</sub>.

<sup>3</sup> Power dissipation capability depends on package characteristics and use environment.

| Parameter                                                                                     | Symbol          | Min               | Тур | Max                                   | Unit |
|-----------------------------------------------------------------------------------------------|-----------------|-------------------|-----|---------------------------------------|------|
| Power supply voltage                                                                          | V <sub>DD</sub> | 3.0 <sup>1</sup>  | 3.3 | 3.6                                   | V    |
| Write inhibit voltage                                                                         | V <sub>WI</sub> | 2.5               | 2.7 | 3.0 <sup>1</sup>                      | V    |
| Input high voltage                                                                            | V <sub>IH</sub> | 2.2               | —   | V <sub>DD</sub> +<br>0.3 <sup>2</sup> | V    |
| Input low voltage                                                                             | V <sub>IL</sub> | -0.5 <sup>3</sup> |     | 0.8                                   | V    |
| Operating temperature<br>MR1A16A (Commercial)<br>MR1A16AC (Industrial)<br>MR1A16AV (Extended) | T <sub>A</sub>  | 0<br>-40<br>-40   |     | 70<br>85<br>105                       | °C   |

#### Table 4. Operating Conditions

NOTES:

1 There is a 2 ms startup time once Vdd exceeds Vddmin. See Power up and Powerdown Sequencing section below



 $^{2}$  V<sub>IH</sub> (max) = V<sub>DD</sub> + 0.3 Vdc; V<sub>IH</sub> (max) = V<sub>DD</sub> + 2.0 Vac (pulse width  $\leq$  10 ns) for I  $\leq$  20.0 mA.



#### **Power Up and Power Down Sequencing**

MRAM is protected from write operations whenever  $V_{DD}$  is less than  $V_{WI}$ . As soon as  $V_{DD}$  exceeds  $V_{DDmin}$ , there is a startup time of 2 ms before read or write operations can start. This time allows memory power supplies to stabilize. The /E and /W control signals should track  $V_{DD}$  on power up to  $V_{DD}$ -0.2v or  $V_{IH}$  (whichever is lower) and remain high for the startup time. In most systems, this means that these signals should be pulled up with a resistor so that signal remains high if the driving signal is Hi-Z during power up. Any logic that drives /E and /W should hold the signals high with a power-on reset signal for longer than the startup time. During power loss or brownout where  $V_{DD}$  goes below  $V_{WI}$ , writes are protected and a startup time must be observed when power returns above  $V_{DDmin}$ .

#### dc Characteristics

| Parameter                                                                          | Symbol              | Min                          | Тур | Max                          | Unit |
|------------------------------------------------------------------------------------|---------------------|------------------------------|-----|------------------------------|------|
| Input leakage current                                                              | l <sub>lkg(l)</sub> | _                            | _   | ±1                           | μΑ   |
| Output leakage current                                                             | I <sub>lkg(O)</sub> | _                            |     | ±1                           | μΑ   |
| Output low voltage<br>$(I_{OL} = +4 \text{ mA})$<br>$(I_{OL} = +100 \text{ \muA})$ | V <sub>OL</sub>     |                              | _   | 0.4<br>V <sub>SS</sub> + 0.2 | V    |
| Output high voltage<br>(I <sub>OH</sub> = -4 mA)<br>(I <sub>OH</sub> = -100 uA)    | V <sub>OH</sub>     | 2.4<br>V <sub>DD</sub> – 0.2 | _   | -                            | V    |

#### **Power Supply Characteristics**

| Parameter                                                                                                                                                                                  | Symbol           | Тур               | Max               | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|-------------------|------|
| ac active supply current — read modes <sup>1</sup><br>(I <sub>Out</sub> = 0 mA, V <sub>DD</sub> = max)                                                                                     | I <sub>DDR</sub> | 55                | 80                | mA   |
| ac active supply current — write modes <sup>1</sup><br>(V <sub>DD</sub> = max)<br>MR1A16A (Commercial Temperature)<br>MR1A16AC (Industrial Temperature)<br>MR1A16AV (Extended Temperature) | I <sub>DDW</sub> | 105<br>105<br>105 | 155<br>165<br>165 | mA   |
| ac standby current<br>$(V_{DD} = max, \overline{E} = V_{IH})$<br>(no other restrictions on other inputs)                                                                                   | I <sub>SB1</sub> | 18                | 28                | mA   |
| CMOS standby current<br>( $\overline{E} \ge V_{DD} - 0.2 \text{ V}$ and $V_{In} \le V_{SS} + 0.2 \text{ V}$ or $\ge V_{DD} - 0.2 \text{ V}$ )<br>( $V_{DD} = max$ , f = 0 MHz)             | I <sub>SB2</sub> | 9                 | 12                | mA   |

NOTES:

<sup>1</sup> All active current measurements are measured with one address transition per cycle and at minimum cycle time.

| Parameter                 | Symbol           | Тур | Max | Unit |
|---------------------------|------------------|-----|-----|------|
| Address input capacitance | C <sub>In</sub>  | —   | 6   | pF   |
| Control input capacitance | C <sub>In</sub>  | _   | 6   | pF   |
| Input/output capacitance  | C <sub>I/O</sub> | _   | 8   | pF   |

#### Table 7. Capacitance<sup>1</sup>

NOTES:

 $^{1}$  f = 1.0 MHz, dV = 3.0 V, T<sub>A</sub> = 25°C, periodically sampled rather than 100% tested.

#### Table 8. ac Measurement Conditions

| Parameter                                         | Value         |
|---------------------------------------------------|---------------|
| Logic input timing measurement reference level    | 1.5 V         |
| Logic output timing measurement reference level   | 1.5 V         |
| Logic input pulse levels                          | 0 or 3.0 V    |
| Input rise/fall time                              | 2 ns          |
| Output load for low and high impedance parameters | See Figure 3A |
| Output load for all other timing parameters       | See Figure 3B |



Figure 3. Output Load for ac Test

#### **Read Mode**

| Table 9. Read | Cycle Timing <sup>1, 2</sup> |
|---------------|------------------------------|
|---------------|------------------------------|

| Parameter                                          | Symbol            | Min | Max | Unit |
|----------------------------------------------------|-------------------|-----|-----|------|
| Read cycle time                                    | t <sub>AVAV</sub> | 35  |     | ns   |
| Address access time                                | t <sub>AVQV</sub> | _   | 35  | ns   |
| Enable access time <sup>3</sup>                    | tELQV             |     | 35  | ns   |
| Output enable access time                          | t <sub>GLQV</sub> | —   | 15  | ns   |
| Byte enable access time                            | t <sub>BLQV</sub> | —   | 15  | ns   |
| Output hold from address change                    | t <sub>AXQX</sub> | 3   | —   | ns   |
| Enable low to output active <sup>4, 5</sup>        | t <sub>ELQX</sub> | 3   | —   | ns   |
| Output enable low to output active <sup>4, 5</sup> | t <sub>GLQX</sub> | 0   | -   | ns   |
| Byte enable low to output active <sup>4, 5</sup>   | t <sub>BLQX</sub> | 0   | —   | ns   |
| Enable high to output Hi-Z <sup>4, 5</sup>         | t <sub>EHQZ</sub> | 0   | 15  | ns   |
| Output enable high to output Hi-Z <sup>4, 5</sup>  | t <sub>GHQZ</sub> | 0   | 10  | ns   |
| Byte high to output Hi-Z <sup>4, 5</sup>           | t <sub>BHQZ</sub> | 0   | 10  | ns   |

NOTES:

<sup>1</sup>  $\overline{W}$  is high for read cycle.

 Power supplies must be properly grounded and decoupled, and bus contention conditions must be minimized or eliminated during read or write cycles.

<sup>3</sup> Addresses valid before or at the same time  $\overline{E}$  goes low.

<sup>4</sup> This parameter is sampled and not 100% tested.

<sup>5</sup> Transition is measured ±200 mV from steady-state voltage.



Figure 5. Read Cycle 2

#### Write Mode

| Parameter                                           | Symbol                                 | Min | Max | Unit |
|-----------------------------------------------------|----------------------------------------|-----|-----|------|
| Write cycle time <sup>6</sup>                       | t <sub>AVAV</sub>                      | 35  |     | ns   |
| Address set-up time                                 | t <sub>AVWL</sub>                      | 0   |     | ns   |
| Address valid to end of write (G high)              | t <sub>AVWH</sub>                      | 18  |     | ns   |
| Address valid to end of write ( $\overline{G}$ low) | t <sub>AVWH</sub>                      | 20  |     | ns   |
| Write pulse width (G high)                          | t <sub>WLWH</sub><br>t <sub>WLEH</sub> | 15  | -   | ns   |
| Write pulse width ( $\overline{G}$ low)             | t <sub>WLWH</sub><br>t <sub>WLEH</sub> | 15  | _   | ns   |
| Data valid to end of write                          | t <sub>DVWH</sub>                      | 10  | _   | ns   |
| Data hold time                                      | t <sub>WHDX</sub>                      | 0   |     | ns   |
| Write low to data Hi-Z <sup>7, 8, 9</sup>           | t <sub>WLQZ</sub>                      | 0   | 12  | ns   |
| Write high to output active <sup>7, 8, 9</sup>      | twhax                                  | 3   | _   | ns   |
| Write recovery time                                 | t <sub>WHAX</sub>                      | 12  | -   | ns   |

#### Table 10. Write Cycle Timing 1 (W Controlled)<sup>1, 2, 3, 4, 5</sup>

NOTES:

A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low. 2

Power supplies must be properly grounded and decoupled, and bus contention conditions must be minimized or eliminated during read and write cycles

3

If G goes low at the same time or after W goes low, the output will remain in a high-impedance state.

4 After W, E, or UB/LB has been brought high, the signal must remain in steady-state high for a minimum of 2 ns.

5 The minimum time between E being asserted low in one cycle to E being asserted low in a subsequent cycle is the same as the minimum cycle time allowed for the device.

6 All write cycle timings are referenced from the last valid address to the first transition address.

7 This parameter is sampled and not 100% tested.

8 Transition is measured ±200 mV from steady-state voltage.

9 At any given voltage or temperature,  $t_{WLQZ}\,max < t_{WHQX}\,min.$ 





| Parameter                                                  | Symbol                                 | Min | Max | Unit |
|------------------------------------------------------------|----------------------------------------|-----|-----|------|
| Write cycle time <sup>6</sup>                              | t <sub>AVAV</sub>                      | 35  |     | ns   |
| Address set-up time                                        | t <sub>AVEL</sub>                      | 0   |     | ns   |
| Address valid to end of write $(\overline{G} high)$        | t <sub>AVEH</sub>                      | 18  |     | ns   |
| Address valid to end of write $(\overline{G} \text{ low})$ | t <sub>AVEH</sub>                      | 20  | —   | ns   |
| Enable to end of write ( $\overline{G}$ high)              | t <sub>ELEH</sub><br>t <sub>ELWH</sub> | 15  | -   | ns   |
| Enable to end of write $(\overline{G} \text{ low})^{7, 8}$ | t <sub>ELEH</sub><br>t <sub>ELWH</sub> | 15  | -   | ns   |
| Data valid to end of write                                 | t <sub>DVEH</sub>                      | 10  | -   | ns   |
| Data hold time                                             | t <sub>EHDX</sub>                      | 0   |     | ns   |
| Write recovery time                                        | t <sub>EHAX</sub>                      | 12  |     | ns   |

Table 11. Write Cycle Timing 2 (E Controlled)<sup>1, 2, 3, 4, 5</sup>

NOTES:

- <sup>1</sup> A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.
- Power supplies must be properly grounded and decoupled, and bus contention must be minimized or eliminated during read and write cycles.
- <sup>3</sup> If  $\overline{G}$  goes low at the same time or after  $\overline{W}$  goes low, the output will remain in a high-impedance state.
- <sup>4</sup> After W, E, or UB/LB has been brought high, the signal must remain in steady-state high for a minimum of 2 ns.
- <sup>5</sup> The minimum time between  $\overline{E}$  being asserted low in one cycle to  $\overline{E}$  being asserted low in a subsequent cycle is the same as the minimum cycle time allowed for the device.
- <sup>6</sup> All write cycle timings are referenced from the last valid address to the first transition address.
- $^7$  If  $\overline{E}$  goes low at the same time or after  $\overline{W}$  goes low, the output will remain in a high-impedance state.
- 8 If E goes high at the same time or before W goes high, the output will remain in a high-impedance state.



Figure 7. Write Cycle 2 (E Controlled)

| Parameter                                                  | Symbol                                 | Min | Max | Unit |
|------------------------------------------------------------|----------------------------------------|-----|-----|------|
| Write cycle time <sup>7</sup>                              | t <sub>AVAV</sub>                      | 35  | —   | ns   |
| Address set-up time                                        | t <sub>AVBL</sub>                      | 0   |     | ns   |
| Address valid to end of write (G high)                     | t <sub>AVBH</sub>                      | 18  |     | ns   |
| Address valid to end of write $(\overline{G} \text{ low})$ | t <sub>AVBH</sub>                      | 20  | ()  | ns   |
| Byte pulse width ( $\overline{G}$ high)                    | t <sub>BLEH</sub><br>t <sub>BLWH</sub> | 15  | _   | ns   |
| Byte pulse width ( $\overline{G}$ low)                     | t <sub>BLEH</sub><br>t <sub>BLWH</sub> | 15  | _   | ns   |
| Data valid to end of write                                 | t <sub>DVBH</sub>                      | 10  | _   | ns   |
| Data hold time                                             | t <sub>BHDX</sub>                      | 0   |     | ns   |
| Write recovery time                                        | t <sub>BHAX</sub>                      | 12  |     | ns   |

Table 12. Write Cycle Timing 3 (LB/UB Controlled)<sup>1, 2, 3, 4, 5, 6</sup>

NOTES:

- A write occurs during the overlap of  $\overline{\mathsf{E}}$  low and  $\overline{\mathsf{W}}$  low. 1
- 2 Power supplies must be properly grounded and decoupled, and bus contention conditions must be minimized or eliminated during read and write cycles.
- 3 If  $\overline{G}$  goes low at the same time or after  $\overline{W}$  goes low, the output will remain in a high-impedance state.
- 4 After  $\overline{W}$ ,  $\overline{E}$ , or  $\overline{UB}/\overline{LB}$  has been brought high, the signal must remain in steady-state high for a minimum of 2 ns.

5 If both byte control signals are asserted, the two signals must have no more than 2 ns skew between them.

6 The minimum time between  $\overline{E}$  being asserted low in one cycle to  $\overline{E}$  being asserted low in a subsequent cycle is the same as the minimum cycle time allowed for the device.

7 All write cycle timings are referenced from the last valid address to the first transition address.



Figure 8. Write Cycle 3 (LB/UB Controlled)

#### **Ordering Information**

Part Numbering System



| Part Number   | Description                    | Temperature |  |
|---------------|--------------------------------|-------------|--|
| MR1A16AYS35   | 3.3 V 128Kx16 MRAM 44-TSOP     | Commercial  |  |
| MR1A16ACYS35  | 3.3 V 128Kx16 MRAM 44-TSOP     | Industrial  |  |
| MR1A16AVYS35  | 3.3 V 128Kx16 MRAM 44-TSOP     | Extended    |  |
| MR1A16AYS35R  | 3.3 V 128Kx16 MRAM 44-TSOP T&R | Commercial  |  |
| MR1A16ACYS35R | 3.3 V 128Kx16 MRAM 44-TSOP T&R | Industrial  |  |
| MR1A16AVYS35R | 3.3 V 128Kx16 MRAM 44-TSOP T&R | Extended    |  |
| MR1A16AMA35   | 3.3 V 128Kx16 MRAM 48-BGA      | Commercial  |  |
| MR1A16ACMA35  | 3.3 V 128Kx16 MRAM 48-BGA      | Industrial  |  |
| MR1A16AVMA35  | 3.3 V 128Kx16 MRAM 48-BGA      | Extended    |  |

# Mechanical Drawing (44-TSOP)



# **Mechanical Drawing (48-BGA)**



NOTES:

- 1. ALL DIMENSIONS IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

3. MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A.

 $\$  DATUM A, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.

PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE.

## **EverSpin Technologies** Data Sheet: Advance Information

4

5

#### **Revision History**

| Revision | Date           | Description of Change                                                                                                                                                                            |
|----------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | August 10,2007 | Initial Public Release Version                                                                                                                                                                   |
| 2        | Sept 21, 2007  | Table 6, Applied Values to TBD's in IDD Specifications                                                                                                                                           |
| 3        | Nov 12, 2007   | Table 2, Changed IDDA to IDDR or IDDW                                                                                                                                                            |
| 4        | Sep 12, 2008   | Reformat Datasheet for EverSpin, Add BGA Packaging Information Add Tape & Reel Part Numbers, Add Power Sequencing Info, Correct $I_{OH}$ spec of $V_{OH}$ to -100 uA, Correct ac Test Conditions |

| Information in this document is provided solely to enable system and software implementers      |
|-------------------------------------------------------------------------------------------------|
| to use EverSpin Technologies products. There are no express or implied licenses granted         |
| hereunder to design or fabricate any integrated circuit or circuits based on the information in |
| this document.                                                                                  |

EverSpin Technologies reserves the right to make changes without further notice to any products herein. EverSpin makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does EverSpin Technologies assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters, which may be provided in EverSpin Technologies data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters including "Typicals" must be validated for each customer application by customer's technical experts. EverSpin Technologies does not convey any license under its patent rights nor the rights of others. EverSpin Technologies products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the EverSpin Technologies product could create a situation where personal injury or death may occur. Should Buyer purchase or use EverSpin Technologies products for any such unintended or unauthorized application, Buyer shall indemnify and hold EverSpin Technologies and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that EverSpin Technologies was negligent regarding the design or manufacture of the part.

EverSpin<sup>™</sup> and the EverSpin logo are trademarks of EverSpin Technologies, Inc. All other product or service names are the property of their respective owners. ©EverSpin Technologies, Inc. 2008

#### **EverSpin Technologies** Data Sheet: Advance Information

How to Reach Us:

Chandler, AZ 85224

www.EverSpin.com

480-347-1111

EverSpin Technologies, Inc.

1300 N. Alma School Road, MD: 400