

# CY7C1069DV33

# 16-Mbit (2 M × 8) Static RAM

### Features

- High speed □ t<sub>AA</sub> = 10 ns
- Low active power □ I<sub>CC</sub> = 175 mA at 10 ns
- Low complementary metal oxide semiconductor (CMOS) standby power
  I<sub>SB2</sub> = 25 mA
- Operating voltages of 3.3 ± 0.3 V
- 2.0 V data retention
- Automatic power-down when deselected
- Transistor-transistor logic (TTL) compatible inputs and outputs
- Easy memory expansion with CE<sub>1</sub> and CE<sub>2</sub> features
- Available in Pb-free 54-pin thin small outline package (TSOP) II and 48-Ball very fine pitch ball grid array (VFBGA) packages.

### Logic Block Diagram

### **Functional Description**

The CY7C1069DV33 is a high performance CMOS Static RAM organized as 2,097,152 words by 8 bits.

To write to the device, take Chip Enables ( $\overline{CE}_1$  LOW and  $CE_2$  HIGH) and Write Enable (WE) input LOW. Data on the eight I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is then written into the location specified on the address pins (A<sub>0</sub> through A<sub>20</sub>).

To read from the device, take <u>Chip</u> Enables ( $\overline{CE}_1$  LOW and  $CE_2$  HIGH) and Output Enable ( $\overline{OE}$ ) LOW while forcing the Write Enable ( $\overline{WE}$ ) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins. See Truth Table on page 9 for a complete description of Read and Write modes.

The input and output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) are placed in a high impedance state when the device is deselected ( $\overline{CE}_1$  HIGH or  $CE_2$  LOW), the outputs are disabled ( $\overline{OE}$  HIGH), or during a write operation ( $\overline{CE}_1$  LOW,  $\overline{CE}_2$  HIGH, and  $\overline{WE}$  LOW).

The CY7C1069DV33 is available in a 54-pin TSOP II package with center power and ground (revolutionary) pinout, and a 48-Ball very fine pitch ball grid array (VFBGA) package.



Cypress Semiconductor Corporation Document Number: 38-05478 Rev. \*F 198 Champion Court

San Jose, CA 95134-1709 • 408-943-2600 Revised January 19, 2011



# CY7C1069DV33

# Contents

| Selection Guide                 | 3 |
|---------------------------------|---|
| Pin Configuration               | 3 |
| Maximum Ratings4                | ŀ |
| Operating Range4                | ŀ |
| DC Electrical Characteristics4  | ŀ |
| Thermal Resistance5             | 5 |
| AC Test Loads and Waveforms5    | 5 |
| Capacitance5                    | 5 |
| AC Switching Characteristics6   | 5 |
| Data Retention Characteristics7 | , |
| Data Retention Waveform7        | , |
| Switching Waveforms7            | , |

| Truth Table                             |    |
|-----------------------------------------|----|
| Ordering Information                    | 9  |
| Ordering Code Definitions               | 9  |
| Package Diagrams                        | 10 |
| Acronyms                                |    |
| Document Conventions                    | 12 |
| Units of Measure                        | 12 |
| Document History Page                   | 13 |
| Sales, Solutions, and Legal Information | 14 |
| Worldwide Sales and Design Support      | 14 |
| Products                                |    |
| PSoC Solutions                          | 14 |



### **Selection Guide**

|                              | –10 | Unit |
|------------------------------|-----|------|
| Maximum access time          | 10  | ns   |
| Maximum operating current    | 175 | mA   |
| Maximum CMOS standby current | 25  | mA   |

# **Pin Configuration**

Figure 1. 54-Pin TSOP II (Top View) <sup>[1]</sup>

| NC               |   | 1  | 54 | Þ | NC               |
|------------------|---|----|----|---|------------------|
| V <sub>CC</sub>  | L | 2  | 53 | μ | $V_{SS}$         |
| NC               |   | 3  | 52 |   | NC               |
| I/O <sub>6</sub> |   | 4  | 51 |   | I/O <sub>5</sub> |
| $V_{SS}$         |   | 5  | 50 |   | $V_{CC}$         |
| I/O <sub>7</sub> |   | 6  | 49 |   | I/O <sub>4</sub> |
| $A_4$            |   | 7  | 48 |   | $A_5$            |
| $A_3$            |   | 8  | 47 |   | $A_6$            |
| A <sub>2</sub>   |   | 9  | 46 |   | A <sub>7</sub>   |
| A <sub>1</sub>   |   | 10 | 45 |   | А <sub>8</sub>   |
| A <sub>0</sub>   |   | 11 | 44 |   | A <sub>9</sub>   |
| NČ               |   | 12 | 43 |   | NC               |
| CE₁              |   | 13 | 42 |   | OE               |
| V <sub>CC</sub>  |   | 14 | 41 | 6 | $V_{SS}$         |
| WE               |   | 15 | 40 |   | NC               |
| $CE_2$           |   | 16 | 39 |   | A <sub>20</sub>  |
| A <sub>19</sub>  |   | 17 | 38 |   | A <sub>10</sub>  |
| A <sub>18</sub>  |   | 18 | 37 |   | A <sub>11</sub>  |
| A <sub>17</sub>  |   | 19 | 36 |   | A <sub>12</sub>  |
| A <sub>16</sub>  |   | 20 | 35 |   | $A_{13}$         |
| A <sub>15</sub>  |   | 21 | 34 |   | A <sub>14</sub>  |
| I/O <sub>0</sub> |   | 22 | 33 |   | I/O <sub>3</sub> |
| V <sub>CC</sub>  |   | 23 | 32 |   | $V_{SS}$         |
| I/O <sub>1</sub> |   | 24 | 31 |   | I/O <sub>2</sub> |
| NC               |   | 25 | 30 |   | NC               |
| $V_{\text{SS}}$  |   | 26 | 29 |   | $V_{CC}$         |
| NC               |   | 27 | 28 |   | NC               |
|                  |   |    |    |   |                  |

Figure 2. 48-Ball VFBGA (Top View) <sup>[1]</sup>



Note 1. NC pins are not connected on the die.

Document Number: 38-05478 Rev. \*F



# **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. These user guidelines are not tested.

| Storage temperature65 °C to +150 °C                                            |
|--------------------------------------------------------------------------------|
| Ambient temperature with power applied–55 °C to +125 °C                        |
| Supply voltage on V_{CC} Relative to GND $^{[2]}$ –0.5 V to +4.6 V             |
| DC voltage applied to outputs                                                  |
| DC voltage applied to outputs in High Z state $^{[2]}$ 0.5 V to V_{CC} + 0.5 V |
| DC input voltage $^{[2]} \dots -0.5$ V to V_{CC} + 0.5 V                       |

| Current into outputs (LOW) | 20 mA   |
|----------------------------|---------|
| Static discharge voltage   | >2001 V |
| (MIL-STD-883, method 3015) |         |
| Latch-up current           | >200 mA |

### **Operating Range**

| Range      | Ambient<br>Temperature | V <sub>cc</sub> |
|------------|------------------------|-----------------|
| Industrial | –40 °C to +85 °C       | $3.3~V\pm0.3~V$ |

### **DC Electrical Characteristics**

Over the Operating Range

| Baramatar        | Description                              | Test Conditions                                                                                                                                                               | -10  |                       | Unit |
|------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|------|
| Parameter        | Description                              | Test Conditions                                                                                                                                                               | Min  | Max                   | Unit |
| V <sub>OH</sub>  | Output HIGH voltage                      | V <sub>CC</sub> = Min, I <sub>OH</sub> = -4.0 mA                                                                                                                              | 2.4  | -                     | V    |
| V <sub>OL</sub>  | Output LOW voltage                       | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8.0 mA                                                                                                                               | -    | 0.4                   | V    |
| V <sub>IH</sub>  | Input HIGH voltage                       | -                                                                                                                                                                             | 2.0  | V <sub>CC</sub> + 0.3 | V    |
| V <sub>IL</sub>  | Input LOW voltage [2]                    | -                                                                                                                                                                             | -0.3 | 0.8                   | V    |
| I <sub>IX</sub>  | Input leakage current                    | $GND \leq V_1 \leq V_{CC}$                                                                                                                                                    | -1   | +1                    | μA   |
| I <sub>OZ</sub>  | Output leakage current                   | $GND \leq V_{OUT} \leq V_{CC}$ , Output disabled                                                                                                                              | -1   | +1                    | μA   |
| I <sub>CC</sub>  | V <sub>CC</sub> operating supply current | $V_{CC}$ = Max, f = f <sub>MAX</sub> = 1/t <sub>RC</sub> , I <sub>OUT</sub> = 0 mA CMOS levels                                                                                | -    | 175                   | mA   |
| I <sub>SB1</sub> |                                          | $ \begin{array}{l} \text{Max } V_{CC}, \ \overline{CE}_1 \geq V_{IH}, \ CE_2 \leq V_{IL}, \\ V_{IN} \geq V_{IH} \ \text{or} \ V_{IN} \leq V_{IL}, \ f = f_{MAX} \end{array} $ | -    | 30                    | mA   |
| I <sub>SB2</sub> |                                          | $ \begin{array}{l} \mbox{Max V}_{CC}, \ \overline{CE}_1 \geq V_{CC} - 0.3 \ \mbox{V}, \ CE_2 \leq 0.3 \ \mbox{V}, \\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ $                    | -    | 25                    | mA   |

Note

2.  $V_{IL}$  (min) = -2.0 V and  $V_{IH}$ (max) =  $V_{CC}$  + 2 V for pulse durations of less than 20 ns.



### Capacitance

Tested initially and after any design or process changes that may affect these parameters.

| Parameter        | Description       | Test Conditions                                            | TSOP II | VFBGA | Unit |
|------------------|-------------------|------------------------------------------------------------|---------|-------|------|
| C <sub>IN</sub>  | Input capacitance | T <sub>A</sub> = 25 °C, f = 1 MHz, V <sub>CC</sub> = 3.3 V | 6       | 8     | pF   |
| C <sub>OUT</sub> | IO capacitance    |                                                            | 8       | 10    | pF   |

### **Thermal Resistance**

Tested initially and after any design or process changes that may affect these parameters.

| Parameter       | Description                                 | Test Conditions                                                            | TSOP II | VFBGA | Unit |
|-----------------|---------------------------------------------|----------------------------------------------------------------------------|---------|-------|------|
| $\Theta_{JA}$   | Thermal resistance<br>(Junction to ambient) | Still air, soldered on a 3 × 4.5 inch,<br>four layer printed circuit board | 24.18   | 28.37 | °C/W |
| Θ <sub>JC</sub> | Thermal resistance<br>(Junction to case)    |                                                                            | 5.40    | 5.79  | °C/W |

### AC Test Loads and Waveforms

The AC test loads and waveform diagram follows. [3]



Note

Valid SRAM operation does not occur until the power supplies have reached the minimum operating V<sub>DD</sub> (3.0V). 100 μs (t<sub>power</sub>) after reaching the minimum operating V<sub>DD</sub>, normal SRAM operation begins including reduction in V<sub>DD</sub> to the data retention (V<sub>CCDR</sub>, 2.0V) voltage.



### **AC Switching Characteristics**

Over the Operating Range <sup>[4]</sup>

| Parameter                     | Description                                                           | -   | -10 |      |
|-------------------------------|-----------------------------------------------------------------------|-----|-----|------|
| Parameter                     | Description                                                           | Min | Max | Unit |
| Read Cycle                    | · ·                                                                   |     |     |      |
| t <sub>power</sub>            | V <sub>CC</sub> (typical) to the first access <sup>[5]</sup>          | 100 | -   | μs   |
| t <sub>RC</sub>               | Read cycle time                                                       | 10  | -   | ns   |
| t <sub>AA</sub>               | Address to data valid                                                 | -   | 10  | ns   |
| t <sub>OHA</sub>              | Data hold from address change                                         | 3   | -   | ns   |
| t <sub>ACE</sub>              | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to data valid                | -   | 10  | ns   |
| t <sub>DOE</sub>              | OE LOW to Data Valid                                                  | -   | 5   | ns   |
| t <sub>LZOE</sub>             | OE LOW to Low Z                                                       | 1   | _   | ns   |
| t <sub>HZOE</sub>             | OE HIGH to High Z <sup>[6]</sup>                                      | -   | 5   | ns   |
| t <sub>LZCE</sub>             | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to Low Z <sup>[6]</sup>      | 3   | _   | ns   |
| t <sub>HZCE</sub>             | CE <sub>1</sub> HIGH/CE <sub>2</sub> LOW to High Z <sup>[6]</sup>     | -   | 5   | ns   |
| t <sub>PU</sub>               | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to power-up <sup>[7]</sup>   | 0   | _   | ns   |
| t <sub>PD</sub>               | CE <sub>1</sub> HIGH/CE <sub>2</sub> LOW to power-down <sup>[7]</sup> | -   | 10  | ns   |
| Write Cycle <sup>[8, 9]</sup> | · ·                                                                   |     |     |      |
| t <sub>WC</sub>               | Write cycle time                                                      | 10  | _   | ns   |
| t <sub>SCE</sub>              | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to write end                 | 7   | -   | ns   |
| t <sub>AW</sub>               | Address setup to write end                                            | 7   | -   | ns   |
| t <sub>HA</sub>               | Address hold from write end                                           | 0   | -   | ns   |
| t <sub>SA</sub>               | Address setup to write start                                          | 0   | -   | ns   |
| t <sub>PWE</sub>              | WE pulse width                                                        | 7   | -   | ns   |
| t <sub>SD</sub>               | Data setup to write end                                               | 5.5 | -   | ns   |
| t <sub>HD</sub>               | Data hold from write end                                              | 0   | -   | ns   |
| t <sub>LZWE</sub>             | WE HIGH to Low Z <sup>[6]</sup>                                       | 3   | -   | ns   |
| t <sub>HZWE</sub>             | WE LOW to High Z <sup>[6]</sup>                                       | _   | 5   | ns   |

Notes

- Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, and input pulse levels of 0 to 3.0V. Test conditions for the read cycle use output loading shown in part a) of AC Test Loads and Waveforms, unless specified otherwise. tPOWER gives the minimum amount of time that the power supply is at typical V<sub>CC</sub> values until the first memory access is performed. t<sub>HZOE</sub>, t<sub>HZCE</sub>, t<sub>HZVE</sub>, t<sub>LZOE</sub>, t<sub>LZOE</sub>, and t<sub>LZWE</sub> are specified with a load capacitance of 5 pF as in (b) of AC Test Loads and Waveforms. Transition is measured ±200 mV from steady state voltage. 4.
- 5.
- 6.
- 7
- These parameters are guaranteed by design and are not tested. The internal write time of the memory is defined by the overlap of  $\overline{WE}$ ,  $\overline{CE}_1 = V_{IL}$ , and  $\overline{CE}_2 = V_{IH}$ .  $\overline{CE}_1$  and  $\overline{WE}$  are LOW along with  $CE_2$  HIGH to initiate a write, and the transition of any of these signals can terminate. The input data setup and hold timing should be referenced to the edge of the signal that terminates the write. The minimum write cycle time for Write Cycle No. 2 (WE controlled,  $\overline{OE}$  LOW) is the sum of  $t_{HZWE}$  and  $t_{SD}$ . 8.

9.



### **Data Retention Characteristics**

### Over the Operating Range

| Parameter                        | Description                          | Conditions                                                                                                                                                         | Min             | Max | Unit |
|----------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|
| V <sub>DR</sub>                  | V <sub>CC</sub> for data retention   |                                                                                                                                                                    | 2               | -   | V    |
| I <sub>CCDR</sub>                | Data retention current               | $V_{CC} = 2 \text{ V}, \overline{CE}_1 \ge V_{CC} - 0.2 \text{ V}, CE_2 \le 0.2 \text{ V}, V_{IN} \ge V_{CC} - 0.2 \text{ V} \text{ or } V_{IN} \le 0.2 \text{ V}$ | _               | 25  | mA   |
| t <sub>CDR</sub> <sup>[10]</sup> | Chip deselect to data retention time |                                                                                                                                                                    | 0               | -   | ns   |
| t <sub>R</sub> <sup>[11]</sup>   | Operation recovery time              |                                                                                                                                                                    | t <sub>RC</sub> | -   | ns   |

### **Data Retention Waveform**



### Switching Waveforms



#### Notes

10. Tested initially and after any design or process changes that may affect these parameters.

11. Full device operation requires linear  $V_{CC}$  ramp from  $V_{DR}$  to  $V_{CC(min.)} \ge 50 \ \mu s$  or stable at  $V_{CC(min.)} \ge 50 \ \mu s$ . 12. The device is continuously selected.  $\overline{CE}_1 = V_{IL}$ , and  $CE_2 = V_{IH}$ .

13. WE is HIGH for read cycle.

14. Address valid before or similar to  $\overline{CE}_1$  transition LOW and  $CE_2$  transition HIGH.



### Switching Waveforms (continued)



Figure 5. Write Cycle No. 1 (CE Controlled) <sup>[15, 16, 17]</sup>





#### Notes

- 15.  $\overline{CE}$  is a shorthand combination of both  $\overline{CE}_1$  and  $\overline{CE}_2$  combined. It is active LOW. 16. Data IO is high impedance if  $\overline{OE} = V_{ILL}$ . 17. If  $\overline{CE}$  goes HIGH simultaneously with  $\overline{WE}$  going HIGH, the output remains in a high impedance state.



### **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | OE | WE | I/O <sub>0</sub> – I/O <sub>7</sub> | Mode                       | Power                      |
|-----------------|-----------------|----|----|-------------------------------------|----------------------------|----------------------------|
| Н               | Х               | Х  | Х  | High Z                              | Power-down                 | Standby (I <sub>SB</sub> ) |
| Х               | L               | Х  | Х  | High Z                              | Power-down                 | Standby (I <sub>SB</sub> ) |
| L               | Н               | L  | Н  | Data out                            | Read all bits              | Active (I <sub>CC</sub> )  |
| L               | Н               | Х  | L  | Data in                             | Write all bits             | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | High Z                              | Selected, outputs disabled | Active (I <sub>CC</sub> )  |

### **Ordering Information**

| Speed<br>(ns) | Ordering Code       | Package<br>Diagram | Package Type                             | Operating<br>Range |
|---------------|---------------------|--------------------|------------------------------------------|--------------------|
| 10            | CY7C1069DV33-10ZSXI | 51-85160           | 54-pin TSOP II (Pb-free)                 | Industrial         |
|               | CY7C1069DV33-10BVXI | 51-85178           | 48-ball VFBGA (8 × 9.5 × 1 mm) (Pb-free) |                    |

### **Ordering Code Definitions**

CY 7 C 1 06 9 D V33 - 10 XXX I Temperature Range: I = Industrial Package Type: XXX = ZSX or BVX ZSX = 54-pin TSOP II (Pb-free) BVX = 48-ball VFBGA (Pb-free) Speed: 10 ns V33 = Voltage range (3 V to 3.6 V) D = C9, 90 nm Technology 9 = Data width × 8-bits 06 = 16-Mbit density 1 = Fast Asynchronous SRAM family Technology Code: C = CMOS 7 = SRAM CY = Cypress



# Package Diagrams







# Package Diagrams (continued)



Figure 8. 48-ball VFBGA (8 x 9.5 x 1 mm)



51-85178 \*A



### Acronyms

| Acronym | Description                             |
|---------|-----------------------------------------|
| CMOS    | complementary metal oxide semiconductor |
| I/O     | input/output                            |
| SRAM    | static random access memory             |
| VFBGA   | very fine ball grid array               |
| TSOP    | thin small outline package              |
| TTL     | Transistor transistor logic             |

### **Document Conventions**

### **Units of Measure**

| Symbol | Unit of Measure |  |
|--------|-----------------|--|
| °C     | degrees Celsius |  |
| μΑ     | microamperes    |  |
| mA     | milliampere     |  |
| MHz    | megahertz       |  |
| ns     | nanoseconds     |  |
| pF     | picofarads      |  |
| V      | volts           |  |
| Ω      | ohms            |  |
| W      | watts           |  |



# **Document History Page**

| Document Title: CY7C1069DV33 16-Mbit (2 M × 8) Static RAM<br>Document Number: 38-05478 |         |            |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------------------------------------------------------------------------------|---------|------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REV.                                                                                   | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| **                                                                                     | 201560  | See ECN    | SWI                | Advance datasheet for C9 IPP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| *A                                                                                     | 233748  | See ECN    | RKF                | Modified AC, DC parameters as per EROS (Specification 01-2165)<br>Pb-free Offering in the Ordering Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| *B                                                                                     | 469420  | See ECN    | NXR                | Converted from Advance Information to Preliminary<br>Removed –8 and –12 speed bins from product offering<br>Removed Commercial Operating Range<br>Changed 2G Ball of FBGA and pin 40 of TSOPII from DNU to NC<br>Included the Maximum ratings for Static Discharge Voltage and Latch Up Current on<br>page 3<br>Changed I <sub>CC(Max)</sub> from 220 mA to 100 mA<br>Changed I <sub>SB1(Max)</sub> from 70 mA to 30 mA<br>Changed I <sub>SB2(Max)</sub> from 40 mA to 25 mA<br>Specified the Overshoot specification in footnote 1<br>Added Data Retention Characteristics table on page 5<br>Updated the 48-pin FBGA package<br>Updated the Ordering Information table. |
| *C                                                                                     | 499604  | See ECN    | NXR                | Added note 1 for NC pins<br>Updated Test Condition for I <sub>CC</sub> in DC Electrical Characteristics table<br>Updated the 48-Ball FBGA Package                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| *D                                                                                     | 1462585 | See ECN    | VKN/AESA           | Converted from preliminary to final<br>Changed I <sub>CC</sub> spec from 125 mA to 175 mA<br>Updated thermal specs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| *E                                                                                     | 3109063 | 12/13/2010 | AJU                | Added Ordering Code Definitions.<br>Updated Package Diagrams.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| *F                                                                                     | 3147335 | 01/19/2011 | PRAS               | Added Acronyms and Units of Measure table.<br>Updated the datasheet as per template.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| Automotive               | cypress.com/go/automotive |
|--------------------------|---------------------------|
| Clocks & Buffers         | cypress.com/go/clocks     |
| Interface                | cypress.com/go/interface  |
| Lighting & Power Control | cypress.com/go/powerpsoc  |
|                          | cypress.com/go/plc        |
| Memory                   | cypress.com/go/memory     |
| Optical & Image Sensing  | cypress.com/go/image      |
| PSoC                     | cypress.com/go/psoc       |
| Touch Sensing            | cypress.com/go/touch      |
| USB Controllers          | cypress.com/go/USB        |
| Wireless/RF              | cypress.com/go/wireless   |
|                          |                           |

#### **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2006-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

#### Document Number: 38-05478 Rev. \*F

Revised January 19, 2011

Page 14 of 14

All products and company names mentioned in this document may be the trademarks of their respective holders.