# 1 Mbit (128K x 8) Static RAM #### **Features** - Temperature Ranges □ Industrial: -40°C to 85°C □ Automotive-A: -40°C to 85°C - Pin and Function compatible with CY7C1019BV33 - High Speed □ t<sub>AA</sub> = 10 ns - CMOS for optimum Speed and Power - Data Retention at 2.0V - Center Power/Ground Pinout - Automatic Power Down when deselected - Easy Memory Expansion with CE and OE Options - Available in Pb-free and non Pb-free 48-Ball VFBGA, 32-Pin TSOP II and 400-mil SOJ Package #### **Functional Description** The CY7C1019CV33 is a high performance CMOS static RAM organized as 131,072 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and tristate drivers. This device has an automatic power down feature that significantly reduces power consumption when deselected. Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. Data on the eight I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is then written into the location specified on the address pins (A<sub>0</sub> through A<sub>16</sub>). Reading from the device is accomplished by taking Chip Enable $(\overline{CE})$ and Output Enable $(\overline{OE})$ LOW while forcing Write Enable (WE) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins. The eight input/output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) are <u>placed</u> in a high impedance state whe<u>n the</u> device is deselected ( $\overline{CE}$ HIGH), the outputs are <u>dis</u>abled ( $\overline{OE}$ HIGH), or during a write operation ( $\overline{CE}$ LOW, and $\overline{WE}$ LOW). #### **Selection Guide** | Description | -10 (Industrial/<br>Auto-A) | -12 (Industrial) | -15 (Industrial) | Unit | |---------------------------|-----------------------------|------------------|------------------|------| | Maximum Access Time | 10 | 12 | 15 | ns | | Maximum Operating Current | 80 | 75 | 70 | mA | | Maximum Standby Current | 5 | 5 | 5 | mA | ## **Pin Configuration** Figure 1. 32-Pin SOJ/TSOP II (Top View) [1] #### Note [+] Feedback NC pins are not connected on the die. #### **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage Temperature ......-65 C to +150 C Ambient Temperature with Power Applied ......–55 C to +125 C Supply Voltage on $V_{CC}$ to Relative $\mbox{GND}^{[1]}....-\mbox{0.5V}$ to +4.6V DC Input Voltage<sup>[1]</sup>.....-0.5V to V<sub>CC</sub> + 0.5V Current into Outputs (LOW)......20 mA | Static Discharge Voltage | .>2001V | |--------------------------------|---------| | (per MIL-STD-883, Method 3015) | | | Latch up Current | >200 mA | #### **Operating Range** | Range | Ambient<br>Temperature | V <sub>cc</sub> | |--------------|------------------------|-----------------| | Commercial | 0 C to +70 C | 3.3V ± 10% | | Industrial | –40°C to +85°C | 3.3V ± 10% | | Automotive-A | –40°C to +85°C | 3.3V ± 10% | #### Electrical Characteristics Over the Operating Range | Parameter | Description | Test Conditions | –10 (Industrial/<br>Auto-A) | | -12 (Industrial) | | -15 (Industrial) | | Unit | |------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------|------------------|-----------------------|------------------|----------------|------| | | | | Min | Max | Min | Max | Min | Max. | | | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> = Min.,<br>I <sub>OH</sub> = -4.0 mA | 2.4 | | 2.4 | | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = Min.,<br>I <sub>OL</sub> = 8.0 mA | | 0.4 | | 0.4 | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | V <sub>CC</sub> + 0.3 | 2.0 | V <sub>CC</sub> + 0.3 | 2.0 | $V_{CC} + 0.3$ | V | | V <sub>IL</sub> | Input LOW Voltage <sup>[1]</sup> | | -0.3 | 0.8 | -0.3 | 0.8 | -0.3 | 0.8 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \le V_I \le V_{CC}$ | <b>–</b> 1 | +1 | <b>–</b> 1 | +1 | <b>–</b> 1 | +1 | μΑ | | I <sub>OZ</sub> | Output Leakage<br>Current | GND ≤ V <sub>I</sub> ≤ V <sub>CC</sub> ,<br>Output Disabled | -1 | +1 | -1 | +1 | <b>–</b> 1 | +1 | μА | | I <sub>CC</sub> | V <sub>CC</sub> Operating<br>Supply Current | $V_{CC} = Max.,$ $I_{OUT} = 0 \text{ mA},$ $f = f_{MAX} = 1/t_{RC}$ | | 80 | | 75 | | 70 | mA | | I <sub>SB1</sub> | Automatic CE<br>Power down Current<br>—TTL Inputs | $\begin{aligned} &\text{Max. V}_{\text{CC}}, \overline{\text{CE}} \geq \text{V}_{\text{IH}} \\ &\text{V}_{\text{IN}} \geq \text{V}_{\text{IH}} \text{ or} \\ &\text{V}_{\text{IN}} \leq \text{V}_{\text{IL}}, \text{ f} = \text{f}_{\text{MAX}} \end{aligned}$ | | 15 | | 15 | | 15 | mA | | I <sub>SB2</sub> | Automatic CE Power down Current —CMOS Inputs | $\begin{split} & \underline{\text{Max}}. \ V_{\text{CC}}, \\ & \text{CE} \geq V_{\text{CC}} - 0.3V, \\ & V_{\text{IN}} \geq V_{\text{CC}} - 0.3V, \\ & \text{or} \ V_{\text{IN}} \leq 0.3V, \ \text{f} = 0 \end{split}$ | | 5 | | 5 | | 5 | mA | #### Capacitance<sup>[2]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|--------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25$ C, f = 1 MHz, | 8 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 5.0V$ | 8 | pF | - Notes 1. $V_{IL}$ (min.) = -2.0V for pulse durations of less than 20 ns. 2. Tested initially and after any design or process changes that may affect these parameters. Document #: 38-05130 Rev. \*J #### Switching Characteristics Over the Operating Range<sup>[4]</sup> | Parameter | Description | -10 (Industrial/<br>Auto-A) | | -12 (Industrial) | | -15 (Industrial) | | Unit | |--------------------------------|-------------------------------------|-----------------------------|-----|------------------|-----|------------------|-----|------| | | · | Min | Max | Min | Max | Min | Max | Ī | | Read Cycle | | • | | • | | | | | | t <sub>RC</sub> | Read Cycle Time | 10 | | 12 | | 15 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 10 | | 12 | | 15 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | | 3 | | 3 | | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | | 10 | | 12 | | 15 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 5 | | 6 | | 7 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z | 0 | | 0 | | 0 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[5, 6]</sup> | | 5 | | 6 | | 7 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z <sup>[6]</sup> | 3 | | 3 | | 3 | | ns | | t <sub>HZCE</sub> | CE HIGH to High Z <sup>[5, 6]</sup> | | 5 | | 6 | | 7 | ns | | t <sub>PU</sub> <sup>[7]</sup> | CE LOW to Power Up | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> <sup>[7]</sup> | CE HIGH to Power Down | | 10 | | 12 | | 15 | ns | | Write Cycle | 8, 9] | u. | · · | | · · | 1 | • | | | t <sub>WC</sub> | Write Cycle Time | 10 | | 12 | | 15 | | ns | | t <sub>SCE</sub> | CE LOW to Write End | 8 | | 9 | | 10 | | ns | | t <sub>AW</sub> | Address Setup to Write End | 8 | | 9 | | 10 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Setup to Write Start | 0 | | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 7 | | 8 | | 10 | | ns | | t <sub>SD</sub> | Data Setup to Write End | 5 | | 6 | | 8 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | 0 | | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[6]</sup> | 3 | | 3 | | 3 | | ns | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[5, 6]</sup> | | 5 | | 6 | | 7 | ns | #### Notes - 3. AC characteristics (except High-Z) for all speeds are tested using the Thevenin load shown in section (a) in Figure 2. High-Z characteristics are tested for all speeds using the test load shown in section (c) in Figure 2. - Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V. - thzoe, thzoe, thzoe, and thzwe are specified with a load capacitance of 5 pF as in part (d) of Figure 2. Transition is measured ±500 mV from steady-state voltage. - At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device. - This parameter is guaranteed by design and is not tested. - The internal write time of the memory is defined by the overlap of CE LOW and WE LOW. CE and WE must be LOW to initiate a write, and the transition of any of these signals can terminate the write. The input data setup and hold timing should be referenced to the leading edge of the signal that terminates the write. The minimum write cycle time for Write Cycle no. 3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. ## **Switching Waveforms** ## Figure 3. Read Cycle No. 1<sup>[10, 11]</sup> Figure 4. Read Cycle No. 2 (OE Controlled)[111, 12] Figure 5. Write Cycle No. 1 (CE Controlled)[13, 14] #### Notes - 10. <u>Device</u> is continuously selected. <u>OE</u>, <u>CE</u> = V<sub>IL</sub>. 11. <u>WE</u> is HIGH for read cycle. - 11. We is filled to read cycle. 12. Address valid prior to or coincident with CE transition LOW. 13. Data I/O is high impedance if OE = V<sub>III</sub>. 14. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high impedance state. Document #: 38-05130 Rev. \*J ## Switching Waveforms (continued) Figure 6. Write Cycle No. 2 (WE Controlled, OE HIGH During Write)[13, 14] Figure 7. Write Cycle No. 3 (WE Controlled, OE LOW)[199] ## **Truth Table** | CE | OE | WE | I/O <sub>0</sub> –I/O <sub>7</sub> | Mode | Power | |----|----|----|------------------------------------|----------------------------|----------------------------| | Н | X | Х | High Z | Power Down | Standby (I <sub>SB</sub> ) | | L | L | Н | Data Out | Read | Active (I <sub>CC</sub> ) | | L | X | L | Data In | Write | Active (I <sub>CC</sub> ) | | L | Н | Н | High Z | Selected, Outputs Disabled | Active (I <sub>CC</sub> ) | Note [+] Feedback <sup>15.</sup> During this period the I/Os are in the output state and input signals should not be applied. ## **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |------------|---------------------|--------------------|--------------------------|--------------------| | 10 | CY7C1019CV33-10ZXA | 51-85095 | 32-pin TSOP II (Pb-free) | Automotive-A | | | CY7C1019CV33-10ZXAT | 51-85095 | 32-pin TSOP II (Pb-free) | | #### **Ordering Code Definitions** ## **Package Diagrams** Figure 8. 32-Pin TSOP II 51-85095 \*A [+] Feedback ## **Document History Page** | Document Title: CY7C1019CV33 1 Mbit (128K x 8) Static RAM<br>Document Number: 38-05130 | | | | | | | | |----------------------------------------------------------------------------------------|---------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | REV. | ECN NO. | Submission<br>Date | Orig. of<br>Change | Description of Change | | | | | ** | 109245 | 12/16/01 | HGK | New Data Sheet | | | | | *A | 113431 | 04/10/02 | NSL | AC Test Loads split based on speed | | | | | *B | 115047 | 08/01/02 | HGK | Added TSOP II Package and I Temp. Improved I <sub>CC</sub> limits | | | | | *C | 119796 | 10/11/02 | DFP | Updated standby current from 5 nA to 5 mA | | | | | *D | 123030 | 12/17/02 | DFP | Updated Truth Table to reflect single Chip Enable option | | | | | *E | 419983 | See ECN | NXR | Added 48-ball VFBGA Package Added lead-free parts in Ordering Information Table Replaced Package Name column with Package Diagram in the Ordering Information Table | | | | | *F | 493543 | See ECN | NXR | Removed 8 ns speed bin from Product offering Added note #1 on page #2 Changed the description of $I_{\rm IX}$ from Input Load Current to Input Leakage Current in DC Electrical Characteristics table Removed $I_{\rm OS}$ parameter from DC Electrical Characteristics table Updated Ordering Information | | | | | *G | 2761448 | 09/09/2009 | VKN | Included Automotive-A information | | | | | *H | 2897691 | 03/23/2010 | RAME | Updated Ordering Information Updated Package Diagrams | | | | | * | 3057593 | 10/13/2010 | PRAS | Updated Ordering Information and added Ordering Code Definitions. Updated Package Diagrams. | | | | | *J | 3072834 | 11/11/2010 | PRAS | Removed obsolete parts and package diagrams. | | | | #### Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales. #### **Products** PSoC psoc.cypress.com Clocks & Buffers clocks.cypress.com Wireless wireless.cypress.com Memories memory.cypress.com Image Sensors image.cypress.com © Cypress Semiconductor Corporation, 2001-2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document #: 38-05130 Rev. \*J Revised November 11, 2010 Page 10 of 10 All products and company names mentioned in this document may be the trademarks of their respective holders.