



### **Features**

- Temperature Ranges
  - □ Commercial: 0°C to 70°C □ Industrial: -40°C to 85°C
  - □ Automotive-A: -40°C to 85°C
- High Speed □ 55 ns
- CMOS for optimum speed/power
- Easy memory expansion with  $\overline{CE}_1$ ,  $CE_2$  and  $\overline{OE}$  features
- TTL-compatible inputs and outputs
- Automatic power-down when deselected
- Available in Pb-free 28-lead SNC package

### **Functional Description**

The CY6264 is a high-performance CMOS static RAM organized as 8192 words by 8 bits. Easy memory expansion is provided by an active LOW chip enable (CE<sub>1</sub>), an active HIGH chip enable ( $CE_2$ ), and active LOW output enable ( $\overline{OE}$ ) and three-state drivers. Both devices have an automatic power-down feature ( $\overline{CE}_1$ ), reducing the power consumption by over 70% when deselected. The CY6264 is packaged in a 450-mil (300-mil body) SOIC.

An active LOW write enable signal (WE) controls the writing/reading operation of the memory. When  $\overline{\text{CE}}_1$  and  $\overline{\text{WE}}$ inputs are both LOW and CE2 is HIGH, data on the eight data input/output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is written into the memory location addressed by the address present on the address pins (A<sub>0</sub> through A<sub>12</sub>). Reading the device is accomplished by selecting the device and enabling the outputs, CE<sub>1</sub> and OE active LOW, CE2 active HIGH, while WE remains inactive or HIGH. Under these conditions, the contents of the location addressed by the information on address pins is present on the eight data input/output pins.

The input/output pins remain in a high-impedance state unless the chip is selected, outputs are enabled, and write enable (WE) is HIGH. A die coat is used to ensure alpha immunity.





# **Pin Configuration**



### **Selection Guide**

| Description                  | Range        | -55 | -70 | Unit |
|------------------------------|--------------|-----|-----|------|
| Maximum Access Time          |              | 55  | 70  | ns   |
| Maximum Operating Current    | Commercial   | 100 | 100 | mA   |
|                              | Industrial   | 260 | 200 | mA   |
|                              | Automotive-A |     | 200 | mA   |
| Maximum CMOS Standby Current | Commercial   | 15  | 15  | mA   |
|                              | Industrial   | 30  | 30  | mA   |
|                              | Automotive-A |     | 30  | mA   |



# **Maximum Ratings**

| Output Current into Outputs (LOW)                      | 20 mA    |
|--------------------------------------------------------|----------|
| Static Discharge Voltage(per MIL-STD-883, Method 3015) | . >2001V |
| Latch-Up Current                                       | >200 mA  |

### **Operating Range**

| Range        | Ambient<br>Temperature | V <sub>CC</sub> |
|--------------|------------------------|-----------------|
| Commercial   | 0°C to +70°C           | 5V ± 10%        |
| Industrial   | –40°C to +85°C         |                 |
| Automotive-A | –40°C to +85°C         |                 |

# **Electrical Characteristics** Over the Operating Range

| Davamatar        | Description                      | Description Test Conditions -                                                                                                                                                                                                  |        | -5         | 55              | -7         | <b>'</b> 0      | Unit  |
|------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------|-----------------|------------|-----------------|-------|
| Parameter        | Description                      |                                                                                                                                                                                                                                |        | Min.       | Max.            | Min.       | Max.            | Offic |
| V <sub>OH</sub>  | Output HIGH Voltage              | V <sub>CC</sub> = Min., I <sub>OH</sub> = -4.0 mA                                                                                                                                                                              |        | 2.4        |                 | 2.4        |                 | V     |
| V <sub>OL</sub>  | Output LOW Voltage               | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8.0 mA                                                                                                                                                                               |        |            | 0.4             |            | 0.4             | V     |
| V <sub>IH</sub>  | Input HIGH Voltage               |                                                                                                                                                                                                                                |        | 2.2        | V <sub>CC</sub> | 2.2        | V <sub>CC</sub> | V     |
| V <sub>IL</sub>  | Input LOW Voltage <sup>[1]</sup> |                                                                                                                                                                                                                                |        | -0.5       | 0.8             | -0.5       | 0.8             | V     |
| I <sub>IX</sub>  | Input Leakage Current            | $GND \leq V_I \leq V_CC$                                                                                                                                                                                                       |        | -5         | +5              | <b>-</b> 5 | +5              | μА    |
| I <sub>OZ</sub>  | Output Leakage Current           | GND $\leq V_1 \leq V_{CC}$ , Output Disab                                                                                                                                                                                      | oled   | <b>-</b> 5 | +5              | <b>-</b> 5 | +5              | μА    |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating        | V <sub>CC</sub> = Max.,I <sub>OUT</sub> = 0 mA                                                                                                                                                                                 | Com'l  |            | 100             |            | 100             | mA    |
|                  | Supply Current                   |                                                                                                                                                                                                                                | Ind'l  |            | 260             |            | 200             |       |
|                  |                                  |                                                                                                                                                                                                                                | Auto-A |            |                 |            | 200             |       |
| I <sub>SB1</sub> | Automatic CE <sub>1</sub>        | Max. V <sub>CC</sub> , <del>CE</del> <sub>1</sub> ≥ V <sub>IH</sub> ,<br>Min. Duty Cycle=100%                                                                                                                                  | Com'l  |            | 20              |            | 20              | mA    |
|                  | Power–Down Current               |                                                                                                                                                                                                                                | Ind'l  |            | 50              |            | 40              |       |
|                  |                                  |                                                                                                                                                                                                                                | Auto-A |            |                 |            | 40              |       |
| I <sub>SB2</sub> | Automatic CE <sub>1</sub>        | $\begin{aligned} &\text{Max. V}_{\text{CC}}, \overline{\text{CE}}_1 \geq \text{V}_{\text{CC}} - 0.3\text{V}, \\ &\text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.3\text{V or V}_{\text{IN}} \leq 0.3\text{V} \end{aligned}$ | Com'l  |            | 15              |            | 15              | mA    |
|                  | Power–Down Current               |                                                                                                                                                                                                                                | Ind'l  |            | 30              |            | 30              |       |
|                  |                                  |                                                                                                                                                                                                                                | Auto-A |            |                 |            | 30              |       |

# Capacitance<sup>[2]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 7    | pF   |
| C <sub>OUT</sub> | Output Capacitance | V <sub>CC</sub> = 5.0V                  | 7    | pF   |

### Notes

- 1. Minimum voltage is equal to –3.0V for pulse durations less than 30 ns.
- 2. Tested initially and after any design or process changes that may affect these parameters.

Document #: 001-02367 Rev. \*B



### **AC Test Loads and Waveforms**



# Switching Characteristics Over the Operating Range<sup>[3]</sup>

| Davamata:          | Description                                                                       | -                      | 55   | -70  |      | l lmit |
|--------------------|-----------------------------------------------------------------------------------|------------------------|------|------|------|--------|
| Parameter          | Description                                                                       | Min.                   | Max. | Min. | Max. | Unit   |
| READ CYCLE         |                                                                                   | •                      | •    | •    | •    | •      |
| t <sub>RC</sub>    | Read Cycle Time                                                                   | 55                     |      | 70   |      | ns     |
| t <sub>AA</sub>    | Address to Data Valid                                                             |                        | 55   |      | 70   | ns     |
| t <sub>OHA</sub>   | Data Hold from Address Change                                                     | 5                      |      | 5    |      | ns     |
| t <sub>ACE1</sub>  | CE <sub>1</sub> LOW to Data Valid                                                 |                        | 55   |      | 70   | ns     |
| t <sub>ACE2</sub>  | CE <sub>2</sub> HIGH to Data Valid                                                |                        | 40   |      | 70   | ns     |
| t <sub>DOE</sub>   | OE LOW to Data Valid                                                              |                        | 25   |      | 35   | ns     |
| t <sub>LZOE</sub>  | OE LOW to Low Z                                                                   | 3                      |      | 5    |      | ns     |
| t <sub>HZOE</sub>  | OE HIGH to High Z <sup>[4]</sup>                                                  |                        | 20   |      | 30   | ns     |
| t <sub>LZCE1</sub> | CE <sub>1</sub> LOW to Low Z <sup>[5]</sup>                                       | 5                      |      | 5    |      | ns     |
| t <sub>LZCE2</sub> | CE <sub>2</sub> HIGH to Low Z                                                     | 3                      |      | 5    |      | ns     |
| t <sub>HZCE</sub>  | CE <sub>1</sub> HIGH to High Z <sup>[4, 6]</sup><br>CE <sub>2</sub> LOW to High Z |                        | 20   |      | 30   | ns     |
| t <sub>PU</sub>    | CE <sub>1</sub> LOW to Power-Up                                                   | 0                      |      | 0    |      | ns     |
| t <sub>PD</sub>    | CE <sub>1</sub> HIGH to Power-Down 25 30                                          |                        |      |      | 30   | ns     |
| WRITE CYCLE        | 6]                                                                                |                        | •    | •    | •    | •      |
| t <sub>WC</sub>    | Write Cycle Time                                                                  | 50                     |      | 70   |      | ns     |
| t <sub>SCE1</sub>  | CE <sub>1</sub> LOW to Write End                                                  | 40                     |      | 60   |      | ns     |
| t <sub>SCE2</sub>  | CE <sub>2</sub> HIGH to Write End                                                 | 30                     |      | 50   |      | ns     |
| t <sub>AW</sub>    | Address Set-Up to Write End                                                       | 40                     |      | 55   |      | ns     |
| t <sub>HA</sub>    | Address Hold from Write End                                                       | 0                      |      | 0    |      | ns     |
| t <sub>SA</sub>    | Address Set-Up to Write Start                                                     | -Up to Write Start 0 0 |      |      | ns   |        |
| t <sub>PWE</sub>   | WE Pulse Width                                                                    | 25 40                  |      |      |      | ns     |
| t <sub>SD</sub>    | Data Set-Up to Write End                                                          | 25 35                  |      |      | ns   |        |
| t <sub>HD</sub>    | Data Hold from Write End                                                          | 0 0                    |      |      | ns   |        |
| t <sub>HZWE</sub>  | WE LOW to High Z <sup>[4]</sup>                                                   |                        | 20   |      | 30   | ns     |
| t <sub>LZWE</sub>  | WE HIGH to Low Z                                                                  | 5                      |      | 5    |      | ns     |

### Notes

- Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified  $l_{OL}/l_{OH}$  and 30-pF load capacitance.  $l_{HZOE}$ ,  $l_{HZOE}$ ,  $l_{HZOE}$ , and  $l_{HZWE}$  are specified with  $l_{LZE}$  is less than  $l_{LZCE}$  for any given temperature and voltage condition,  $l_{HZCE}$  is less than  $l_{LZCE}$  for any given device.

  The internal write time of the memory is defined by the overlap of  $l_{LZE}$  is less than  $l_{LZCE}$  for any given device.

  The internal write time of the memory is defined by the overlap of  $l_{LZE}$  for any given device.

  The internal write time of the memory is defined by the overlap of  $l_{LZE}$  for any given device.



# **Switching Waveforms**

Read Cycle No. 1<sup>[7, 8]</sup>



### **Read Cycle No. 2**<sup>[9, 10]</sup>



- Notes
  7. Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ .  $CE_2 = V_{IH}$ .
  8. Address valid prior to or coincident with  $\overline{CE}$  transition LOW.
  9.  $\overline{WE}$  is HIGH for read cycle.
  10. Data I/O is High Z if  $\overline{OE} = V_{IH}$ ,  $\overline{CE}_1 = V_{IH}$ , or  $\overline{WE} = V_{IL}$ .



# Switching Waveforms (continued) Write Cycle No. 1 (WE Controlled)<sup>[8, 10]</sup>



# Write Cycle No. 2 (CE Controlled)<sup>[8, 10, 11]</sup>



### Note

Document #: 001-02367 Rev. \*B

<sup>11.</sup> If  $\overline{\text{CE}}$  goes HIGH simultaneously with  $\overline{\text{WE}}$  HIGH, the output remains in a high-impedance state.



# Typical DC and AC Characteristics



[+] Feedback



### **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | Input/Output | Mode                |
|-----------------|-----------------|----|----|--------------|---------------------|
| Н               | Х               | Х  | Х  | High Z       | Deselect/Power-Down |
| Х               | L               | Х  | Х  | High Z       | Deselect            |
| L               | Н               | Н  | L  | Data Out     | Read                |
| L               | Н               | L  | Х  | Data In      | Write               |
| L               | Н               | Н  | Н  | High Z       | Deselect            |

# **Address Designators**

| Address<br>Name | Address<br>Function | Pin<br>Number |
|-----------------|---------------------|---------------|
| A4              | X3                  | 2             |
| A5              | X4                  | 3             |
| A6              | X5                  | 4             |
| A7              | X6                  | 5             |
| A8              | X7                  | 6             |
| A9              | Y1                  | 7             |
| A10             | Y4                  | 8             |
| A11             | Y3                  | 9             |
| A12             | Y0                  | 10            |
| A0              | Y2                  | 21            |
| A1              | X0                  | 23            |
| A2              | X1                  | 24            |
| A3              | X2                  | 25            |



# **Ordering Information**

| Speed (ns) | Ordering Code | Package Diagram Package Type |                                             | Operating<br>Range |
|------------|---------------|------------------------------|---------------------------------------------|--------------------|
| 55         | CY6264-55SNXI | 51-85092                     | 28-lead (300-mil Narrow Body) SNC (Pb-Free) | Industrial         |
| 70         | CY6264-70SNXC | 51-85092                     | 28-lead (300-mil Narrow Body) SNC (Pb-Free) | Commercial         |
|            | CY6264-70SNXA |                              | 28-lead (300-mil Narrow Body) SNC (Pb-Free) | Automotive-A       |

Please contact your local Cypress sales representative for availability of these parts

# **Package Diagram**

Figure 1. 28-pin (300 mil) SNC Package Outline (Narrow Body) (51-85092)





### **Document History Page**

|      | Document Title: CY6264 8K x 8 Static RAM<br>Document Number: 001-02367 |            |                    |                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|------|------------------------------------------------------------------------|------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| REV. | ECN NO.                                                                | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| **   | 384870                                                                 | See ECN    | PCI                | Spec # change from 38-00425 to 001-02367                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| *A   | 488954                                                                 | See ECN    | VKN                | Added Automotive product Added 55 ns Industrial spec Removed SOIC package from the product offering Changed the description of I <sub>IX</sub> from Input Load Current to Input Leakage Current in DC Electrical Characteristics table Removed I <sub>OS</sub> parameter from DC Electrical Characteristics table Updated ordering Information table |  |  |  |  |  |
| *B   | 2892510                                                                | See ECN    | VKN                | Updated Ordering Information table Updated Package Diagram Added Sales, Solutions, and Legal Information                                                                                                                                                                                                                                             |  |  |  |  |  |

### Sales, Solutions, and Legal Information

### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

### **Products**

Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/interface cypress.com/go/powerpsoc

cypress.com/go/plc
Memory cypress.com/go/memory
Optical & Image Sensing cypress.com/go/image
PSoC cypress.com/go/psoc
Touch Sensing cypress.com/go/touch
USB Controllers cypress.com/go/USB
Wireless/RF cypress.com/go/wireless

### **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2006-2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 001-02367 Rev. \*B

Revised March 24, 2010

Page 10 of 10

All products and company names mentioned in this document may be the trademarks of their respective holders.