

March 2001 Revised March 2001

# 74LVTH16835 Low Voltage 18-Bit Universal Bus Driver with Bushold and 3-STATE Outputs

### **General Description**

The LVTH16835 is an 18-bit universal bus driver that combines D-type latches and D-type flip-flops to allow data flow in transparent, latched and clocked modes.

Data flow is controlled by output-enable  $(\overline{OE})$ , latch-enable (LE), and clock (CLK) inputs. The device operates in Transparent Mode when LE is held HIGH. The device operates in clocked mode when LE is LOW and CLK is toggled. Data transfers from the Inputs  $(A_n)$  to Outputs  $(Y_n)$  on a Positive Edge Transition of the Clock. When  $\overline{OE}$  is LOW, the output data is enabled. When  $\overline{OE}$  is HIGH the output port is in a high impedance state.

The LVTH16835 data inputs include bushold, eliminating the need for external pull-up resistors to hold unused inputs.

The bus driver is designed for low voltage (3.3V)  $V_{\rm CC}$  applications, but with the capability to provide a TTL interface to a 5V environment. The LVTH16835 is fabricated with an advanced BiCMOS technology to achieve high speed operation similar to 5V ABT while maintaining low power dissipation

#### **Features**

- $\blacksquare$  Input and output interface capability to systems at 5V  $V_{CC}$
- Bushold data inputs eliminate the need for external pull-up resistors to hold unused inputs
- Live insertion/extraction permitted
- Power up/down high impedance provides glitch-free bus loading
- Outputs source/sink -32 mA/+64 mA
- ESD Performance:

Human-Body Model > 2000V Machine Model > 200V Charged-Device Model > 1000V

### **Ordering Code:**

| Order Number   | Package Number | Package Description                                                         |
|----------------|----------------|-----------------------------------------------------------------------------|
| 74LVTH16835MEA | MS56A          | 56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300 Wide       |
| 74LVTH16835MTD | MTD56          | 56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

© 2001 Fairchild Semiconductor Corporation

DS500102

www.fairchildsemi.com

## **Connection Diagram**



## **Pin Descriptions**

| Pin Names                                                          | Description          |
|--------------------------------------------------------------------|----------------------|
| A <sub>1</sub> -A <sub>18</sub>                                    | Data Register Inputs |
| A <sub>1</sub> -A <sub>18</sub><br>Y <sub>1</sub> -Y <sub>18</sub> | 3-STATE Outputs      |
| CLK                                                                | Clock Pulse Input    |
| ŌĒ                                                                 | Output Enable Input  |
| LE                                                                 | Latch Enable Input   |

### **Function Table**

|    | Inputs                |            |    |                                                    |  |  |
|----|-----------------------|------------|----|----------------------------------------------------|--|--|
| OE | LE CLK A <sub>n</sub> |            | Yn |                                                    |  |  |
| Н  | Х                     | Х          | Х  | Z                                                  |  |  |
| L  | Н                     | Χ          | L  | L                                                  |  |  |
| L  | Н                     | Χ          | Н  | Н                                                  |  |  |
| L  | L                     | <b>↑</b>   | L  | L                                                  |  |  |
| L  | L                     | $\uparrow$ | Н  | Н                                                  |  |  |
| L  | L                     | Н          | Χ  | Y <sub>0</sub> (Note 1)                            |  |  |
| L  | L                     | L          | Χ  | Y <sub>0</sub> (Note 1)<br>Y <sub>0</sub> (Note 2) |  |  |

H = HIGH Voltage Level L = LOW Voltage Level Z = High Impedance

Note 1: Output level before the indicated steady-state input conditions were established, provided that CLK was HIGH before LE went LOW.

Note 2: Output level before the indicated steady-state input conditions were established.

## **Logic Diagram**



www.fairchildsemi.com

X = Immaterial
↑ = HIGH-to-LOW Clock Transition

| Symbol           | Parameter                        | Value        | Conditions                                            | Units |
|------------------|----------------------------------|--------------|-------------------------------------------------------|-------|
| V <sub>CC</sub>  | Supply Voltage                   | -0.5 to +4.6 |                                                       | V     |
| V <sub>I</sub>   | DC Input Voltage                 | -0.5 to +7.0 |                                                       | V     |
| Vo               | DC Output Voltage                | -0.5 to +7.0 | Output in 3-STATE                                     | V     |
|                  |                                  | -0.5 to +7.0 | Output in HIGH or LOW State (Note 4)                  | V     |
| I <sub>IK</sub>  | DC Input Diode Current           | -50          | V <sub>I</sub> < GND                                  | mA    |
| l <sub>ok</sub>  | DC Output Diode Current          | -50          | V <sub>O</sub> < GND                                  | mA    |
| l <sub>o</sub>   | DC Output Current                | 64           | V <sub>O</sub> > V <sub>CC</sub> Output at HIGH State | mA    |
|                  |                                  | 128          | V <sub>O</sub> > V <sub>CC</sub> Output at LOW State  | ША    |
| I <sub>cc</sub>  | DC Supply Current per Supply Pin | ±64          |                                                       | mA    |
| I <sub>GND</sub> | DC Ground Current per Ground Pin | ±128         |                                                       | mA    |
| T <sub>STG</sub> | Storage Temperature              | -65 to +150  |                                                       | °C    |

# **Recommended Operating Conditions**

| Symbol          | Parameter                                               | Min | Max | Units |
|-----------------|---------------------------------------------------------|-----|-----|-------|
| V <sub>CC</sub> | Supply Voltage                                          | 2.7 | 3.6 | V     |
| VI              | Input Voltage                                           | 0   | 5.5 | V     |
| Гон             | HIGH-Level Output Current                               |     | -32 | mA    |
| I <sub>OL</sub> | LOW-Level Output Current                                |     | 64  | mA    |
| T <sub>A</sub>  | Free-Air Operating Temperature                          | -40 | 85  | °C    |
| Δt/ΔV           | Input Edge Rate, $V_{IN} = 0.8V-2.0V$ , $V_{CC} = 3.0V$ | 0   | 10  | ns/V  |

Note 3: Absolute Maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum rated conditions is not implied.

Note 4: Io Absolute Maximum Rating must be observed.

## **DC Electrical Characteristics**

| 0                    | Parameter                                        |                | V <sub>CC</sub> | T <sub>A</sub> = -40°C | C to +85°C | 11-11- | Conditions                                                                    |
|----------------------|--------------------------------------------------|----------------|-----------------|------------------------|------------|--------|-------------------------------------------------------------------------------|
| Symbol               |                                                  |                | (V)             | Min                    | Max        | Units  | Conditions                                                                    |
| V <sub>IK</sub>      | Input Clamp Diode Voltage                        |                | 2.7             |                        | -1.2       | V      | I <sub>I</sub> = -18 mA                                                       |
| V <sub>IH</sub>      | Input HIGH Voltage                               |                | 2.7-3.6         | 2.0                    |            | V      | V <sub>O</sub> ≤ 0.1V or                                                      |
| V <sub>IL</sub>      | Input LOW Voltage                                |                | 2.7-3.6         |                        | 0.8        | ľ      | $V_O \ge V_{CC} - 0.1V$                                                       |
| V <sub>OH</sub>      | Output HIGH Voltage                              |                | 2.7-3.6         | V <sub>CC</sub> - 0.2  |            | V      | $I_{OH} = -100 \mu A$                                                         |
|                      |                                                  |                | 2.7             | 2.4                    |            | V      | $I_{OH} = -8 \text{ mA}$                                                      |
|                      |                                                  |                | 3.0             | 2.0                    |            | V      | I <sub>OH</sub> = -32 mA                                                      |
| V <sub>OL</sub>      | Output LOW Voltage                               |                | 2.7             |                        | 0.2        | V      | I <sub>OL</sub> = 100 μA                                                      |
|                      |                                                  |                | 2.7             |                        | 0.5        | V      | I <sub>OL</sub> = 24 mA                                                       |
|                      |                                                  |                | 3.0             |                        | 0.4        | V      | I <sub>OL</sub> = 16 mA                                                       |
|                      |                                                  |                | 3.0             |                        | 0.5        | V      | I <sub>OL</sub> = 32 mA                                                       |
|                      |                                                  |                | 3.0             |                        | 0.55       | V      | I <sub>OL</sub> = 64 mA                                                       |
| I <sub>I(HOLD)</sub> | Bushold Input Minimum Drive                      | )              | 3.0             | 75                     |            | μΑ     | $V_{I} = 0.8V$                                                                |
|                      |                                                  |                | 3.0             | -75                    |            | μΑ     | V <sub>I</sub> = 2.0V                                                         |
| I <sub>I(OD)</sub>   | Bushold Input Over-Drive Current to Change State |                | 3.0             | 500                    |            | μΑ     | (Note 5)                                                                      |
|                      |                                                  |                | 3.0             | -500                   |            | μΑ     | (Note 6)                                                                      |
| I                    | Input Current                                    |                | 3.6             |                        | 10         | μΑ     | V <sub>I</sub> = 5.5V                                                         |
|                      |                                                  | Control Pins   | 3.6             |                        | ±1         | μΑ     | V <sub>I</sub> = 0V or V <sub>CC</sub>                                        |
|                      |                                                  | Data Pins      | 3.6             |                        | -5         | μΑ     | $V_I = 0V$                                                                    |
|                      |                                                  | Data Filis     | 3.0             |                        | 1          | μΑ     | $V_I = V_{CC}$                                                                |
| I <sub>OFF</sub>     | Power Off Leakage Current                        | ,              | 0               |                        | ±100       | μΑ     | $0V \le V_I \text{ or } V_O \le 5.5V$                                         |
| I <sub>PU/PD</sub>   | Power Up/Down 3-STATE                            |                | 0-1.5V          |                        | ±100       | μА     | V <sub>O</sub> = 0.5V to 3.0V                                                 |
|                      | Output Current                                   | Output Current |                 |                        | 1100       | μΑ     | $V_I = GND \text{ or } V_{CC}$                                                |
| I <sub>OZL</sub>     | 3-STATE Output Leakage Cu                        | rrent          | 3.6             |                        | -5         | μΑ     | V <sub>O</sub> = 0.5V                                                         |
| I <sub>OZH</sub>     | 3-STATE Output Leakage Cu                        | rrent          | 3.6             |                        | 5          | μΑ     | V <sub>O</sub> = 3.0V                                                         |
| I <sub>OZH</sub> +   | 3-STATE Output Leakage Cu                        | rrent          | 3.6             |                        | 10         | μΑ     | $V_{CC} < V_O \le 5.5V$                                                       |
| I <sub>CCH</sub>     | Power Supply Current                             |                | 3.6             |                        | 0.19       | mA     | Outputs HIGH                                                                  |
| I <sub>CCL</sub>     | Power Supply Current                             |                | 3.6             |                        | 5          | mA     | Outputs LOW                                                                   |
| I <sub>CCZ</sub>     | Power Supply Current                             |                | 3.6             |                        | 0.19       | mA     | Outputs Disabled                                                              |
| I <sub>CCZ</sub> +   | Power Supply Current                             |                | 3.6             |                        | 0.19       | mA     | $V_{CC} \le V_O \le 5.5V$ , Outputs Disabled                                  |
| $\Delta I_{CC}$      | Increase in Power Supply Current (Note 7)        |                | 3.6             | from LOW to HIV        | 0.2        | mA     | One Input at V <sub>CC</sub> – 0.6V<br>Other Inputs at V <sub>CC</sub> or GND |

Note 5: An external driver must source at least the specified current to switch from LOW-to-HIGH.

# **Dynamic Switching Characteristics** (Note 8)

| Symbol           | Parameter                                    | v <sub>cc</sub> | T <sub>A</sub> = 25°C |      |     | Units | Conditions                                                                                      |  |
|------------------|----------------------------------------------|-----------------|-----------------------|------|-----|-------|-------------------------------------------------------------------------------------------------|--|
| Symbol           | raiametei                                    | (V)             | Min                   | Тур  | Max | Units | $\textbf{C}_{\textbf{L}} = \textbf{50}~\text{pF,}~\textbf{R}_{\textbf{L}} = \textbf{500}\Omega$ |  |
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 3.3             |                       | 0.8  |     | V     | (Note 9)                                                                                        |  |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | 3.3             |                       | -0.8 |     | V     | (Note 9)                                                                                        |  |

Note 8: Characterized in SSOP package. Guaranteed parameter, but not tested.

Note 9: Max number of outputs defined as (n). n-1 data inputs are driven 0V to 3V. Output under test held LOW.

Note 6: An external driver must sink at least the specified current to switch from HIGH-to-LOW.

 $<sup>\</sup>textbf{Note 7:} \ This is the increase in supply current for each input that is at the specified voltage level rather than $V_{CC}$ or $GND$.$ 

### **AC Electrical Characteristics**

|                  |                       |                       |     | $T_A = -40$ °C to +85°C, $C_L = 50$ pF, $R_L = 500 \Omega$ |                   |       |     |  |  |
|------------------|-----------------------|-----------------------|-----|------------------------------------------------------------|-------------------|-------|-----|--|--|
| Symbol           | Parameter             |                       |     | .3 ± 0.3V                                                  | V <sub>CC</sub> = | Units |     |  |  |
|                  |                       |                       | Min | Max                                                        | Min               | Max   |     |  |  |
| f <sub>MAX</sub> | CLK to Y              |                       | 150 |                                                            | 150               |       | MHz |  |  |
| t <sub>PLH</sub> | Propagation Delay     |                       | 1.3 | 5.1                                                        | 1.3               | 5.5   | ns  |  |  |
| t <sub>PHL</sub> | A to Y                | 1.2                   | 4.7 | 1.3                                                        | 5.2               | 115   |     |  |  |
| t <sub>PLH</sub> | Propagation Delay     | Propagation Delay     |     |                                                            | 1.5               | 6.0   | 20  |  |  |
| t <sub>PHL</sub> | LE to Y               | 1.4                   | 5.1 | 1.5                                                        | 5.7               | ns    |     |  |  |
| t <sub>PLH</sub> | Propagation Delay     | 1.5                   | 5.5 | 1.5                                                        | 6.1               | ns    |     |  |  |
| t <sub>PHL</sub> | CLK to Y              | 1.4                   | 5.1 | 1.5                                                        | 5.7               |       |     |  |  |
| t <sub>PZH</sub> | Output Enable Time    |                       | 0.9 | 4.7                                                        | 1.3               | 5.5   | ns  |  |  |
| $t_{PZL}$        |                       |                       | 1.3 | 5.2                                                        | 1.3               | 6.4   | 115 |  |  |
| t <sub>PHZ</sub> | Output Disable Time   |                       | 1.7 | 5.8                                                        | 1.7               | 6.3   | ns  |  |  |
| $t_{PLZ}$        |                       |                       | 1.6 | 5.8                                                        | 1.7               | 6.3   | 115 |  |  |
| t <sub>S</sub>   | Setup Time            | A before CLK          | 2.1 |                                                            | 2.4               |       |     |  |  |
|                  |                       | A before LE, CLK HIGH | 2.3 |                                                            | 1.5               |       | ns  |  |  |
|                  |                       | A before LE, CLK LOW  | 1.5 |                                                            | 1.5               |       |     |  |  |
| t <sub>H</sub>   | Hold Time             | A after CLK           | 1.0 |                                                            | 1.0               |       | ns  |  |  |
|                  |                       | A after LE            | 0.8 |                                                            | 1.0               |       | 115 |  |  |
| t <sub>W</sub>   | Pulse Duration        | LE HIGH               | 3.3 |                                                            | 3.3               |       | ns  |  |  |
|                  |                       | CLK HIGH or LOW       | 3.3 |                                                            | 3.3               |       |     |  |  |
| toslh            | Output to Output Skew | •                     |     | 1.0                                                        |                   | 1.0   | 200 |  |  |
| toshL            | (Note 10)             |                       |     | 1.0                                                        |                   | 1.0   | ns  |  |  |

Note 10: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>).

## Capacitance (Note 11)

| Symbol           | Parameter          | Conditions                                 | Typical | Units |
|------------------|--------------------|--------------------------------------------|---------|-------|
| C <sub>IN</sub>  | Input Capacitance  | $V_{CC} = 0V$ , $V_I = 0V$ or $V_{CC}$     | 4       | pF    |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 3.0V$ , $V_{O} = 0V$ or $V_{CC}$ | 8       | pF    |

Note 11: Capacitance is measured at frequency f = 1 MHz, per MIL-STD-883, Method 3012.





56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Package Number MTD56

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

www.fairchildsemi.com