

## 3.3V CMOS 12-BIT UNIVERSAL BUS DRIVER WITH PARITY CHECKER, DUAL 3-STATE OUTPUTS AND BUS-HOLD

### IDT74ALVCH16903

### **FEATURES:**

- 0.5 MICRON CMOS Technology
- Typical tsk(o) (Output Skew) < 250ps
- ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model (C = 200pF, R = 0)
- Vcc = 3.3V ± 0.3V, Normal Range
- Vcc = 2.7V to 3.6V, Extended Range
- $VCC = 2.5V \pm 0.2V$
- CMOS power levels (0.4µ W typ. static)
- · Rail-to-Rail output swing for increased noise margin
- · Available in TSSOP package

### DRIVE FEATURES:

- · High Output Drivers: ±24mA
- Suitable for heavy loads

### ABSOLUTE MAXIMUM RATINGS(1)

| Symbol               | Description                                         | Max             | Unit |
|----------------------|-----------------------------------------------------|-----------------|------|
| VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND                | -0.5 to +4.6    | V    |
| VTERM <sup>(3)</sup> | Terminal Voltage with Respect to GND (Outputs Only) | -0.5 to Vcc+0.5 | V    |
| Tstg                 | Storage Temperature                                 | -65 to +150     | °C   |
| Іоит                 | DC Output Current                                   | -50 to +50      | mA   |
| lık                  | Continuous Clamp Current,<br>VI < 0 or VI > VCC     | ±50             | mA   |
| Іок                  | Continuous Clamp Current, Vo < 0                    | -50             | mA   |
| Icc<br>Iss           | Continuous Current through each Vcc or GND          | ±100            | mA   |

### NOTES:

- Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause
  permanent damage to the device. This is a stress rating only and functional operation
  of the device at these or any other conditions above those indicated in the operational
  sections of this specification is not implied. Exposure to absolute maximum rating
  conditions for extended periods may affect reliability.
- 2. Vcc terminals.
- 3. This value is limited to 4.6V maximum.

## CAPACITANCE (TA = +25°C, F = 1.0MHz)

| Symbol | Parameter <sup>(1)</sup> | Conditions | Тур. | Max. | Unit |
|--------|--------------------------|------------|------|------|------|
| CIN    | Input Capacitance        | VIN = 0V   | 5    | 7    | pF   |
| Соит   | Output Capacitance       | Vout = 0V  | 7    | 9    | pF   |
| Соит   | I/O Port Capacitance     | VIN = 0V   | 7    | 9    | pF   |

#### NOTE:

1. As applicable to the device type.

### **DESCRIPTION:**

This 12-bit universal bus driver is built using advanced dual metal CMOS technology. This device has dual outputs and can operate as a buffer or an edge-triggered register. In both modes, parity is checked on APAR, which arrives one cycle after the data to which it applies. The  $\overline{\text{YERR}}$  output, which is produced one cycle after APAR, is open drain.

MODE selects one of the two data paths. When MODE is low, the device operates as an edge-triggered register. On the positive transition of the clock (CLK) input and when the clock-enable ( $\overline{\text{CLKEN}}$ ) input is low, data setup at the A inputs is stored in the internal registers. On the positive transition of CLK and when  $\overline{\text{CLKEN}}$  is high, only data setup at the 9A-12A inputs is stored in their internal registers. When MODE is high, the device operates as a buffer and data at the A inputs passes directly to the outputs. The 11A/ $\overline{\text{YERREN}}$  serves a dual purpose; it acts as a normal data bit and also enables  $\overline{\text{YERR}}$  data to be clocked into the  $\overline{\text{YERR}}$  output register.

When used as a single device, parity output enable ( $\overline{PAROE}$ ) must be tied high; when parity input/output (PARI/O) is low, even parity is selected and when PARI/O is high, odd parity is selected. When used in pairs and  $\overline{PAROE}$  is low, the parity sum is output on PARI/O for cascading to the second ALVCH16903. When used in pairs and  $\overline{PAROE}$  is high, PARI/O accepts a partial parity sum from the first ALVCH16903.

A buffered output-enable  $(\overline{OE})$  input can be used to place the 24 outputs and  $\overline{YERR}$  in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.

The ALVCH16903 has been designed with a  $\pm 24$ mA output driver. This driver is capable of driving a moderate to heavy load while maintaining speed performance.

The ALVCH16903 has "bus-hold" which retains the inputs' last state whenever the input bus goes to a high-impedance. This prevents floating inputs and eliminates the need for pull-up/down resistors.

### APPLICATIONS:

- 3.3V high speed systems
- 3.3V and lower voltage computing systems

The IDT logo is a registered trademark of Integrated Device Technology, Inc.

INDUSTRIAL TEMPERATURE RANGE

**JUNE 2006** 

### FUNCTIONAL BLOCK DIAGRAM



# FUNCTION TABLE(1)

| Inputs |      |       |          |   | Out              | puts     |
|--------|------|-------|----------|---|------------------|----------|
| ŌĒ     | MODE | CLKEN | CLK      | Α | 1Yx-8Yx          | 9Yx-12Yx |
| L      | L    | L     | <b>↑</b> | Н | Н                | Н        |
| L      | L    | L     | <b>↑</b> | L | L                | L        |
| L      | L    | Н     | <b>↑</b> | Н | Υ <sup>(2)</sup> | Н        |
| L      | L    | Н     | <b>↑</b> | L | Υ <sup>(2)</sup> | L        |
| L      | Н    | Х     | Х        | Н | Н                | Н        |
| L      | Н    | Х     | Х        | L | L                | L        |
| Н      | Х    | Х     | Х        | Х | Z                | Z        |

### NOTES:

- 1. H = HIGH Voltage Level
  - L = LOW Voltage Level
  - X = Don't Care
  - ↑ = LOW-to-HIGH Transition
- 2. Output level before the indicated steady-state conditions were established.

# PARITY FUNCTION TABLE(1)

|    | Inputs               |                       |        |                         |   |      |  |  |
|----|----------------------|-----------------------|--------|-------------------------|---|------|--|--|
| ŌΕ | PAROE <sup>(2)</sup> | 11A/                  | PARI/O | $\Sigma$ of inputs apar |   | YERR |  |  |
|    |                      | YERREN <sup>(3)</sup> |        | 1A-10A=H                |   |      |  |  |
| L  | Н                    | L                     | L      | 0, 2, 4, 6, 8, 10       | L | Н    |  |  |
| L  | Н                    | L                     | L      | 1, 3, 5, 7, 9           | L | L    |  |  |
| L  | Н                    | L                     | L      | 0, 2, 4, 6, 8, 10       | Н | L    |  |  |
| L  | Н                    | L                     | L      | 1, 3, 5, 7, 9           | Н | Н    |  |  |
| L  | Н                    | L                     | Н      | 0, 2, 4, 6, 8, 10       | L | L    |  |  |
| L  | Н                    | L                     | Н      | 1, 3, 5, 7, 9           | L | Н    |  |  |
| L  | Н                    | L                     | Н      | 0, 2, 4, 6, 8, 10       | Н | Н    |  |  |
| L  | Н                    | Ĺ                     | Н      | 1, 3, 5, 7, 9           | Н | L    |  |  |
| Н  | Х                    | Х                     | Х      | Χ                       | Χ | Н    |  |  |
| L  | Χ                    | Н                     | Χ      | Χ                       | Χ | Н    |  |  |

- 1. H = HIGH Voltage Level
  - L = LOW Voltage Level
  - X = Don't Care
- 2. When used as a single device, PAROE must be tied HIGH.
- 3. Valid after appropriate number of clock pulses have set internal register.

### **PIN CONFIGURATION**



## PARI/O FUNCTION TABLE(1)

|       | Inputs                    |      |        |  |  |
|-------|---------------------------|------|--------|--|--|
| PAROE | Σ OF INPUTS<br>1A-10A = H | APAR | PARI/O |  |  |
| L     | 0, 2, 4, 6, 8,10          | L    | L      |  |  |
| L     | 1, 3, 5, 7, 9             | L    | Н      |  |  |
| L     | 0, 2, 4, 6, 8, 10         | Н    | Н      |  |  |
| L     | 1, 3, 5, 7, 9             | Н    | L      |  |  |
| Н     | Х                         | Х    | Z      |  |  |

#### NOTE:

1. This table applies to the first device of a cascaded pair of ALVCH16903 devices.

### **PIN DESCRIPTION**

| Pin Names | I/O | Description                             |
|-----------|-----|-----------------------------------------|
| 1A-12A    | Ι   | Data Inputs <sup>(1)</sup>              |
| 1Y1-12Y2  | 0   | 3-State Data Outputs                    |
| CLK       | Ι   | Clock Input                             |
| CLKEN     |     | Clock Enable Input (Active LOW)         |
| MODE      |     | Select Pin                              |
| YERREN    | _   | Error Signal Output Enable (Active LOW) |
| PAROE     |     | Parity Output Enable (Active LOW)       |
| PARI/O    | I/O | Parity Input/Output                     |
| YERR      | 0   | Error Signal (Open Drain)               |
| ŌĒ        | Ī   | Output Enable Input (Active LOW)        |
| APAR      | I   | Parity Input                            |

#### NOTE:

1. These pins have "Bus-Hold". All other pins are standard inputs, outputs, or I/Os.

### DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:

Operating Condition:  $TA = -40^{\circ}C$  to  $+85^{\circ}C$ 

| Symbol               | Parameter                                   | Test Cond                         | ditions                  | Min. | Typ. <sup>(1)</sup> | Max. | Unit |
|----------------------|---------------------------------------------|-----------------------------------|--------------------------|------|---------------------|------|------|
| VIH                  | Input HIGH Voltage Level                    | Vcc = 2.3V to 2.7V                |                          | 1.7  | _                   | _    | V    |
|                      |                                             | Vcc = 2.7V to 3.6V                |                          | 2    | _                   | _    |      |
| VIL                  | Input LOW Voltage Level                     | Vcc = 2.3V to 2.7V                |                          | _    | _                   | 0.7  | V    |
|                      |                                             | Vcc = 2.7V to 3.6V                |                          | _    | _                   | 0.8  |      |
| Iн                   | Input HIGH Current                          | Vcc = 3.6V                        | VI = VCC                 | _    | _                   | ± 5  | μA   |
| lıL                  | Input LOW Current                           | Vcc = 3.6V                        | VI = GND                 | _    | _                   | ± 5  |      |
| lozh                 | High Impedance Output Current               | Vcc = 3.6V                        | Vo = Vcc                 | _    | _                   | ± 10 | μA   |
| lozl                 | (3-State Output pins)                       |                                   | Vo = GND                 | _    | _                   | ± 10 | μA   |
| Іон                  | YERR Output                                 | Vcc = 0V to 3.6V                  | Vo = Vcc                 | _    | _                   | ± 10 | μA   |
| loz <sup>(2)</sup>   | High Impedance Output Current               | Vcc = 3.6V                        | Vo = Vcc or GND          | _    | _                   | ± 10 | μA   |
| Vik                  | Clamp Diode Voltage                         | VCC = 2.3V, IIN = - 18mA          | Vcc = 2.3V, lin = - 18mA |      | -0.7                | -1.2 | V    |
| VH                   | Input Hysteresis                            | VCC = 3.3V                        |                          | _    | 100                 | _    | mV   |
| ICCL<br>ICCH<br>ICCZ | Quiescent Power Supply Current              | Vcc = 3.6V, Vin = GND or Vcc      |                          | _    | 0.1                 | 40   | μA   |
| Δlcc                 | Quiescent Power Supply<br>Current Variation | One input at Vcc - 0.6V, other in | puts at Vcc or GND       | _    | _                   | 750  | μA   |
| Ci                   | Control Inputs                              | Vcc = 3.3V                        | VI = Vcc or GND          | _    | 5.5                 | _    | pF   |
|                      | Data Inputs                                 |                                   |                          | _    | 5.5                 |      |      |
| Co                   | YERR Output                                 | Vcc = 3.3V                        | Vo = Vcc or GND          |      | 5                   |      | pF   |
|                      | Data Outputs                                |                                   |                          |      | 6                   |      |      |
| Cio                  | PARI/O                                      | VCC = 3.3V                        | Vo = Vcc or GND          | -    | 7                   |      | pF   |

#### NOTES:

- 1. Typical values are at Vcc = 3.3V, +25°C ambient.
- 2. For I/O ports, the parameter loz includes the input leakage current.

## **BUS-HOLD CHARACTERISTICS**

| Symbol | Parameter <sup>(1)</sup>         | Test Conditions |                | Min. | Typ. <sup>(2)</sup> | Max. | Unit |
|--------|----------------------------------|-----------------|----------------|------|---------------------|------|------|
| Івнн   | Bus-Hold Input Sustain Current   | Vcc = 3V        | VI = 2V        | -75  | _                   | _    | μА   |
| IBHL   |                                  |                 | VI = 0.8V      | 75   | _                   | _    |      |
| Івнн   | Bus-Hold Input Sustain Current   | Vcc = 2.3V      | VI = 1.7V      | - 45 | _                   | _    | μΑ   |
| IBHL   |                                  |                 | VI = 0.7V      | 45   | _                   | _    |      |
| Івнно  | Bus-Hold Input Overdrive Current | Vcc = 3.6V      | VI = 0 to 3.6V | _    | _                   | ±500 | μA   |
| Івньо  |                                  |                 |                |      |                     |      |      |

- 1. Pins with Bus-Hold are identified in the pin description.
- 2. Typical values are at Vcc = 3.3V, +25°C ambient.

## OUTPUT DRIVE CHARACTERISTICS, xYx PORTS

| Symbol | Parameter                 | Test(              | Conditions <sup>(1)</sup> | Min.    | Max. | Unit |
|--------|---------------------------|--------------------|---------------------------|---------|------|------|
|        |                           | Vcc = 2.3V to 3.6V | IOH = - 0.1mA             | Vcc-0.2 | _    |      |
|        |                           | Vcc = 2.3V         | IOH = -6mA, VIH = 1.7V    | 2       | _    |      |
| Vон    | Output HIGH Voltage       | Vcc = 2.3V         | IOH = - 12mA, VIH = 1.7V  | 1.7     | _    | V    |
|        |                           | Vcc = 2.7V         | IOH = - 12mA, VIH = 2V    | 2.2     | _    |      |
|        |                           | Vcc = 3V           |                           | 2.4     | _    |      |
|        |                           | Vcc = 3V           | IOH = - 24mA, VIH = 2V    | 2       | _    |      |
|        |                           | Vcc = 2.3V to 3.6V | IoL = 0.1mA               | _       | 0.2  |      |
|        |                           | Vcc = 2.3V         | IOL = 6mA, VIL = 0.7V     | _       | 0.4  |      |
| Vol    | Output LOW Voltage        |                    | IOL = 12mA, VIL = 0.7V    | _       | 0.7  | V    |
|        |                           | Vcc = 2.7V         | IOL = 12mA, VIL = 0.8V    | _       | 0.4  | ]    |
|        |                           | Vcc = 3V           | IOL = 24mA, VIL = 0.8V    | _       | 0.55 |      |
|        |                           | Vcc = 2.3V         | Y Port                    |         | -12  |      |
| Іон    | High-Level Output Current | Vcc = 2.7V         |                           | _       | -12  | mA   |
|        |                           | Vcc = 3V           | PARI/O                    | _       | -12  |      |
|        |                           |                    | Y Port                    | _       | -24  |      |
|        |                           | Vcc = 2.3V         | Y Port                    | _       | 12   |      |
|        |                           | Vcc = 2.7V         |                           | _       | 12   |      |
| lol    | Low-Level Output Current  |                    | PARI/O                    | _       | 12   | mA   |
|        |                           | Vcc = 3V           | Y Port                    | _       | 24   |      |
|        |                           |                    | YERR Output               |         | 24   |      |

### NOTE:

## OUTPUT DRIVE CHARACTERISTICS FOR YERR AND PARI/O

| Symbol | Parameter        | Test Conditions <sup>(1)</sup> |                        | Min. | Max. | Unit |
|--------|------------------|--------------------------------|------------------------|------|------|------|
| Vон    | PARI/O           | Vcc = 3V                       | IOH = -12mA, VIH = 2V  | 2    | _    | V    |
| Vol    | PARI/O           | Vcc = 3V                       | IOL = 12mA, VIL = 0.8V | _    | 0.55 | V    |
| Vol    | YERR Output only | Vcc = 3V                       | IoL = 24mA             | _    | 0.5  | V    |

<sup>1.</sup> VIH and VIL must be within the min. or max. range shown in the DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE table for the appropriate Vcc range. TA = - 40°C to + 85°C.

<sup>1.</sup> VIH and VIL must be within the min. or max. range shown in the DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE table for the appropriate Vcc range. TA = - 40°C to + 85°C.

# OPERATING CHARACTERISTICS FOR BUFFER MODE, TA = 25°C

|        |                                                |                     | Vcc = 2.5V ± 0.2V | $Vcc = 3.3V \pm 0.3V$ |      |
|--------|------------------------------------------------|---------------------|-------------------|-----------------------|------|
| Symbol | Parameter                                      | Test Conditions     | Typical           | Typical               | Unit |
| CPD    | Power Dissipation Capacitance Outputs enabled  | CL = 0pF, f = 10Mhz | 57.5              | 65                    | pF   |
| CPD    | Power Dissipation Capacitance Outputs disabled |                     | 15                | 17.5                  |      |

# OPERATING CHARACTERISTICS FOR REGISTER MODE, TA = 25°C

|        |                                                |                     | Vcc = 2.5V ± 0.2V | $Vcc = 3.3V \pm 0.3V$ |      |
|--------|------------------------------------------------|---------------------|-------------------|-----------------------|------|
| Symbol | Parameter                                      | Test Conditions     | Typical           | Typical               | Unit |
| CPD    | Power Dissipation Capacitance Outputs enabled  | CL = 0pF, f = 10Mhz | 57                | 87.5                  | pF   |
| CPD    | Power Dissipation Capacitance Outputs disabled |                     | 16.5              | 34                    |      |

## SIMULTANEOUS SWITCHING CHARACTERISTICS(1)

| Parameter    |               | From    | To       | Vcc = 2.5V ± 0.2V |      | Vcc = 2.7V |      | Vcc = 3.3V ± 0.3V |      |      |
|--------------|---------------|---------|----------|-------------------|------|------------|------|-------------------|------|------|
|              |               | (Input) | (Output) | Min.              | Max. | Min.       | Max. | Min.              | Max. | Unit |
| tPLH         | Register mode | CLK     | Υ        | 1.8               | 6.5  |            | 6.1  | 1.8               | 5    | ns   |
| <b>t</b> PHL |               |         |          | 1.4               | 5.9  |            | 5.1  | 1.7               | 4.5  |      |

<sup>1.</sup> All outputs switching.

## SWITCHING CHARACTERISTICS(1)

|              |                                                  | Vcc = 2. | Vcc = 2.5V ± 0.2V |      | Vcc = 2.7V |      | Vcc = 3.3V ± 0.3V |      |
|--------------|--------------------------------------------------|----------|-------------------|------|------------|------|-------------------|------|
| Symbol       | Parameter                                        | Min.     | Max.              | Min. | Max.       | Min. | Max.              | Unit |
| fMAX         |                                                  | 125      | _                 | 125  | _          | 125  | _                 | MHz  |
| tplh         | Propagation Delay, Buffer Mode                   |          | 4.4               | _    | 4.2        | 1.1  | 3.8               | ns   |
| <b>t</b> PHL | xAx to xYx                                       |          |                   |      |            |      |                   |      |
| <b>t</b> PLH | Propagation Delay, Both Modes                    | 1        | 5.7               | –    | 4.9        | 1.4  | 4.4               | ns   |
| tphl         | CLK to YERR                                      |          |                   |      |            |      |                   |      |
| tPLH         | Propagation Delay, Both Modes                    | 1.2      | 8.6               | -    | 7.9        | 1.7  | 6.6               | ns   |
| tphl.        | CLK to PARI/O                                    |          |                   |      |            |      |                   |      |
| tplh         | Propagation Delay, Both Modes                    | 1        | 6.8               | -    | 5.2        | 1.3  | 4.5               | ns   |
| tPHL         | CLK to PARI/O                                    |          | F 0               |      | F.0        | 4.0  | 4.0               |      |
| tPLH         | Propagation Delay, Both Modes                    | 1        | 5.9               | -    | 5.8        | 1.3  | 4.9               | ns   |
| tPHL<br>tPLH | Mode to xYx  Propagation Delay, Register Mode    | 1        | 6.1               | _    | 5.5        | 1.2  | 4.8               | nc   |
| tPHL         | CLK to xYx                                       | 1        | 5.9               | _    | 4.9        | 1.2  | 4.6               | ns   |
| tPLH         | Propagation Delay, Both Modes                    | 1        | 3.6               |      | 4.7        | 1.9  | 4.0               | ns   |
| u Lii        | OE to YERR                                       |          | 0.0               |      | 12         |      | '                 | 113  |
| tphl         | Propagation Delay, Both Modes                    | 1.2      | 5.1               | _    | 4.9        | 1.5  | 4.2               | ns   |
|              | OE to YERR                                       |          |                   |      |            |      |                   |      |
| tpzh         | Output Enable Time, Both Modes                   | 1.1      | 6.5               | _    | 6.4        | 1.4  | 5.4               | ns   |
| tPZL         | OE to xYx                                        |          |                   |      |            |      |                   |      |
| tpzh         | Output Enable Time, Both Modes                   | 1        | 5.6               | _    | 6          | 1    | 4.8               | ns   |
| tPZL         | PAROE to PARI/O                                  |          |                   |      |            |      |                   |      |
| tphz         | Output Disable Time, Both Modes                  | 1        | 6.4               | _    | 5.2        | 1.7  | 5                 | ns   |
| tPLZ         | OE to xYx                                        |          |                   |      |            |      |                   |      |
| tphz         | Output Disable Time, Both Modes                  | 1        | 3.2               | _    | 3.8        | 1.2  | 3.8               | ns   |
| tPLZ         | PAROE to PARI/O                                  |          |                   |      |            |      |                   |      |
| tsu          | Set-up Time, Register Mode, 1A-12A before CLK↑   | 1.7      | _                 | 1.9  | _          | 1.45 | _                 | ns   |
| tsu          | Set-up Time, Buffer Mode, 1A to 10A before CLK↑  | 5.9      | _                 | 5.2  | _          | 4.4  | _                 | ns   |
| tsu          | Set-up Time, Register Mode, APAR before CLK↑     | 1.2      | _                 | 1.5  | _          | 1.3  |                   | ns   |
| tsu          | Set-up Time, Buffer Mode, APAR before CLK↑       | 4.6      | _                 | 3.6  | _          | 3.1  |                   | ns   |
| tsu          | Set-up Time, Both Modes, PARI/O before CLK↑      | 2.4      | _                 | 2    | _          | 1.7  |                   | ns   |
| tsu          | Set-up Time, Buffer Mode, 11A/YERREN before CLK↑ | 2        | _                 | 1.9  | _          | 1.6  | _                 | ns   |
| tsu          | Set-up Time, Register Mode, CLKEN before CLK↑    | 2.5      | _                 | 2.6  | _          | 2.2  |                   | ns   |
| tH           | Hold Time, Register Mode, 1A-12A after CLK↑      | 0.4      | _                 | 0.25 | _          | 0.55 |                   | ns   |
| tH           | Hold Time, Buffer Mode, 1A-10A after CLK↑        | 0.25     | _                 | 0.25 | _          | 0.25 |                   | ns   |
| tH           | Hold Time, Register Mode, APAR after CLK↑        | 0.7      | _                 | 0.4  | _          | 0.7  | _                 | ns   |
| <b>t</b> H   | Hold Time, Buffer Mode, APAR after CLK↑          | 0.25     | _                 | 0.25 | _          | 0.25 | _                 | ns   |
| tH           | Hold Time, Register Mode, PARI/O after CLK↑      | 0.25     | _                 | 0.25 | <u> </u>   | 0.4  | _                 | ns   |
| <b>t</b> H   | Hold Time, Buffer Mode, PARI/O after CLK↑        | 0.25     | _                 | 0.25 | _          | 0.5  | _                 | ns   |
| <b>t</b> H   | Hold Time, Buffer Mode, 11A/YERREN after CLK↑    | 0.25     | _                 | 0.25 | _          | 0.4  | _                 | ns   |
| tH.          | Hold Time, Register Mode, CLKEN after CLK↑       | 0.25     | _                 | 0.5  | _          | 0.4  | _                 | ns   |
| tw           | Pulse Width, CLK↑                                | 3        | _                 | 3    | _          | 3    | _                 | ns   |
| tsk(o)       | Output Skew <sup>(2)</sup>                       | _        | _                 | _    | _          | _    | 500               | ps   |

- 1. See TEST CIRCUITS AND WAVEFORMS. TA =  $-40^{\circ}$ C to  $+85^{\circ}$ C.
- 2 Skew between any two outputs of the same package and switching in the same direction.

# TEST CIRCUITS AND WAVEFORMS

### **TEST CONDITIONS**

| Symbol | $Vcc^{(1)} = 3.3V \pm 0.3V$ | Vcc <sup>(1)</sup> =2.7V | Vcc <sup>(2)</sup> = 2.5V±0.2V | Unit |
|--------|-----------------------------|--------------------------|--------------------------------|------|
| VLOAD  | 6                           | 6                        | 2 x Vcc                        | V    |
| ViH    | 2.7                         | 2.7                      | Vcc                            | V    |
| VT     | 1.5                         | 1.5                      | Vcc / 2                        | V    |
| VLZ    | 300                         | 300                      | 150                            | mV   |
| VHZ    | 300                         | 300                      | 150                            | mV   |
| CL     | 50                          | 50                       | 30                             | pF   |



#### **DEFINITIONS:**

CL = Load capacitance: includes jig and probe capacitance.

RT = Termination resistance: should be equal to ZouT of the Pulse Generator.

#### NOTES:

- 1. Pulse Generator for All Pulses: Rate  $\leq$  1.0MHz; tr  $\leq$  2.5ns; tr  $\leq$  2.5ns.
- 2. Pulse Generator for All Pulses: Rate  $\leq$  1.0MHz; tF  $\leq$  2ns; tR  $\leq$  2ns.

## **SWITCH POSITION**

| Test                                    | Switch |
|-----------------------------------------|--------|
| Open Drain<br>Disable Low<br>Enable Low | VLOAD  |
| Disable High<br>Enable High             | GND    |
| All Other Tests                         | Open   |



tsk(x) = |tplh2 - tplh1| or |tphl2 - tphl1|ALVC Link

Output Skew - tsk(x)

### NOTES:

- 1. For tsk(o) OUTPUT1 and OUTPUT2 are any two outputs.
- 2. For tsk(b) OUTPUT1 and OUTPUT2 are in the same bank.



Propagation Delay



### **Enable and Disable Times**

#### NOTE:

1. Diagram shown for input Control Enable-LOW and input Control Disable-HIGH.



Set-up, Hold, and Release Times



## PARAMETER MEASUREMENT INFORMATION Vcc = 2.7V AND 3.3V ± 0.3V



| TEST                               | S1   |
|------------------------------------|------|
| <sup>t</sup> pd                    | Open |
| <sup>t</sup> PLZ <sup>/t</sup> PZL | 6V   |
| <sup>t</sup> PHZ <sup>/t</sup> PZH | GND  |

Load Circuit

| YERR                          | S1 |
|-------------------------------|----|
| <sup>t</sup> PHL (see Note 8) | 6V |
| <sup>t</sup> PLH (see Note 9) | 6V |



Voltage Waveforms Setup and Hold Times



Voltage Waveforms Pulse Duration



Voltage Waveforms Propagation Delay Times



Voltage Waveforms Enable and DisableTimes

- 1. CL includes probe and jig capacitance.
- 2. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- 3. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Zo =  $50\Omega$ , tr  $\leq$  2 ns, tf  $\leq$  2 ns.
- 4. The outputs are measured one at a time with one transition per measurement.
- 5. tplz and tpHz are the same as tdis.
- 6. tpzL and tpzH are the same as ten.
- 7. tplh and tphl are the same as tpd.
- 8. tphL is measured at 1.5V.
- 9. tplh is measured at Vol +0.3V.

### 3.3V CMOS 12-BIT UNIVERSAL BUS DRIVER WITH PARITY CHECKER

# LOAD CIRCUIT AND VOLTAGE WAVEFORMS $Vcc = 2.7V \text{ AND } 3.3V \pm 0.3V$



### PARI/O Load Circuit



### NOTE:

1. CL includes probe and jig capacitance.

## PARAMETER MEASUREMENT INFORMATION Vcc = 2.5V ± 0.2V



Load Circuit

| TEST                               | S1                  |
|------------------------------------|---------------------|
| t <sub>pd</sub>                    | Open                |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | 2 x V <sub>CC</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND                 |

| YERR                          | S1                |
|-------------------------------|-------------------|
| <sup>t</sup> PHL (see Note 8) |                   |
| <sup>t</sup> PLH (see Note 9) | $2 \times V_{CC}$ |



Voltage Waveforms Setup and Hold Times



Voltage Waveforms Pulse Duration



Voltage Waveforms Propagation Delay Times



Voltage Waveforms Enable and DisableTimes

- 1.  $C_L$  includes probe and jig capacitance.
- 2. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- 3. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Zo = 50 $\Omega$ , tr  $\leq$  2 ns, tf  $\leq$  2 ns.
- 4. The outputs are measured one at a time with one transition per measurement.
- 5. tplz and tpHz are the same as tdis.
- 6. tpzL and tpzH are the same as ten.
- 7. tplh and tphl are the same as tpd.
- 8. tphL is measured at Vcc /2.
- 9. tplh is measured at Vol + 0.15V.

### 3.3V CMOS 12-BIT UNIVERSAL BUS DRIVER WITH PARITY CHECKER

## PARAMETER MEASUREMENT INFORMATION Vcc = 2.5V ± 0.2V



Load Circuit



Voltage Waveforms Propagation Delay Times

#### NOTES:

- 1. CL includes probe and jig capacitance.
- 2. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Zo = 50 $\Omega$ , tr  $\leq$  2 ns, tf  $\leq$ 2ns.
- 3. tplh and tphl are the same as tpd.



Load Circuit



Voltage Waveforms Propagation Delay Times

- 1. CL includes probe and jig capacitance.
- 2. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Zo =  $50\Omega$ , tr  $\leq$  2 ns, tf  $\leq$ 2ns.

### ORDERING INFORMATION





CORPORATE HEADQUARTERS
6024 Silver Creek Valley Road

6024 Silver Creek Valley Road San Jose, CA 95138 for SALES:

800-345-7015 or 408-284-8200 fax: 408-284-2775 www.idt.com

for Tech Support: logichelp@idt.com