# 74F399 Quad 2-Port Register

# FAIRCHILD

SEMICONDUCTOR

# 74F399 Quad 2-Port Register

### **General Description**

The 74F399 is the logical equivalent of a quad 2-input multiplexer feeding into four edge-triggered flip-flops. A common Select input determines which of the two 4-bit words is accepted. The selected data enters the flip-flops on the rising edge of the clock.

### Features

- Select inputs from two data sources
- Fully positive edge-triggered operation

# Ordering Code:

| Order Number                                                                                        | Package Number | Package Description                                                          |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------|----------------|------------------------------------------------------------------------------|--|--|--|--|--|
| 74F399SC                                                                                            | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |  |  |  |  |  |
| 74F399SJ                                                                                            | M16D           | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide                |  |  |  |  |  |
| 74F399PC                                                                                            | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide       |  |  |  |  |  |
| Device also available in Tane and Real. Specify by appending suffix latter "X" to the ordering code |                |                                                                              |  |  |  |  |  |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

# Logic Symbols



# **Connection Diagram**



# **Unit Loading/Fan Out**

| Pin Names                        |                                        | U.L.     | Input I <sub>IH</sub> /I <sub>IL</sub>  |  |
|----------------------------------|----------------------------------------|----------|-----------------------------------------|--|
|                                  | Description                            | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> |  |
| S                                | Common Select Input                    | 1.0/1.0  | 20 µA/–0.6 mA                           |  |
| СР                               | Clock Pulse Input (Active Rising Edge) | 1.0/1.0  | 20 µA/–0.6 mA                           |  |
| I <sub>0a</sub> –I <sub>0d</sub> | Data Inputs from Source 0              | 1.0/1.0  | 20 µA/–0.6 mA                           |  |
| I <sub>1a</sub> –I <sub>1d</sub> | Data Inputs from Source 1              | 1.0/1.0  | 20 µA/–0.6 mA                           |  |
| Q <sub>a</sub> –Q <sub>d</sub>   | Register True Outputs                  | 50/33.3  | –1 mA/20 mA                             |  |

© 2004 Fairchild Semiconductor Corporation DS009533

### **Functional Description**

The 74F399 is a high-speed quad 2-port registers. They select four bits of data from either of two sources (Ports) under control of a common Select input (S). The selected data is transferred to a 4-bit output register synchronous with the LOW-to-HIGH transition of the Clock input (CP). The 4-bit D-type output register is fully edge-triggered. The Data inputs ( $I_{0x}$ ,  $I_{1x}$ ) and Select input (S) must be stable only a setup time prior to and hold time after the LOW-to-HIGH transition of the Clock input for predictable operation.

### **Function Table**

|   | Inputs         |                |   |
|---|----------------|----------------|---|
| S | I <sub>0</sub> | l <sub>1</sub> | Q |
| I | Ι              | Х              | L |
| I | h              | х              | н |
| h | х              | I              | L |
| h | х              | h              | н |

H = HIGH Voltage Level

h = HIGH Voltage Level h = HIGH Voltage Level one setup time prior to the LOW-to-HIGH clock transition

I = LOW Voltage Level one setup time prior to the LOW-to-HIGH clock transition

X = Immaterial

### Logic Diagram



\*F398 Only

Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

2

### Absolute Maximum Ratings(Note 1)

|                                             | •                                    |
|---------------------------------------------|--------------------------------------|
| Storage Temperature                         | -65°C to +150°C                      |
| Ambient Temperature under Bias              | -55°C to +125°C                      |
| Junction Temperature under Bias             | -55°C to +150°C                      |
| V <sub>CC</sub> Pin Potential to Ground Pin | -0.5V to +7.0V                       |
| Input Voltage (Note 2)                      | -0.5V to +7.0V                       |
| Input Current (Note 2)                      | -30 mA to +5.0 mA                    |
| Voltage Applied to Output                   |                                      |
| in HIGH State (with $V_{CC} = 0V$ )         |                                      |
| Standard Output                             | –0.5V to V <sub>CC</sub>             |
| 3-STATE Output                              | -0.5V to +5.5V                       |
| Current Applied to Output                   |                                      |
| in LOW State (Max)                          | twice the rated I <sub>OL</sub> (mA) |
| ESD Last Passing Voltage                    |                                      |
| (Min)—74F399                                | 4000V                                |
|                                             |                                      |

### **Recommended Operating** Conditions

Free Air Ambient Temperature Supply Voltage

74F399  $0^{\circ}C$  to  $+70^{\circ}C$ 

+4.5V to +5.5V

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

# **DC Electrical Characteristics**

| Symbol Parameter |                                                          | Min        | Тур | Max  | Units | V <sub>cc</sub> | Conditions                                           |  |
|------------------|----------------------------------------------------------|------------|-----|------|-------|-----------------|------------------------------------------------------|--|
| VIH              | Input HIGH Voltage                                       | 2.0        |     |      | V     |                 | Recognized as a HIGH Signa                           |  |
| V <sub>IL</sub>  | Input LOW Voltage                                        |            |     | 0.8  | V     |                 | Recognized as a LOW Signal                           |  |
| V <sub>CD</sub>  | Input Clamp Diode Voltage                                |            |     | -1.2 | V     | Min             | I <sub>IN</sub> = -18 mA                             |  |
| V <sub>OH</sub>  | Output HIGH10% V <sub>CC</sub> Voltage5% V <sub>CC</sub> | 2.5<br>2.7 |     |      | V     | Min             | $I_{OH} = -1 \text{ mA}$<br>$I_{OH} = -1 \text{ mA}$ |  |
| V <sub>OL</sub>  | Output LOW 10% V <sub>CC</sub><br>Voltage                |            |     | 0.5  | V     | Min             | I <sub>OL</sub> = 20 mA                              |  |
| I <sub>IH</sub>  | Input HIGH Current                                       |            |     | 5.0  | μΑ    | Max             | V <sub>IN</sub> = 2.7V                               |  |
| I <sub>BVI</sub> | Input HIGH Current<br>Breakdown Test                     |            |     | 7.0  | μΑ    | Max             | V <sub>IN</sub> = 7.0V                               |  |
| I <sub>CEX</sub> | Output HIGH<br>Leakage Current                           |            |     | 50   | μA    | Max             | V <sub>OUT</sub> = V <sub>CC</sub>                   |  |
| V <sub>ID</sub>  | Input Leakage<br>Test                                    | 4.75       |     |      | V     | 0.0             | I <sub>ID</sub> = 1.9 μA<br>All Other Pins Grounded  |  |
| I <sub>OD</sub>  | Output Leakage<br>Circuit Current                        |            |     | 3.75 | μΑ    | 0.0             | V <sub>IOD</sub> = 150 mV<br>All Other Pins Grounded |  |
| IL               | Input LOW Current                                        |            |     | -0.6 | mA    | Max             | $V_{IN} = 0.5V$                                      |  |
| I <sub>OS</sub>  | Output Short-Circuit Current                             | -60        |     | -150 | mA    | Max             | $V_{OUT} = 0V$                                       |  |
| I <sub>CCH</sub> | Power Supply Current                                     |            | 22  | 34   | mA    | Max             | V <sub>O</sub> = HIGH                                |  |
| ICCL             | Power Supply Current                                     |            | 22  | 34   | mA    | Max             | $V_{O} = LOW$                                        |  |

74F399

# **AC Electrical Characteristics**

| Symbol           |                       |                                           | $\textbf{T_A}=+\textbf{25^{\circ}C}$ |     | $\textbf{T}_{\textbf{A}}=\textbf{0}^{\circ}\textbf{C}$ to +70°C |      |       |
|------------------|-----------------------|-------------------------------------------|--------------------------------------|-----|-----------------------------------------------------------------|------|-------|
|                  | Parameter             | $V_{CC} = +5.0V$<br>$C_L = 50 \text{ pF}$ |                                      |     | V <sub>CC</sub> = +5.0V<br>C <sub>L</sub> = 50 pF               |      | Units |
|                  | Parameter             |                                           |                                      |     |                                                                 |      |       |
|                  |                       | Min                                       | Тур                                  | Max | Min                                                             | Max  |       |
| f <sub>MAX</sub> | Input Clock Frequency | 100                                       | 140                                  |     | 100                                                             |      | MHz   |
| t <sub>PLH</sub> | Propagation Delay     | 3.0                                       | 5.7                                  | 7.5 | 3.0                                                             | 8.5  | 20    |
| t <sub>PHL</sub> | CP to Q or Q          | 3.0                                       | 6.8                                  | 9.0 | 3.0                                                             | 10.0 | ns    |

# **AC Operating Requirements**

| Symbol             | Parameter               | $T_A = +25^{\circ}C$<br>$V_{CC} = +5.0V$ |     | T <sub>A</sub> = 0°C to +70°C<br>V <sub>CC</sub> = +5.0V |     | Units |  |
|--------------------|-------------------------|------------------------------------------|-----|----------------------------------------------------------|-----|-------|--|
|                    |                         | Min                                      | Max | Min                                                      | Max |       |  |
| t <sub>S</sub> (H) | Setup Time, HIGH or LOW | 3.0                                      |     | 3.0                                                      |     |       |  |
| t <sub>S</sub> (L) | I <sub>n</sub> to CP    | 3.0                                      |     | 3.0                                                      |     | ns    |  |
| t <sub>H</sub> (H) | Hold Time, HIGH or LOW  | 1.0                                      |     | 1.0                                                      |     | ns    |  |
| t <sub>H</sub> (L) | I <sub>n</sub> to CP    | 1.0                                      |     | 1.0                                                      |     |       |  |
| t <sub>S</sub> (H) | Setup Time, HIGH or LOW | 7.5                                      |     | 8.5                                                      |     | ns    |  |
| t <sub>S</sub> (L) | S to CP                 | 7.5                                      |     | 8.5                                                      |     | 115   |  |
| t <sub>H</sub> (H) | Hold Time, HIGH or LOW  | 0                                        |     | 0                                                        |     | ns    |  |
| t <sub>H</sub> (L) | S to CP                 | 0                                        |     | 0                                                        |     |       |  |
| t <sub>W</sub> (H) | CP Pulse Width          | 4.0                                      |     | 4.0                                                      |     | ns    |  |
| t <sub>W</sub> (L) | HIGH or LOW             | 5.0                                      |     | 5.0                                                      |     | ns    |  |



www.fairchildsemi.com

5



