September 1997

Revised November 2000



FAIRCHILD

SEMICONDUCTOR

# **General Description**

The Fairchild Switch FST16233 is a 16-bit to 32-bit highspeed CMOS TTL-compatible multiplexer/demultiplexer bus switch. The low on resistance of the switch allows inputs to be connected to outputs without adding propagation delay or generating additional ground bounce noise.

The device can be used in applications where two buses need to be addressed simultaneously. The FST16233 can be used as two 8-bit to 16-bit multiplexers or as one 16-bit to 32-bit multiplexer.

Two select (S<sub>1</sub>, S<sub>0</sub>) and two test (TEST<sub>0</sub>, TEST<sub>1</sub>) inputs provide switch enable and multiplexer select control.

The FST16233 is designed to prevent through-current when switching buses.

#### **Features**

- **4**Ω switch connection between two ports.
- Minimal propagation delay through the switch.
- Low I<sub>CC</sub>.
- Zero bounce in flow-through mode.
- Control inputs compatible with TTL level.

# **Ordering Code:**

| Order Number                                                                                              | Package Number | Package Description                                                   |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------|--|--|--|--|--|
| FST16233MEA                                                                                               | MS56A          | 56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300 Wide |  |  |  |  |  |
| FST16233MTD MTD56 56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide             |                |                                                                       |  |  |  |  |  |
| Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. |                |                                                                       |  |  |  |  |  |

## Logic Diagram



# FST16233

# **Connection Diagram**

| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$  |                     |    |          |    |                      |
|--------------------------------------------------------|---------------------|----|----------|----|----------------------|
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$  |                     |    | $\nabla$ |    |                      |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$   | 1A —                | 1  | -        | 56 | — 1 B <sub>1</sub>   |
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$  | 2B <sub>1</sub> —   | 2  |          | 55 | — 1 B <sub>2</sub>   |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$  | 2B <sub>2</sub> —   | 3  |          | 54 | — 2A                 |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$   | 3A —                | 4  |          | 53 | — 3B <sub>1</sub>    |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$  | 4B1 —               | 5  |          | 52 | — 3B <sub>2</sub>    |
|                                                        | 4B <sub>2</sub> —   | 6  |          | 51 | <b>—</b> 4 A         |
|                                                        | 5a —                | 7  |          | 50 | — 5B <sub>1</sub>    |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$  | 6B1 —               | 8  |          | 49 | — 58 <sub>2</sub>    |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$  | 6В <sub>2</sub> —   | 9  |          | 48 | — 6 A                |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$  | 7A —                | 10 |          | 47 | — 7В <sub>1</sub>    |
|                                                        | 8B1 —               | 11 |          | 46 | — 7B <sub>2</sub>    |
|                                                        | 8B <sub>2</sub> —   | 12 |          | 45 | <b>—</b> 8A          |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$   | GND —               | 13 |          | 44 | — GND                |
|                                                        | v <sub>cc</sub> –   | 14 |          | 43 | — v <sub>cc</sub>    |
|                                                        | 9A —                | 15 |          | 42 | — 9B <sub>1</sub>    |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 10В <sub>1</sub> —  | 16 |          | 41 | — 9B <sub>2</sub>    |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 108 <sub>2</sub> —  | 17 |          | 40 | - 10A                |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 1 1 A 🗕             | 18 |          | 39 | — 1 1 B <sub>1</sub> |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 12B <sub>1</sub> —  | 19 |          | 38 | — 1 1 B <sub>2</sub> |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 128 <sub>2</sub> —  | 20 |          | 37 | — 12A                |
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$  | 13A —               | 21 |          | 36 | — 1 3 B <sub>1</sub> |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$   | 14B <sub>1</sub> —  | 22 |          | 35 | — 1 3 B <sub>2</sub> |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$   | 14B <sub>2</sub> —  | 23 |          | 34 | — 1 <b>4</b> A       |
| $16B_2 - 26$ 31 - 16A<br>TEST_0 - 27 30 - S_0          | 15A —               | 24 |          | 33 | — 15B <sub>1</sub>   |
| TEST <sub>0</sub> — 27 30 — S <sub>0</sub>             | 16B <sub>1</sub> —  | 25 |          | 32 | — 15B <sub>2</sub>   |
| о<br>0                                                 | 16B <sub>2</sub> —  | 26 |          | 31 | - 16A                |
| TEST <sub>1</sub> - 28 29 - S <sub>1</sub>             | test <sub>o</sub> — | 27 |          | 30 | — s <sub>o</sub>     |
|                                                        | test <sub>1</sub> - | 28 |          | 29 | — s <sub>1</sub>     |

#### **Pin Descriptions**

| Pin Name                              | Description   |
|---------------------------------------|---------------|
| S <sub>0</sub> , S <sub>1</sub>       | Select Inputs |
| TEST <sub>0</sub> , TEST <sub>1</sub> | Test Inputs   |
| А                                     | Bus A         |
| B <sub>1</sub> , B <sub>2</sub>       | Bus B         |

#### Truth Table

| In | puts | Function                |  |  |  |
|----|------|-------------------------|--|--|--|
| S  | TEST |                         |  |  |  |
| L  | L    | $A = B_1$               |  |  |  |
| н  | L    | $A = B_2$               |  |  |  |
| Х  | Н    | $A = B_1$ and $A = B_2$ |  |  |  |

#### Absolute Maximum Ratings(Note 1)

| Supply Voltage (V <sub>CC</sub> )                                    | -0.5V to +7.0V   |
|----------------------------------------------------------------------|------------------|
| DC Switch Voltage (V <sub>S</sub> )                                  | -0.5V to +7.0V   |
| DC Input Voltage (VIN) (Note 2)                                      | -0.5V to +7.0V   |
| DC Input Diode Current (I <sub>IK</sub> ) V <sub>IN</sub> < 0V       | –50mA            |
| DC Output (I <sub>OUT</sub> ) Sink Current                           | 128mA            |
| DC V <sub>CC</sub> /GND Current (I <sub>CC</sub> /I <sub>GND</sub> ) | +/- 100mA        |
| Storage Temperature Range (T <sub>STG</sub> )                        | –65°C to +150 °C |
|                                                                      |                  |

# Recommended Operating Conditions (Note 3)

| Power Supply Operating ( $V_{CC}$ )              | 4.0V to 5.5V     |
|--------------------------------------------------|------------------|
| Input Voltage (V <sub>IN</sub> )                 | 0V to 5.5V       |
| Output Voltage (V <sub>OUT</sub> )               | 0V to 5.5V       |
| Input Rise and Fall Time $(t_r, t_f)$            |                  |
| Switch Control Input                             | 0nS/V to 5nS/V   |
| Switch I/O                                       | 0nS/V to DC      |
| Free Air Operating Temperature (T <sub>A</sub> ) | -40 °C to +85 °C |

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum rating. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

Note 2: The input and output negative voltage ratings may be exceeded if the input and output diode current ratings are observed.

Note 3: Unused control inputs must be held HIGH or LOW. They may not float.

#### **DC Electrical Characteristics**

|                  |                                                           | Vcc     | $T_A = -40 \ ^\circ C$ to $+85 \ ^\circ C$ |                 |      |       |                                         |  |
|------------------|-----------------------------------------------------------|---------|--------------------------------------------|-----------------|------|-------|-----------------------------------------|--|
| Symbol           | Parameter                                                 | (V)     | Min                                        | Typ<br>(Note 4) | Мах  | Units | Conditions                              |  |
| V <sub>IK</sub>  | Clamp Diode Voltage                                       | 4.5     |                                            |                 | -1.2 | V     | $I_{IN} = -18 \text{mA}$                |  |
| V <sub>IH</sub>  | HIGH Level Input Voltage                                  | 4.0-5.5 | 2.0                                        |                 |      | V     |                                         |  |
| V <sub>IL</sub>  | LOW Level Input Voltage                                   | 4.0-5.5 |                                            |                 | 0.8  | V     |                                         |  |
| I <sub>I</sub>   | Input Leakage Current                                     | 5.5     |                                            |                 | ±1.0 | μΑ    | 0≤ V <sub>IN</sub> ≤5.5V                |  |
|                  |                                                           | 0       |                                            |                 | 10   | μΑ    | $V_{IN} = 5.5V$                         |  |
| I <sub>OFF</sub> | OFF-STATE Leakage Current                                 | 5.5     |                                            |                 | ±1.0 | μΑ    | $0 \leq A, B \leq V_{CC}$               |  |
| R <sub>ON</sub>  | Switch On Resistance                                      | 4.5     |                                            | 4               | 7    | Ω     | $V_{IN} = 0V, I_{IN} = 64mA$            |  |
|                  | (Note 5)                                                  | 4.5     |                                            | 4               | 7    | Ω     | $V_{IN} = 0V, I_{IN} = 30mA$            |  |
|                  |                                                           | 4.5     |                                            | 8               | 12   | Ω     | $V_{IN} = 2.4V, I_{IN} = 15mA$          |  |
|                  |                                                           | 4.0     |                                            | 11              | 20   | Ω     | $V_{IN} = 2.4V, I_{IN} = 15mA$          |  |
| I <sub>CC</sub>  | Quiescent Supply Current                                  | 5.5     |                                            |                 | 3    | μΑ    | $V_{IN} = V_{CC}$ or GND, $I_{OUT} = 0$ |  |
| $\Delta I_{CC}$  | Increase in I <sub>CC</sub> per Input                     | 5.5     |                                            |                 | 2.5  | mA    | One input at 3.4V                       |  |
|                  | ical values are at $V_{\rm ex} = 5.0V$ and $T_{\rm ex} =$ |         |                                            |                 |      |       | Other inputs at $V_{CC}$ or GND         |  |

Note 4: Typical values are at  $V_{CC}=5.0V$  and  $T_A=+25^\circ C$ 

Note 5: Measured by the voltage drop between A and B pins at the indicated current through the switch. On resistance is determined by the lower of the voltages on the two (A or B) pins.

FST16233

#### **AC Electrical Characteristics**

| Symbol                              | Parameter                              |                      | $T_A = -40 \text{ °C to } +85 \text{ °C},$<br>$C_1 = 50pF, RU = RD = 500\Omega$ |     |                 |    |                                                          | Figure          |
|-------------------------------------|----------------------------------------|----------------------|---------------------------------------------------------------------------------|-----|-----------------|----|----------------------------------------------------------|-----------------|
|                                     |                                        | V <sub>CC</sub> = 4. | $V_{CC} = 4.5 - 5.5V$                                                           |     | $V_{CC} = 4.0V$ |    | Conditions                                               | No.             |
|                                     |                                        | Min                  | Max                                                                             | Min | Max             |    |                                                          |                 |
| t <sub>PHL</sub> , t <sub>PLH</sub> | A or B, to B or A (Note 6)             |                      | 0.25                                                                            |     | 0.25            | ns | V <sub>I</sub> =OPEN                                     | Figures<br>1, 2 |
| t <sub>PHL</sub> ,t <sub>PLH</sub>  | S to A                                 | 1.5                  | 6.1                                                                             |     | 6.8             | ns | V <sub>I</sub> = OPEN                                    | Figures<br>1, 2 |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Output Enable Time,<br>S or TEST to B  | 1.0                  | 6.5                                                                             |     | 7.2             | ns | $V_I = 7V$ for $t_{PZL}$ ,<br>$V_I = OPEN$ for $t_{PZH}$ | Figures<br>1, 2 |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Output Disable Time,<br>S or TEST to B | 1.5                  | 7.8                                                                             |     | 8.5             | ns | $V_I = 7V$ for $t_{PLZ}$ ,<br>$V_I = OPEN$ for $t_{PHZ}$ | Figures<br>1, 2 |

Note 6: This parameter is guaranteed by design but is not tested. The bus switch contributes no propagation delay other than the RC delay of the typical On resistance of the switch and the 50pF load capacitance, when driven by an ideal voltage source (zero output impedance).

#### Capacitance (Note 7)

| Symbol           | Parameter                     | Тур | Max | Units | Conditions                   |
|------------------|-------------------------------|-----|-----|-------|------------------------------|
| C <sub>IN</sub>  | Control pin Input Capacitance | 4   |     | pF    | $V_{CC} = 5.0V$              |
| C <sub>I/O</sub> | Input/Output Capacitance      | 6   |     | pF    | $V_{CC} = 5.0V$ , Switch OFF |

Note 7:  $T_A = +25^{\circ}C$ , f = 1 MHz, Capacitance is characterized but not tested.

## AC Loading and Waveforms





www.fairchildsemi.com

5

