## FAIRCHILD

SEMICONDUCTOR

# 74F251A 8-Input Multiplexer with 3-STATE Outputs

#### **General Description**

The 74F251A is a high-speed 8-input digital multiplexer. It provides, in one package, the ability to select one bit of data from up to eight sources. It can be used as a universal function generator to generate any logic function of four variables. Both assertion and negation outputs are provided.

# Features

- Multifunctional capability
- On-chip select logic decoding
- Inverting and non-inverting 3-STATE outputs

April 1988

Revised September 2000

#### **Ordering Code:**

| Order Number           | Package Number            | Package Description                                                         |
|------------------------|---------------------------|-----------------------------------------------------------------------------|
| 74F251ASC              | M16A                      | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |
| 74F251ASJ              | M16D                      | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| 74F251APC              | N16E                      | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |
| Devices also available | in Tape and Reel. Specify | by appending the suffix letter "X" to the ordering code.                    |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code

#### **Logic Symbols**



## **Connection Diagram**



© 2000 Fairchild Semiconductor Corporation DS009504

www.fairchildsemi.com

74F251A

#### **Unit Loading/Fan Out**

| Pin Names                      | Description                              | U.L.<br>HIGH/LOW | Input I <sub>IH</sub> /I <sub>IL</sub><br>Output I <sub>OH</sub> /I <sub>OL</sub> |  |
|--------------------------------|------------------------------------------|------------------|-----------------------------------------------------------------------------------|--|
| S <sub>0</sub> –S <sub>2</sub> | Select Inputs                            | 1.0/1.0          | 20 μA/–0.6 mA                                                                     |  |
| $S_0 - S_2$<br>OE              | 3-STATE Output Enable Input (Active LOW) | 1.0/1.0          | 20 μA/–0.6 mA                                                                     |  |
| I <sub>0</sub> —I <sub>7</sub> | Multiplexer Inputs                       | 1.0/1.0          | 20 μA/–0.6 mA                                                                     |  |
| Z                              | 3-STATE Multiplexer Output               | 150/40 (33.3)    | -3 mA/24 mA (20 mA)                                                               |  |
| Z                              | Complementary 3-STATE Multiplexer Output | 150/40 (33.3)    | -3 mA/24 mA (20 mA)                                                               |  |

#### **Functional Description**

#### **Truth Table**

This device is a logical implementation of a single-pole, 8position switch with the switch position controlled by the state of three Select inputs,  $\mathsf{S}_0,\,\mathsf{S}_1,\,\mathsf{S}_2.$  Both assertion and negation outputs are provided. The Output Enable input  $(\overrightarrow{OE})$  is active LOW. When it is activated, the logic function provided at the output is:

 $Z = \overline{OE} \bullet (I_0 \bullet \overline{S}_0 \bullet \overline{S}_1 \bullet \overline{S}_2 + I_1 \bullet S_0 \bullet \overline{S}_1 \bullet \overline{S}_2 +$  $\mathsf{I}_2 \bullet \overline{\mathsf{S}}_0 \bullet \mathsf{S}_1 \bullet \overline{\mathsf{S}}_2 + \mathsf{I}_3 \bullet \mathsf{S}_0 \bullet \mathsf{S}_1 \bullet \overline{\mathsf{S}}_2 + \\$  $I_4 \bullet \overline{S}_0 \bullet \overline{S}_1 \bullet S_2 + I_5 \bullet S_0 \bullet \overline{S}_1 \bullet S_2 +$  $I_6 \bullet \overline{S}_0 \bullet S_1 \bullet S_2 + I_7 \bullet S_0 \bullet S_1 \bullet S_2)$ 

When the Output Enable is HIGH, both outputs are in the high impedance (High Z) state. This feature allows multiplexer expansion by tying the outputs of up to 128 devices together. When the outputs of the 3-STATE devices are tied together, all but one device must be in the high impedance state to avoid high currents that would exceed the maximum ratings. The Output Enable signals should be designed to ensure there is no overlap in the active LOW portion of the enable voltages.

|    | Inp            | Out            | puts           |                  |                |
|----|----------------|----------------|----------------|------------------|----------------|
| OE | S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | z                | z              |
| Н  | Х              | Х              | Х              | Z                | Z              |
| L  | L              | L              | L              | Īo               | I <sub>0</sub> |
| L  | L              | L              | н              | Ī <sub>1</sub>   | I <sub>1</sub> |
| L  | L              | н              | L              | $\overline{I}_2$ | $I_2$          |
|    |                |                |                | _                |                |
| L  | L              | Н              | Н              | I <sub>3</sub>   | I <sub>3</sub> |
| L  | Н              | L              | L              | Ī <sub>4</sub>   | $I_4$          |
| L  | Н              | L              | н              | $\overline{I}_5$ | $I_5$          |
| L  | н              | н              | L              | Ī <sub>6</sub>   | I <sub>6</sub> |
| L  | н              | н              | н              | Ī7               | I <sub>7</sub> |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial Z = High Impedance



www.fairchildsemi.com

2

#### Absolute Maximum Ratings(Note 1)

Storage Temperature Ambient Temperature under Bias Junction Temperature under Bias  $V_{CC}$  Pin Potential to Ground Pin Input Voltage (Note 2) Input Current (Note 2) Voltage Applied to Output in HIGH State (with  $V_{CC} = 0V$ ) Standard Output 3-STATE Output Current Applied to Output in LOW State (Max)

-65°C to +150°C -55°C to +125°C -55°C to +150°C -0.5V to +7.0V -0.5V to +7.0V -30 mA to +5.0 mA

-0.5V to V<sub>CC</sub>

-0.5V to +5.5V

twice the rated  $I_{OL}$  (mA)

# Recommended Operating Conditions

Free Air Ambient Temperature Supply Voltage

74F251A

 $0^{\circ}C$  to  $+70^{\circ}C$ 

+4.5V to +5.5V

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

| Symbol           | Parameter                  |                     | Min  | Тур | Max  | Units | V <sub>cc</sub> | Conditions                 |  |
|------------------|----------------------------|---------------------|------|-----|------|-------|-----------------|----------------------------|--|
| V <sub>IH</sub>  | Input HIGH Voltage         |                     | 2.0  |     |      | V     |                 | Recognized as a HIGH Signa |  |
| VIL              | Input LOW Voltage          |                     |      |     | 0.8  | V     |                 | Recognized as a LOW Signal |  |
| V <sub>CD</sub>  | Input Clamp Diode Voltage  | •                   |      |     | -1.2 | V     | Min             | I <sub>IN</sub> = -18 mA   |  |
| V <sub>OH</sub>  | Output HIGH                | 10% V <sub>CC</sub> | 2.5  |     |      |       |                 | I <sub>OH</sub> = -1 mA    |  |
|                  | Voltage                    | 10% V <sub>CC</sub> | 2.4  |     |      | v     | Min             | $I_{OH} = -3 \text{ mA}$   |  |
|                  |                            | 5% V <sub>CC</sub>  | 2.7  |     |      | v     | IVIIII          | $I_{OH} = -1 \text{ mA}$   |  |
|                  |                            | 5% V <sub>CC</sub>  | 2.7  |     |      |       |                 | I <sub>OH</sub> = -3 mA    |  |
| V <sub>OL</sub>  | Output LOW Voltage         | 10% V <sub>CC</sub> |      |     | 0.5  | V     | Min             | I <sub>OL</sub> = 24 mA    |  |
| I <sub>IH</sub>  | Input HIGH                 |                     |      |     | 5.0  |       |                 | V 0.7V                     |  |
|                  | Current                    |                     |      |     | 5.0  | μA    | Max             | V <sub>IN</sub> = 2.7V     |  |
| I <sub>BVI</sub> | Input HIGH Current         |                     |      |     | 7.0  |       |                 | 11 7 011                   |  |
|                  | Breakdown Test             |                     |      |     | 7.0  | μA    | Max             | V <sub>IN</sub> = 7.0V     |  |
| ICEX             | Output HIGH                |                     |      |     | 50   | A     | Ман             | N N                        |  |
|                  | Leakage Current            |                     |      |     | 50   | μA    | Max             | $V_{OUT} = V_{CC}$         |  |
| V <sub>ID</sub>  | Input Leakage              |                     | 4.75 |     |      | v     | 0.0             | I <sub>ID</sub> = 1.9 μA   |  |
|                  | Test                       |                     | 4.75 |     |      | v     | 0.0             | All Other Pins Grounded    |  |
| I <sub>OD</sub>  | Output Leakage             |                     |      |     | 3.75 | A     | 0.0             | V <sub>IOD</sub> = 150 mV  |  |
|                  | Circuit Current            |                     |      |     | 3.75 | μA    | 0.0             | All Other Pins Grounded    |  |
| Ι <sub>ΙL</sub>  | Input LOW Current          |                     |      |     | -0.6 | mA    | Max             | $V_{IN} = 0.5V$            |  |
| I <sub>OZH</sub> | Output Leakage Current     |                     |      |     | 50   | μA    | Max             | $V_{OUT} = 2.7V$           |  |
| I <sub>OZL</sub> | Output Leakage Current     |                     |      |     | -50  | μA    | Max             | $V_{OUT} = 0.5V$           |  |
| los              | Output Short-Circuit Curre | nt                  | -60  |     | -150 | mA    | Max             | $V_{OUT} = 0V$             |  |
| I <sub>ZZ</sub>  | Bus Drainage Test          |                     |      |     | 500  | μA    | 0.0V            | V <sub>OUT</sub> = 5.25V   |  |
| I <sub>CCL</sub> | Power Supply Current       |                     |      | 15  | 22   | mA    | Max             | $V_0 = LOW$                |  |
|                  | Power Supply Current       |                     |      | 16  | 24   | mA    | Max             | V <sub>O</sub> = HIGH Z    |  |

#### **DC Electrical Characteristics**

www.fairchildsemi.com

| ∢        |
|----------|
| <b>—</b> |
| S        |
| 2        |
| ш        |
| 4        |
| N        |
|          |

### AC Electrical Characteristics

| Symbol           | Parameter               | $T_{A} = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ |     |      | $T_{A} = -55^{\circ}C \text{ to } +125^{\circ}C$ $V_{CC} = 5.0V$ $C_{L} = 50 \text{ pF}$ |      | $T_A = 0^{\circ}C \text{ to } +70^{\circ}C$<br>$V_{CC} = 5.0V$<br>$C_L = 50 \text{ pF}$ |      | Units |
|------------------|-------------------------|-----------------------------------------------------------------|-----|------|------------------------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------|------|-------|
|                  |                         | Min                                                             | Тур | Max  | Min                                                                                      | Max  | Min                                                                                     | Max  |       |
| t <sub>PLH</sub> | Propagation Delay       | 3.5                                                             | 6.0 | 9.0  | 3.5                                                                                      | 11.5 | 3.5                                                                                     | 9.5  |       |
| t <sub>PHL</sub> | $S_n$ to $\overline{Z}$ | 3.2                                                             | 5.0 | 7.5  | 3.2                                                                                      | 8.0  | 3.2                                                                                     | 7.5  | ns    |
| t <sub>PLH</sub> | Propagation Delay       | 4.5                                                             | 7.5 | 10.5 | 3.5                                                                                      | 14.0 | 4.5                                                                                     | 12.5 | ns    |
| t <sub>PHL</sub> | S <sub>n</sub> to Z     | 4.0                                                             | 6.0 | 8.5  | 3.0                                                                                      | 10.5 | 4.0                                                                                     | 9.0  |       |
| t <sub>PLH</sub> | Propagation Delay       | 3.0                                                             | 5.0 | 6.5  | 2.5                                                                                      | 8.0  | 3.0                                                                                     | 7.0  | ns    |
| t <sub>PHL</sub> | $I_n$ to $\overline{Z}$ | 1.5                                                             | 2.5 | 4.0  | 1.5                                                                                      | 6.0  | 1.5                                                                                     | 5.0  |       |
| t <sub>PLH</sub> | Propagation Delay       | 3.5                                                             | 5.0 | 7.0  | 2.5                                                                                      | 9.0  | 2.5                                                                                     | 8.0  |       |
| t <sub>PHL</sub> | I <sub>n</sub> to Z     | 3.5                                                             | 5.5 | 7.0  | 3.5                                                                                      | 9.0  | 3.5                                                                                     | 7.5  | ns    |
| t <sub>PZH</sub> | Output Enable Time      | 2.5                                                             | 4.3 | 6.0  | 2.0                                                                                      | 7.0  | 2.5                                                                                     | 7.0  |       |
| t <sub>PZL</sub> | OE to Z                 | 2.5                                                             | 4.3 | 6.0  | 2.5                                                                                      | 7.5  | 2.5                                                                                     | 6.5  | ns    |
| t <sub>PHZ</sub> | Output Disable Time     | 2.5                                                             | 4.0 | 5.5  | 2.5                                                                                      | 6.0  | 2.5                                                                                     | 6.0  |       |
| t <sub>PLZ</sub> | OE to Z                 | 1.5                                                             | 3.0 | 4.5  | 1.5                                                                                      | 5.0  | 1.5                                                                                     | 4.5  |       |
| t <sub>PZH</sub> | Output Enable Time      | 3.5                                                             | 5.0 | 7.0  | 3.0                                                                                      | 8.5  | 3.0                                                                                     | 7.5  |       |
| t <sub>PZL</sub> | OE to Z                 | 3.5                                                             | 5.5 | 7.5  | 3.5                                                                                      | 9.0  | 3.5                                                                                     | 8.0  |       |
| t <sub>PHZ</sub> | Output Disable Time     | 2.0                                                             | 3.8 | 5.5  | 2.0                                                                                      | 5.5  | 2.0                                                                                     | 5.5  | ns    |
| t <sub>PLZ</sub> | OE to Z                 | 1.5                                                             | 3.0 | 4.5  | 1.5                                                                                      | 5.5  | 1.5                                                                                     | 4.5  |       |

www.fairchildsemi.com





www.fairchildsemi.com

6

