

Data Sheet October 17, 2007 FN6458.2

## Integrated Audio Amplifier Systems

The Intersil ISL54000, ISL54001, ISL54002 family of devices are integrated audio power amplifier systems that combine stereo BTL  $8\Omega$  amplifiers in a single package. The devices are designed to operate from a single +2.7V to +5V power supply. All devices are offered in a 20 Ld 4x4 thin QFN package. Targeted applications include handheld equipment such as cell-phones, MP3 players, and games/toys.

The ISL54000, ISL54001, ISL54002 parts contain two class AB bridge-tied (BTL) type power amplifiers for driving stereo  $8\Omega$  speakers. Each BTL is capable of delivering 800mW (typ) with 0.4% THD+N and 941mW (typ) with 1% THD+N of continuous average power into an  $8\Omega$  BTL speaker load when using a 5V supply.

The ISL54001 and ISL54002 feature a 2:1 stereo input multiplexer front-end. This allows selection between two stereo sources. In addition the ISL54002 has the capability of mixing the stereo inputs.

All devices in this family feature low power shutdown, thermal overload protection and click/pop suppression. The click and pop circuitry eliminates audible transients during audio source changes and transitioning in and out of shutdown.

#### **Features**

- Pb-Free (RoHS Compliant)
- Class AB 941mW Stereo BTL Speaker Amplifiiers

- · Low Power Shutdown
- · Thermal Shutdown Protection
- · "Click and Pop" Suppression Circuitry
- 2:1 Stereo Input Mux (ISL54001, ISL54002)
- Mixing of Two Stereo Inputs (ISL54002)
- TTL Logic-Compatible
- Available in 20 Ld 4x4 Thin QFN

#### **Applications**

- · Battery powered, Handheld, and Portable Equipment
  - Cellular/mobile Phones
  - PDA's, MP3 Players, DVD Players, Cameras
- Laptops, Notebooks, Palmtops
- Handheld Games and Toys
- · Desktop Computers

#### ISL54002 Typical Application Circuit and Block Diagram



### **Pinouts**



## Pin Descriptions

| PIN                   |             |             |                  |                                                                                                     |
|-----------------------|-------------|-------------|------------------|-----------------------------------------------------------------------------------------------------|
| ISL54000              | ISL54001    | ISL54002    | NAME             | FUNCTION                                                                                            |
| 3, 6, 8, 12           | 3, 6, 8, 12 | 3, 6, 8, 12 | $V_{DD}$         | System Power Supply                                                                                 |
| 4, 9, 20              | 4, 9, 20    | 4, 9, 20    | GND              | Ground Connection                                                                                   |
| 11                    | -           | -           | $IN_L$           | Left Channel Audio<br>Input 1                                                                       |
| -                     | 11          | 11          | IN <sub>1L</sub> | Left Channel Audio<br>Input 1                                                                       |
| -                     | 13          | 13          | IN <sub>2L</sub> | Left Channel Audio<br>Input 2                                                                       |
| 17                    | -           | -           | IN <sub>R</sub>  | Right Channel Audio<br>Input 1                                                                      |
| -                     | 17          | 17          | IN <sub>1R</sub> | Right Channel Audio<br>Input 1                                                                      |
| -                     | 19          | 19          | IN <sub>2R</sub> | Right Channel Audio<br>Input 2                                                                      |
| 2                     | 2           | 2           | OUTL+            | Positive Speaker<br>Output                                                                          |
| 5                     | 5           | 5           | OUTR+            | Positive Speaker<br>Output                                                                          |
| 1                     | 1           | 1           | OUTL-            | Negative Speaker<br>Output                                                                          |
| 7                     | 7           | 7           | OUTR-            | Negative Speaker<br>Output                                                                          |
| 14                    | 14          | 14          | SD               | Shutdown, High to disable amplifiers, Low for normal operation.                                     |
| -                     | 18          | 18          | INS              | Input Select                                                                                        |
| -                     | -           | 16          | MIX              | Mixer, High to mix<br>Right and Left Audio<br>Inputs, Low to pass<br>Audio Inputs without<br>mixing |
| 10                    | 10          | 10          | REF              | Common-mode Bias<br>Voltage, Bypass with<br>a 1µF capacitor to<br>GND                               |
| 13, 15,<br>16, 18, 19 | 15, 16      | 15          | NC               | No Connect                                                                                          |

## **Ordering Information**

| PART<br>NUMBER          | PART<br>MARKING | TEMP.<br>RANGE<br>(°C) | PACKAGE<br>(Pb-Free)<br>Tape & Reel | PKG.<br>DWG. # |
|-------------------------|-----------------|------------------------|-------------------------------------|----------------|
| ISL54000IRTZ*<br>(Note) | 540 00IRTZ      | -40 to +85             | 20 Ld 4x4 TQFN<br>(Pb-free)         | L20.4x4A       |
| ISL54001IRTZ*<br>(Note) | 540 01IRTZ      | -40 to +85             | 20 Ld 4x4 TQFN<br>(Pb-free)         | L20.4x4A       |
| ISL54002IRTZ*<br>(Note) | 540 02IRTZ      | -40 to +85             | 20 Ld 4x4 TQFN<br>(Pb-free)         | L20.4x4A       |

<sup>\*</sup>Add "-T" suffix for tape and reel. Please refer to TB347 for details on reel specifications.

NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate PLUS ANNEAL - e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

#### ISL54000 Truth Table

| SD | OUTR+           | OUTR-           | OUTL+    | OUTL-    |
|----|-----------------|-----------------|----------|----------|
| 1  | Disabled        | Disabled        | Disabled | Disabled |
| 0  | IN <sub>R</sub> | IN <sub>R</sub> | INL      | INL      |

#### ISL54001 Truth Table

| SD | INS | OUTR+            | OUTR-            | OUTL+            | OUTL-            |
|----|-----|------------------|------------------|------------------|------------------|
| 1  | Х   | Disabled         | Disabled         | Disabled         | Disabled         |
| 0  | 0   | IN <sub>1R</sub> | IN <sub>1R</sub> | IN <sub>1L</sub> | IN <sub>1L</sub> |
| 0  | 1   | IN <sub>2R</sub> | IN <sub>2R</sub> | IN <sub>2L</sub> | IN <sub>2L</sub> |

### ISL54002 Truth Table

| SD | MIX | INS | OUTR+                                  | OUTR-                                  | OUTL+                                  | OUTL-                                  |
|----|-----|-----|----------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|
| 1  | Χ   | Χ   | Disabled                               | Disabled                               | Disabled                               | Disabled                               |
| 0  | 0   | 0   | IN <sub>1R</sub>                       | IN <sub>1R</sub>                       | IN <sub>1L</sub>                       | IN <sub>1L</sub>                       |
| 0  | 0   | 1   | IN <sub>2R</sub>                       | IN <sub>2R</sub>                       | IN <sub>2L</sub>                       | IN <sub>2L</sub>                       |
| 0  | 1   | Х   | IN <sub>1R</sub> +<br>IN <sub>2R</sub> | IN <sub>1R</sub> +<br>IN <sub>2R</sub> | IN <sub>1L</sub> +<br>IN <sub>2L</sub> | IN <sub>1L</sub> +<br>IN <sub>2L</sub> |

#### **Absolute Maximum Ratings**

| VDD to GND0.3V to +6.5V                      |
|----------------------------------------------|
| Input Voltages                               |
| In_R, In_L, SD, INS, MIX0.3V to (VDD + 0.3V) |
| Output Voltages                              |
| OUT_+, OUT0.3V to (VDD + 0.3V)               |
| Continuous Current (VDD, OUT_, GND)750mA     |
| ESD Rating                                   |
| Human Body Model                             |
| Machine Model>200V                           |
| Charged Device Model>1kV                     |

#### **Thermal Information**

| Thermal Resistance (Typical, Notes 1, 2) | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|------------------------------------------|------------------------|------------------------|
| 20 Ld 4x4 TQFN Package                   | 45                     | 6.5                    |
| Maximum Junction Temperature             |                        | +150°C                 |
| Maximum Storage Temperature Range        | 65                     | 5°C to +150°C          |
| Pb-free reflow profile                   |                        | ee link below          |
| http://www.intersil.com/pbfree/Pb-FreeR  | eflow.asp              |                        |

#### **Operating Conditions**

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES

- θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. θ<sub>JC</sub>, the
  "case temp" is measured at the center of the exposed metal pad on the package underside. See Tech Brief TB379.
- 2. For  $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

## **Electrical Specifications - 5V Supply**

Test Conditions:  $V_{DD}$  = +5V, GND = 0V,  $V_{INH}$  = 2.4V,  $V_{INL}$  = 0.8V, SD = MIX = INS =  $V_{INL}$ ,  $C_{REF}$  = 1 $\mu$ F,  $R_L$  is terminated between OUT\_+ and OUT\_ -, Unless Otherwise Specified (Note 3).

| PARAMETER                                 | TEST CONDITIONS                                                     |                             | TEMP<br>(°C) | MIN<br>(Notes 4, 5) | TYP  | MAX<br>(Notes 4, 5) | UNITS            |
|-------------------------------------------|---------------------------------------------------------------------|-----------------------------|--------------|---------------------|------|---------------------|------------------|
| GENERAL                                   |                                                                     |                             |              |                     |      |                     |                  |
| Power Supply Range, V <sub>DD</sub>       |                                                                     |                             | Full         | 2.7                 | -    | 5.5                 | V                |
| Quiescent Supply Current, I <sub>DD</sub> | INS = MIX = V <sub>INL</sub> or V <sub>INH</sub> , R <sub>L</sub> = | None, Inputs AC             | 25           | -                   | 4.6  | 12                  | mA               |
|                                           | coupled to ground (0.1µF)                                           |                             | Full         | -                   | 5.5  | -                   | mA               |
| Shutdown Supply Current, I <sub>SD</sub>  | SD = V <sub>INH</sub> , INS = MIX = V <sub>INL</sub> or             | =                           | 25           | -                   | 28   | 50                  | μA               |
|                                           | (BTL), Inputs AC coupled to gro                                     | und (0.1µF)                 | Full         | -                   | 31   | -                   | μA               |
| Input Resistance, R <sub>IN</sub>         | INS = 0V or V <sub>DD</sub>                                         |                             | 25           | -                   | 100  | -                   | kΩ               |
| Thermal Shutdown, T <sub>SD</sub>         | INS = MIX = 0V or V <sub>DD</sub>                                   |                             | 25           | -                   | 150  | -                   | °C               |
| Thermal Shutdown Hysteresis               |                                                                     |                             |              | -                   | 10   | -                   | °C               |
| SD to Full Operation, T <sub>SD(ON)</sub> | INS = 0V or 5V, MIX = 0V or 5V                                      |                             | Full         | -                   | 1    | -                   | ms               |
| BTL AMPLIFIER DRIVER                      |                                                                     |                             |              |                     |      |                     |                  |
| Output Offset Voltage, VOS                | Measured OUT_+ and OUT, Input AC coupled to ground (0.1μF)          |                             | 25           | -                   | 38   | -                   | mV               |
|                                           |                                                                     |                             | Full         | -                   | 49   | -                   | mV               |
| Power Supply Rejection Ratio,             | $V_{RIPPLE} = 200 \text{mV}_{P-P}, R_L = 8\Omega,$                  | F <sub>RIPPLE</sub> = 217Hz | 25           | =                   | 49   | -                   | dB               |
| PSRR                                      | Input AC coupled to ground (0.1µF)                                  | F <sub>RIPPLE</sub> = 1kHz  | 25           | -                   | 47   | -                   | dB               |
| Output Power, POUT                        | $R_L = 8\Omega$ , THD + N = 1%, f = 1kH                             | ···Iz                       | 25           | -                   | 941  | -                   | mW               |
|                                           | $R_L = 8\Omega$ , THD + N = 10%, f = 1k                             | Hz                          | 25           | -                   | 1.23 | -                   | W                |
| Total Harmonic Distortion + Noise,        | $R_L = 8\Omega, P_{OUT} = 800$ mW, $f = 1$ k                        | кНz                         | 25           | -                   | 0.4  | -                   | %                |
| THD + N                                   | $R_L = 8\Omega$ , $P_{OUT} = 800$ mW, $f = 20$ Hz to $20$ kHz       |                             | 25           | -                   | 0.7  | -                   | %                |
| Max Output Voltage Swing, VOUT            | $R_L = 8\Omega$ , $V_{SIGNAL} = 5V_{P-P}$ , $f = 1kHz$              |                             | 25           | 7.2                 | 7.7  | -                   | V <sub>P-P</sub> |
| Signal to Noise Ratio, SNR                | $R_L = 8\Omega$ , $P_{OUT} = 900$ mW, $f = 1$ k                     | Hz                          | 25           | -                   | 85   | -                   | dB               |
| Output Noise, N <sub>OUT</sub>            | A - Weight filter, BW = 22Hz to 2                                   | 22kHz                       | 25           | -                   | 125  | -                   | $\mu V_{RMS}$    |

<u>intersil</u>

### ISL54000, ISL54001, ISL54002

#### **Electrical Specifications - 5V Supply**

Test Conditions:  $V_{DD}$  = +5V, GND = 0V,  $V_{INH}$  = 2.4V,  $V_{INL}$  = 0.8V, SD = MIX = INS =  $V_{INL}$ ,  $C_{REF}$  = 1 $\mu$ F,  $R_L$  is terminated between OUT\_+ and OUT\_ -, Unless Otherwise Specified (Note 3). **(Continued)** 

| PARAMETER TEST CONDITIONS                                   |                                                                                                                                                                                                                   | TEMP<br>(°C) | MIN<br>(Notes 4, 5) | TYP   | MAX<br>(Notes 4, 5) | UNITS |
|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------|-------|---------------------|-------|
| Crosstalk $R_{CH}$ to $L_{CH}$ , $L_{CH}$ to $R_{CH}$       | $R_L=8\Omega, P_{OUT}=800 \text{mW}, f=1 \text{kHz}, \text{Signal coupled} \\ \text{from the input of active amplifier to the output of an} \\ \text{adjacent amplifier with its input AC coupled to ground.} \\$ | 25           | -                   | 80    | -                   | dB    |
| Off-Isolation                                               | SD = V <sub>INH</sub> , P <sub>OUT</sub> = 800mW, f = 10kHz, Signal coupled from input to output of a disabled amplifier.                                                                                         | 25           | -                   | 130   | -                   | dB    |
| Channel Gain Matching<br>R <sub>CH</sub> to L <sub>CH</sub> | $R_L = 8\Omega$ , VINxR = VINxL = 3.88V <sub>P-P</sub> (Connect to the same source)                                                                                                                               | 25           | -                   | +-0.1 | -                   | dB    |
| Channel Phase Matching R <sub>CH</sub> to L <sub>CH</sub>   | $R_L = 8\Omega$ , VINxR = VINxL = 3.88V <sub>P-P</sub> (Connect to the same source)                                                                                                                               | 25           | -                   | 0.01  | -                   | o     |
| LOGIC INPUT                                                 |                                                                                                                                                                                                                   |              | •                   |       | •                   |       |
| Input Leakage Current, I <sub>SD</sub> , I <sub>INS</sub> , | V <sub>DD</sub> = 5V, SD = 0V, INS = 0V, MIX = 0V                                                                                                                                                                 | 25           | -3                  | 1.9   | 3                   | μΑ    |
| IMIX                                                        |                                                                                                                                                                                                                   | Full         | -                   | 1.9   | -                   | μΑ    |
| Input Leakage Current, I <sub>SD</sub> , I <sub>INS</sub> , | $V_{DD} = 5V$ , $SD = V_{DD}$ , $INS = V_{DD}$ , $MIX = V_{DD}$                                                                                                                                                   | 25           | -1                  | 0.02  | -1                  | μΑ    |
| I <sub>MIX</sub>                                            |                                                                                                                                                                                                                   | Full         | -                   | 0.02  | -                   | μΑ    |
| V <sub>INH</sub>                                            |                                                                                                                                                                                                                   | Full         | 2.4                 | -     | -                   | V     |
| V <sub>INL</sub>                                            |                                                                                                                                                                                                                   | Full         | -                   | -     | 0.8                 | V     |

Electrical Specifications - 3.6V Supply Test Conditions: V<sub>DD</sub> = +3.6V, GND = 0V, V<sub>INH</sub> = 1.4V. V<sub>INL</sub> = 0.4V, SD = MIX = INS = GSO = GS1 =  $V_{INL}$ ,  $C_{REF}$  = 1 $\mu$ F.  $R_L$  is terminated between OUT\_+ and OUT\_ -, Unless Otherwise Specified (Note 3).

| PARAMETER                                                                    | TEST CONDITIONS                                                                          |                             |      | MIN<br>(Notes 4, 5) | TYP | MAX<br>(Notes 4, 5) | UNITS            |
|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----------------------------|------|---------------------|-----|---------------------|------------------|
| GENERAL                                                                      |                                                                                          |                             |      |                     |     |                     |                  |
| Quiescent Supply Current, I <sub>DD</sub>                                    | INS = $0V$ or $V_{DD}$ , $MIX = 0V or V_{DD}$                                            | $R_{L} = None, Input$       | 25   | -                   | 2.7 | 12                  | mA               |
|                                                                              | AC coupled to ground (0.1µF)                                                             |                             | Full | -                   | 3   | -                   | mA               |
| Shutdown Supply Current, I <sub>SD</sub>                                     | INS = $0V$ or $V_{DD}$ , $MIX = 0V or V_{I}$                                             | DD: L                       | 25   | -                   | 13  | 50                  | μΑ               |
|                                                                              | Input AC coupled to ground (0.1)                                                         | ıF)                         | Full | -                   | 15  | -                   | μA               |
| BTL AMPLIFIER DRIVER, HD = VIN                                               | NH, HO = VINH, UNLESS OTHER                                                              | WISE SPECIFIED              |      |                     |     | 1                   |                  |
| Output Offset Voltage, VOS                                                   | Measured between OUT_+ and OUT, Input AC coupled to ground (0.1μF)                       |                             | 25   | -                   | 25  | -                   | mV               |
|                                                                              |                                                                                          |                             | Full | -                   | 40  | -                   | mV               |
| Power Supply Rejection Ratio, PSRR                                           | $V_{RIPPLE} = 200 \text{mV}_{P-P}, R_L = 8\Omega,$<br>Input AC coupled to ground (0.1µF) | F <sub>RIPPLE</sub> = 217Hz | 25   | -                   | 49  | -                   | dB               |
|                                                                              |                                                                                          | F <sub>RIPPLE</sub> = 1kHz  | 25   | -                   | 47  | -                   | dB               |
| Output Power, POUT                                                           | $R_L = 8\Omega$ , THD + N = 1%, f = 1kHz                                                 |                             | 25   | -                   | 310 | -                   | mW               |
|                                                                              | $R_L = 8\Omega$ , THD + N = 10%, f = 1kHz                                                |                             | 25   | -                   | 528 | -                   | mW               |
| Total Harmonic Distortion + Noise,                                           | $R_L = 8\Omega$ , $P_{OUT} = 200$ mW, $f = 1$ kHz                                        |                             | 25   | -                   | 0.4 | -                   | %                |
| THD + N                                                                      | $R_L = 8\Omega$ , $P_{OUT} = 200$ mW, $f = 20$ Hz to $20$ kHz                            |                             | 25   | -                   | 0.4 | -                   | %                |
| Max Output Voltage Swing, VOUT                                               | $R_L = 8\Omega$ , $V_{SIGNAL} = 3.6V_{P-P}$ , $f = 1kHz$                                 |                             | 25   | -                   | 5.8 | -                   | V <sub>P-P</sub> |
| LOGIC INPUT                                                                  | ı                                                                                        |                             | I    | 1                   |     | 1                   | I                |
| Input Leakage Current, I <sub>SD</sub> , I <sub>INS</sub> , I <sub>MIX</sub> | V <sub>DD</sub> = 5V, SD = 0V, INS = 0V, MIX = 0V                                        |                             | 25   | -3                  | 1.9 | 3                   | μA               |
|                                                                              |                                                                                          |                             |      | -                   | 1.9 | -                   | μΑ               |

| PARAMETER                                                                    | TEST CONDITIONS                                                 | TEMP<br>(°C) | MIN<br>(Notes 4, 5) | TYP  | MAX<br>(Notes 4, 5) | UNITS |
|------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------|---------------------|------|---------------------|-------|
| Input Leakage Current, I <sub>SD</sub> , I <sub>INS</sub> , I <sub>MIX</sub> | $V_{DD} = 5V$ , $SD = V_{DD}$ , $INS = V_{DD}$ , $MIX = V_{DD}$ | 25           | -1                  | 0.02 | 1                   | μΑ    |
|                                                                              |                                                                 | Full         | -                   | 0.02 | -                   | μΑ    |
| V <sub>INH</sub>                                                             |                                                                 | Full         | 1.4                 | -    | -                   | V     |
| V <sub>INL</sub>                                                             |                                                                 | Full         | -                   | -    | 0.4                 | V     |

#### NOTES:

- 3.  $V_{IN}$  = input voltage to perform proper function.
- 4. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
- 5. Parts are 100% tested at +25°C. Over-temperature limits established by characterization and are not production tested.

## ISL54000 Typical Application Circuit and Block Diagram



6

## ISL54001 Typical Application Circuit and Block Diagram



## ISL54002 Typical Application Circuit and Block Diagram



#### **Detailed Description**

The Intersil ISL54000, ISL54001, ISL54002 family of devices are integrated audio power amplifier systems designed to drive  $8\Omega$  speaker loads. They can operate with a supply voltage of +2.7V to +5V and provide good quality audio, while requiring minimal external components. Its low 0.4% THD+N while driving 800mW into an  $8\Omega$  speaker ensures clean, low distortion amplification of the audio signals. The devices are offered in a 20 Ld 4x4 TQFN package. Targeted applications include handheld equipment such as cell-phones, MP3 players, and games/toys.

The ISL54000, ISL54001, ISL54002 parts contain two class AB bridge-tied (BTL) type power amplifiers for driving stereo  $8\Omega$  speakers. When powered with a 5V supply, each BTL is capable of delivering 941mW (typ) of continuous average power to an  $8\Omega$  speaker load with 1% THD+N performance. When the speaker load is connected across the positive and negative terminals of the BTL driver, the voltage is doubled across the load and the power is quadrupled.

The ISL54001 and ISL54002 feature a 2:1 stereo input multiplexer front-end. This allows selection between two stereo sources. The INS control pin determines which stereo input is active. Applying a logic "0" to the INS control pin selects stereo input 1 (R $_1$  and L $_1$ ). Applying a logic "1" to the INS control pin selects stereo input 2 (R $_2$  and L $_2$ ).

The ISL54002 has the capability of mixing the two stereo inputs. When in MIX Mode (MIX = "1") the ISL54002 mixes the  $R_1$  input with the  $R_2$  input and sends the combined signal to the OUTR\_ BTL driver and it mixes the  $L_1$  input with the  $L_2$  input and sends the combined signal to the OUTL\_ BTL driver.

All devices in this family feature low power shutdown, thermal overload protection and click/pop suppression. The click and pop circuitry prohibits switching between input channels until the audio input signals are at their lowest point, which eliminates audible transients in the speakers when changing audio input sources. The click/pop circuitry also keeps speaker transients to an inaudibile level when entering and leaving shutdown.

Typical application circuits and block diagrams for each device in the family are on page 6 and 7.

#### DC Bias Voltage

The ISL54000, ISL54001, ISL54002 have internal DC bias circuitry, which DC offsets the incoming audio signal at  $V_{DD}/2$ . When using a 5V supply, the DC offset will be 2.5V. When using a 3.6V supply, the DC offset will be 1.8V.

Since the signal gets biased internally at  $V_{DD}/2$ , the audio signals need to be AC coupled to the inputs of the device. The value of the AC coupling capacitor depends on the low frequency range required for the application. A capacitor of  $0.22\mu F$  will pass a signal as low as 7.2Hz. The formula

required to calculate the capacitor value is shown in Equation 1:

$$C \ge 1/6.28 \bullet f \bullet 100 k\Omega$$
 (EQ. 1)

The  $100k\Omega$  is the impedance looking into the input of the ISL54000, ISL54001, and ISL54002 devices.

### BTL Speaker Amplifiers

The ISL54000, ISL54001, and ISL54002 contain two bridge-tied load (BTL) amplifiers designed to drive a speaker load differentially. The output from one BTL is OUTL+ and OUTL-. The output of the other BTL is OUTR+ and OUTR-.

A single BTL driver consists of inverting and non-inverting power op amps. The AC signal out of each op amp are equal in magnitude but 180° out-of-phase, so the AC signal at OUTL+ and OUTL- have the same amplitude but are 180° out-of-phase. The same is true of OUTR+ and OUTR-. The speaker load gets connected between the + terminal and - terminal outputs.

Driving the load differentially using a BTL configuration doubles the output voltage across the speaker load and quadruples the power to the load. In effect you get a gain of two due to this configuration at the load as compared to driving the load with a single-ended amplifier with its load connected between a single amplifier's output and ground.

The outputs of each BTL are biased at  $V_{DD}/2$ . When the load gets connected across the + and - terminal of the BTL, the mid supply DC bias voltage at each output gets cancelled out eliminating the need for large bulky output coupling capacitors.

#### Low Power Shutdown

With a logic "1" at the SD control pin the device enters the low power shutdown state. When in shutdown the output amplifiers go into an high impedance state and supply current is reduced to  $26\mu$ A (typ).

In shutdown mode before the amplifiers enter the high impedance/low current drive state, the bias voltage of  $V_{DD}/2$  remains connected at the output through a  $100k\Omega$  resistor. This resistor is not present during active operation of the drivers but gets switched in when the SD pin goes high and disconnected when the SD pin goes low.

Leaving the DC bias voltage connected through this  $100k\Omega$  resistor reduces the transient that is generated across the speaker, while going into or out of shutdown, to a level that does not produce clicking or popping in the speaker.

#### **QFN Thermal Pad Considerations**

The QFN package features an exposed thermal pad on its underside. This pad lowers the package's thermal resistance by providing a direct heat conduction path from the die to the PCB. Connect the exposed thermal pad to GND by using a

large copper pad and multiple vias to the GND plane. The vias should be plugged and tented with plating and solder mask to ensure good thermal conductivity.

Best thermal performance is achieved with the largest practical copper ground plane area.

# PCB Layout Considersations and Power Supply Bypassing

To maintain the highest load dissipation and widest output voltage swing the power supply PCB traces and the traces that connect the output of the drivers to the speaker loads should be made as wide as possible to minimize losses due to parasitic trace resistance.

Proper supply bypassing is necessary for high power supply rejection and low noise performance. A filter network consisting of a  $10\mu F$  capacitor in parallel with a  $0.1\mu F$  capacitor is recommended at the voltage regulator that is providing the power to the ISL54000, ISL54001, and ISL54002 IC.

Local bypass capacitors of 0.1 $\mu$ F should be put at each V<sub>DD</sub> pin of the ISL54000, ISL54001, ISL54002 devices. They should be located as close as possible to the pin, keeping the length of leads and traces as short as possible.

A 1 $\mu$ F capacitor from the REF pin (pin 10) to GND is needed for optimum PSRR and internal bias voltage stability.

## Typical Performance Curves T<sub>A</sub> = +25°C, Unless Otherwise Specified.



FIGURE 1. THD+N vs FREQUENCY



FIGURE 2. THD+N vs FREQUENCY



FIGURE 3. THD+N vs OUTPUT POWER



FIGURE 4. THD+N vs OUTPUT POWER

## Typical Performance Curves T<sub>A</sub> = +25°C, Unless Otherwise Specified. (Continued)



FIGURE 5. CROSSTALK vs FREQUENCY





FIGURE 7. PSRR vs FREQUENCY



FIGURE 8. POWER DISSIPATION vs OUTPUT POWER



FIGURE 9. POWER DISSIPATION vs OUTPUT POWER

#### Die Characteristics

SUBSTRATE POTENTIAL (POWERED UP):

**GND** 

#### PROCESS:

Submicron CMOS

## Thin Quad Flat No-Lead Plastic Package (TQFN) Thin Micro Lead FramePlastic Package (TMLFP)



L20.4x4A
20 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE
(COMPLIANT TO JEDEC MO-220WGGD-1 ISSUE I)

|        | MILLIMETERS |          |      |       |
|--------|-------------|----------|------|-------|
| SYMBOL | MIN         | NOMINAL  | MAX  | NOTES |
| Α      | 0.70        | 0.75     | 0.80 | -     |
| A1     | -           | 0.02     | 0.05 | -     |
| A2     | -           | 0.55     | 0.80 | 9     |
| A3     |             | 0.20 REF |      | 9     |
| b      | 0.18        | 0.25     | 0.30 | 5, 8  |
| D      |             | 4.00 BSC |      | -     |
| D1     |             | 3.75 BSC |      |       |
| D2     | 1.95        | 2.10     | 2.25 | 7, 8  |
| E      | 4.00 BSC    |          |      | -     |
| E1     |             | 3.75 BSC |      | 9     |
| E2     | 1.95        | 2.10     | 2.25 | 7, 8  |
| е      |             | 0.50 BSC |      | -     |
| k      | 0.20        | -        | -    | -     |
| L      | 0.35        | 0.60     | 0.75 | 8     |
| N      | 20          |          |      | 2     |
| Nd     | 5           |          |      | 3     |
| Ne     | 5           |          |      | 3     |
| Р      | -           | -        | 0.60 | 9     |
| θ      | -           | -        | 12   | 9     |

Rev. 0 11/04

#### NOTES:

- 1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
- 2. N is the number of terminals.
- 3. Nd and Ne refer to the number of terminals on each D and E.
- 4. All dimensions are in millimeters. Angles are in degrees.
- 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
- 7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
- 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.
- 9. Features and dimensions A2, A3, D1, E1, P &  $\theta$  are present when Anvil singulation method is used and not present for saw singulation.

TERMINAL/SIDE FOR EVEN TERMINAL/SIDE All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

intersil