

October 1987 Revised March 2002

# CD40174BC • CD40175BC Hex D-Type Flip-Flop • Quad D-Type Flip-Flop

# **General Description**

The CD40174BC consists of six positive-edge triggered D-type flip-flops; the true outputs from each flip-flop are externally available. The CD40175BC consists of four positive-edge triggered D-type flip-flops; both the true and complement outputs from each flip-flop are externally available.

All flip-flops are controlled by a common clock and a common clear. Information at the D inputs meeting the set-up time requirements is transferred to the Q outputs on the positive-going edge of the clock pulse. The clearing operation, enabled by a negative <u>pulse</u> at Clear input, clears all Q outputs to logical "0" and  $\overline{Q}$  s (CD40175BC only) to logical "1".

All inputs are protected from static discharge by diode clamps to  $\mbox{V}_{\mbox{\scriptsize DD}}$  and  $\mbox{V}_{\mbox{\scriptsize SS}}.$ 

## **Features**

- Wide supply voltage range: 3V to 15V
- High noise immunity: 0.45 V<sub>DD</sub> (typ.)
- Low power TTL compatibility: fan out of 2 driving 74L or 1 driving 74 LS
- Equivalent to MC14174B, MC14175B
- Equivalent to MM74C174, MM74C175

# **Ordering Code:**

| Order Number | Package Number | Package Description                                                          |
|--------------|----------------|------------------------------------------------------------------------------|
| CD40174BCM   | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |
| CD40174BCN   | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide       |
| CD40175BCM   | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |
| CD40175BCN   | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

# **Connection Diagrams**





© 2002 Fairchild Semiconductor Corporation

DS005987

www.fairchildsemi.com

# **Truth Table**

|       | Inputs      | Outputs |    |               |  |
|-------|-------------|---------|----|---------------|--|
| Clear | Clear Clock |         | q  | Q<br>(Note 1) |  |
| L     | Х           | Х       | L  | Н             |  |
| Н     | 1           | Н       | Н  | L             |  |
| Н     | 1           | L       | L  | Н             |  |
| Н     | Н           | Х       | NC | NC            |  |
| Н     | L           | Х       | NC | NC            |  |

H = HIGH Level
L = LOW Level
X = Irrelevant
↑ = Transition from LOW-to-HIGH level
NC = No change

Note 1: Q for CD40175B only

# Absolute Maximum Ratings(Note 2)

(Note 3)

DC Supply Voltage (V<sub>DD</sub>) -0.5V to +18V Input Voltage (V<sub>IN</sub>)  $-0.5V \text{ to } V_{DD} +0.5 \text{ V}_{DC}$  Storage Temperature Range (T<sub>S</sub>)  $-65^{\circ}\text{C to } +150^{\circ}\text{C}$ 

Power Dissipation (P<sub>D</sub>)

Dual-In-Line 700 mW Small Outline 500 mW

Lead Temperature (T<sub>L</sub>)

(Soldering, 10 seconds) 260°C

# Recommended Operating Conditions (Note 3)

DC Supply Voltage ( $V_{DD}$ ) 3V to 15  $V_{DC}$ Input Voltage ( $V_{IN}$ ) 0V to  $V_{DD}$   $V_{DC}$ Operating Temperature Range ( $T_A$ ) -55°C to +125°C

Note 2: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The tables of "Recommended Operating Conditions" and "Electrical Characteristics" provide conditions for actual device operation.

Note 3:  $V_{SS} = 0V$  unless otherwise specified.

# **DC Electrical Characteristics** (Note 3)

CD40174BC/CD40175BC

| Symbol          | ol Parameter      | Conditions                                     | -5    | –55°C |       | +25°C             |      |       | +125°C |       |
|-----------------|-------------------|------------------------------------------------|-------|-------|-------|-------------------|------|-------|--------|-------|
| Cymbol          | 1 arameter        | Conditions                                     | Min   | Max   | Min   | Тур               | Max  | Min   | Max    | Units |
| I <sub>DD</sub> | Quiescent Device  | $V_{DD} = 5V$ , $V_{IN} = V_{DD}$ or $V_{SS}$  |       | 1.0   |       |                   | 1.0  |       | 30     |       |
|                 | Current           | $V_{DD} = 10V$ , $V_{IN} = V_{DD}$ or $V_{SS}$ |       | 2.0   |       |                   | 2.0  |       | 60     | μΑ    |
|                 |                   | $V_{DD} = 15V$ , $V_{IN} = V_{DD}$ or $V_{SS}$ |       | 4.0   |       |                   | 4.0  |       | 120    |       |
| V <sub>OL</sub> | LOW Level Output  | V <sub>DD</sub> = 5V                           |       | 0.05  |       |                   | 0.05 |       | 0.05   |       |
|                 | Voltage           | $V_{DD} = 10V$ $ I_{O}  < 1 \mu A$             | 4     | 0.05  |       |                   | 0.05 |       | 0.05   | V     |
|                 |                   | $V_{DD} = 15V$                                 |       | 0.05  |       |                   | 0.05 |       | 0.05   |       |
| V <sub>OH</sub> | HIGH Level Output | $V_{DD} = 5V$                                  | 4.95  |       | 4.95  | 5                 |      | 4.95  |        |       |
|                 | Voltage           | $V_{DD} = 10V$ $ I_{O}  < 1 \mu A$             | 9.95  |       | 9.95  | 10                |      | 9.95  |        | V     |
|                 |                   | $V_{DD} = 15V$                                 | 14.95 |       | 14.95 | 15                |      | 14.95 |        |       |
| V <sub>IL</sub> | LOW Level Input   | $V_{DD} = 5V, V_{O} = 0.5V \text{ or } 4.5V$   |       | 1.5   |       |                   | 1.5  |       | 1.5    |       |
|                 | Voltage           | $V_{DD} = 10V, V_{O} = 1V \text{ or } 9V$      |       | 3.0   |       |                   | 3.0  |       | 3.0    | V     |
|                 |                   | $V_{DD} = 15V, V_O = 1.5V \text{ or } 13.5V$   |       | 4.0   |       |                   | 4.0  |       | 4.0    |       |
| V <sub>IH</sub> | HIGH Level Input  | $V_{DD} = 5V, V_{O} = 0.5V \text{ or } 4.5V$   | 3.5   |       | 3.5   |                   |      | 3.5   |        |       |
|                 | Voltage           | $V_{DD} = 10V, V_{O} = 1V \text{ or } 9V$      | 7.0   |       | 7.0   |                   |      | 7.0   |        | V     |
|                 |                   | $V_{DD} = 15V, V_O = 1.5V \text{ or } 13.5V$   | 11.0  |       | 11.0  |                   |      | 11.0  |        |       |
| l <sub>OL</sub> | LOW Level Output  | $V_{DD} = 5V, V_{O} = 0.4V$                    | 0.64  |       | 0.51  | 0.88              |      | 0.36  |        |       |
|                 | Current (Note 4)  | $V_{DD} = 10V, V_{O} = 0.5V$                   | 1.6   |       | 1.3   | 2.25              |      | 0.9   |        | mA    |
|                 |                   | $V_{DD} = 15V, \ V_{O} = 1.5V$                 | 4.2   |       | 3.4   | 8.8               |      | 2.4   |        |       |
| I <sub>OH</sub> | HIGH Level Output | $V_{DD} = 5V, V_{O} = 4.6V$                    | -0.64 |       | -0.51 | -0.88             |      | -0.36 |        |       |
|                 | Current (Note 4)  | $V_{DD} = 10V, V_{O} = 9.5V$                   | -1.6  |       | -1.3  | -2.25             |      | -0.9  |        | mA    |
|                 |                   | $V_{DD} = 15V, V_{O} = 13.5V$                  | -4.2  |       | -3.4  | -8.8              |      | -2.4  |        |       |
| I <sub>IN</sub> | Input Current     | $V_{DD} = 15V, V_{IN} = 0V$                    |       | 0.1   |       | -10 <sup>-5</sup> | 0.1  |       | -1.0   |       |
|                 |                   | $V_{DD} = 15V, V_{IN} = 15V$                   |       | -0.1  |       | 10 <sup>-5</sup>  | -0.1 |       | 1.0    | μΑ    |

Note 4:  $I_{OH}$  and  $I_{OL}$  are tested one output at a time.

# CD40174BC • CD40175BC

AC Electrical Characteristics (Note 5)  ${\rm T_A} = 25^{\circ}{\rm C,\ C_L} = 50\ {\rm pF,\ R_L} = 200{\rm k\ and\ t_r} = {\rm t_f} = 20\ {\rm ns,\ unless\ otherwise\ specified}$ 

| Symbol                              | Parameter                           | Conditions            | Min | Тур | Max | Units |
|-------------------------------------|-------------------------------------|-----------------------|-----|-----|-----|-------|
| t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay Time to a         | $V_{DD} = 5V$         |     | 190 | 300 |       |
|                                     | Logical "0" or Logical "1" from     | V <sub>DD</sub> = 10V |     | 75  | 110 | ns    |
|                                     | Clock to Q or Q (CD40175 Only)      | V <sub>DD</sub> = 15V |     | 60  | 90  |       |
| t <sub>PHL</sub>                    | Propagation Delay Time to a         | V <sub>DD</sub> = 5V  |     | 180 | 300 |       |
|                                     | Logical "0" from Clear to Q         | V <sub>DD</sub> = 10V |     | 70  | 110 | ns    |
|                                     |                                     | V <sub>DD</sub> = 15V |     | 60  | 90  |       |
| t <sub>PLH</sub>                    | Propagation Delay Time to a Logical | V <sub>DD</sub> = 5V  |     | 230 | 400 |       |
|                                     | "1" from Clear to Q (CD40175 Only)  | V <sub>DD</sub> = 10V |     | 90  | 150 | ns    |
|                                     |                                     | V <sub>DD</sub> = 15V |     | 75  | 120 |       |
| t <sub>SU</sub>                     | Time Prior to Clock Pulse that      | V <sub>DD</sub> = 5V  |     | 45  | 100 |       |
|                                     | Data must be Present                | V <sub>DD</sub> = 10V |     | 15  | 40  | ns    |
|                                     |                                     | V <sub>DD</sub> = 15V |     | 13  | 35  |       |
| t <sub>H</sub>                      | Time after Clock Pulse that         | V <sub>DD</sub> = 5V  |     | -11 | 0   |       |
|                                     | Data Must be Held                   | V <sub>DD</sub> = 10V |     | -4  | 0   | ns    |
|                                     |                                     | V <sub>DD</sub> = 15V |     | -3  | 0   |       |
| t <sub>THL</sub> , t <sub>TLH</sub> | Transition Time                     | V <sub>DD</sub> = 5V  |     | 100 | 200 |       |
|                                     |                                     | V <sub>DD</sub> = 10V |     | 50  | 100 | ns    |
|                                     |                                     | V <sub>DD</sub> = 15V |     | 40  | 80  |       |
| t <sub>WH</sub> , t <sub>WL</sub>   | Minimum Clock Pulse Width           | V <sub>DD</sub> = 5V  |     | 130 | 250 |       |
|                                     |                                     | V <sub>DD</sub> = 10V |     | 45  | 100 | ns    |
|                                     |                                     | V <sub>DD</sub> = 15V |     | 40  | 80  |       |
| t <sub>WL</sub>                     | Minimum Clear Pulse Width           | V <sub>DD</sub> = 5V  |     | 120 | 250 |       |
|                                     |                                     | V <sub>DD</sub> = 10V |     | 45  | 100 | ns    |
|                                     |                                     | V <sub>DD</sub> = 15V |     | 40  | 80  |       |
| t <sub>RCL</sub>                    | Maximum Clock Rise Time             | V <sub>DD</sub> = 5V  | 15  |     |     |       |
|                                     |                                     | V <sub>DD</sub> = 10V | 5.0 |     |     | μs    |
|                                     |                                     | V <sub>DD</sub> = 15V | 5.0 |     |     |       |
| t <sub>fCL</sub>                    | Maximum Clock Fall Time             | V <sub>DD</sub> = 5V  | 15  | 50  |     |       |
|                                     |                                     | V <sub>DD</sub> = 10V | 5.0 | 50  |     | μs    |
|                                     |                                     | V <sub>DD</sub> = 15V | 5.0 | 50  |     |       |
| f <sub>CL</sub>                     | Maximum Clock Frequency             | V <sub>DD</sub> = 5V  | 2.0 | 3.5 |     |       |
|                                     |                                     | V <sub>DD</sub> = 10V | 5.0 | 10  |     | MHz   |
|                                     |                                     | V <sub>DD</sub> = 15V | 6.0 | 12  |     |       |
| C <sub>IN</sub>                     | Input Capacitance                   | Clear Input           |     | 10  | 15  |       |
|                                     |                                     | Other Input           |     | 5.0 | 7.5 | pF    |
| C <sub>PD</sub>                     | Power Dissipation                   | Per Package (Note 6)  |     | 130 |     | pF    |

Note 5: AC Parameters are guaranteed by DC correlated testing.

Note 6: C<sub>PD</sub> determines the no load AC power consumption of any CMOS device. For complete explanation, see 74C Family Characteristics application note, AN-90.

# **Switching Time Waveforms** $v_{DD}$ CLOCK VDD-90% DATA tSU1 tH1 tHO ν<sub>DD</sub> <sub>90%</sub> DATA 90% 50% 10% QORÕ ← tthl $v_{DD}$ QORQ v<sub>ss</sub> $t_r = t_f = 20 \text{ ns}$

www.fairchildsemi.com





16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N16E

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

www.fairchildsemi.com