

February 1992 Revised June 2001

## 74LVQ374

# Low Voltage Octal D-Type Flip-Flop with 3-STATE Outputs

#### **General Description**

The LVQ374 is a high-speed, low-power octal D-type flip-flop featuring separate D-type inputs for each flip-flop and 3-STATE outputs for bus-oriented applications. A buffered Clock (CP) and Output Enable  $(\overline{\text{OE}})$  are common to all flip-flops.

#### **Features**

- Ideal for low power/low noise 3.3V applications
- Implements patented EMI reduction circuitry
- Available in SOIC JEDEC, SOIC EIAJ and QSOP packages
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Improved latch-up immunity
- $\blacksquare$  Guaranteed incident wave switching into 75  $\!\Omega$
- 4 kV minimum ESD immunity
- Buffered positive edge-triggered clock
- 3-STATE outputs drive bus lines or buffer memory address registers

## **Ordering Code:**

| Order Number | Package Number | Package Description                                                        |  |  |  |
|--------------|----------------|----------------------------------------------------------------------------|--|--|--|
| 74LVQ374SC   | M20B           | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide |  |  |  |
| 74LVQ374SJ   | M20D           | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide              |  |  |  |
| 74LVQ374QSC  | MQA20          | 20-Lead Quarter Size Outline Package (QSOP), JEDEC MO-137, 0.150" Wide     |  |  |  |

Devices also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

# **Logic Symbols**



# **Connection Diagram**



# **Pin Descriptions**

| Pin Names                      | Description                 |  |  |  |  |  |
|--------------------------------|-----------------------------|--|--|--|--|--|
| D <sub>0</sub> –D <sub>7</sub> | Data Inputs                 |  |  |  |  |  |
| CP                             | Clock Pulse Input           |  |  |  |  |  |
| OE                             | 3-STATE Output Enable Input |  |  |  |  |  |
| O <sub>0</sub> -O <sub>7</sub> | 3-STATE Outputs             |  |  |  |  |  |

## **Truth Table**

|                  | Outputs |                 |                |
|------------------|---------|-----------------|----------------|
| D <sub>n</sub>   | CP      | ŌE              | O <sub>n</sub> |
| Н                | ~       | L               | Н              |
| L                | ~       | L               | L              |
| Х                | Х       | Н               | Z              |
| U - UICH Voltage | Lovel   | L = LOW Voltage | Lovel          |

H = HIGH Voltage Level

∠ = LOW-to-HIGH Transition

Z = High Impedance

© 2001 Fairchild Semiconductor Corporation

DS011360

www.fairchildsemi.com

# **Functional Description**

The LVQ374 consists of eight edge-triggered flip-flops with individual D-type inputs and 3-STATE true outputs. The buffered clock and buffered Output Enable are common to all flip-flops. The eight flip-flops will store the state of their individual D-type inputs that meet the setup and hold time requirements on the LOW-to-HIGH Clock (CP) transition.

With the Output Enable  $(\overline{OE})$  LOW, the contents of the eight flip-flops are available at the outputs. When the  $\overline{OE}$  is HIGH, the outputs go to the high impedance state. Operation of the  $\overline{OE}$  input does not affect the state of the flip-flops.

## **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

## Absolute Maximum Ratings(Note 1)

**Recommended Operating** 

Supply Voltage (V<sub>CC</sub>) -0.5V to +7.0V

DC Input Diode Current (I<sub>IK</sub>)

 $V_I = -0.5V$ -20 mA  $V_I = V_{CC} + 0.5V$ +20 mA

-0.5V to  $V_{CC} + 0.5V$ 

DC Input Voltage (V<sub>I</sub>) DC Output Diode Current (I<sub>OK</sub>)

 $V_O = -0.5V$ -20 mA

 $V_O = V_{CC} + 0.5V$ +20 mA DC Output Voltage (V<sub>O</sub>) -0.5V to  $V_{CC} + 0.5V$ 

DC Output Source

or Sink Current (I<sub>O</sub>)  $\pm 50 \text{ mA}$ 

DC V<sub>CC</sub> or Ground Current

±400 mA  $(I_{CC} \text{ or } I_{GND})$ -65°C to +150°C

Storage Temperature (T<sub>STG</sub>)

DC Latch-Up Source or

±300 mA Sink Current

Conditions (Note 2)

2.0V to 3.6V Supply Voltage (V<sub>CC</sub>)

Input Voltage (V<sub>I</sub>) 0V to V<sub>CC</sub> Output Voltage (V<sub>O</sub>)  $\rm OV$  to  $\rm V_{CC}$  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ Operating Temperature (T<sub>A</sub>)

Minimum Input Edge Rate (ΔV/Δt)

V<sub>IN</sub> from 0.8V to 2.0V

V<sub>CC</sub> @ 3.0V 125 mV/ns

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

Note 2: Unused inputs must be held HIGH or LOW. They may not float.

#### **DC Electrical Characteristics**

| Symbol           | Parameter                                       | V <sub>CC</sub> | $T_A = +25^{\circ}C$ |       | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units | Conditions                                                                                 |  |
|------------------|-------------------------------------------------|-----------------|----------------------|-------|-----------------------------------------------|-------|--------------------------------------------------------------------------------------------|--|
| Зушьог           |                                                 | (V)             | Тур                  | Gua   | aranteed Limits                               | Ullis | Conditions                                                                                 |  |
| V <sub>IH</sub>  | Minimum High Level Input Voltage                | 3.0             | 1.5                  | 2.0   | 2.0                                           | ٧     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                                                     |  |
| V <sub>IL</sub>  | Maximum Low Level Input Voltage                 | 3.0             | 1.5                  | 0.8   | 0.8                                           | ٧     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                                                     |  |
| V <sub>OH</sub>  | Minimum High Level                              | 3.0             | 2.99                 | 2.9   | 2.9                                           | V     | I <sub>OUT</sub> = -50 μA                                                                  |  |
|                  | Output Voltage                                  | 3.0             |                      | 2.58  | 2.48                                          | V     | $V_{IN} = V_{IL}$ or $V_{IH}$ (Note 3)<br>$I_{OH} = -12$ mA                                |  |
| V <sub>OL</sub>  | Maximum Low Level                               | 3.0             | 0.002                | 0.1   | 0.1                                           | V     | I <sub>OUT</sub> = 50 μA                                                                   |  |
|                  | Output Voltage                                  | 3.0             |                      | 0.36  | 0.44                                          | V     | $V_{IN} = V_{IL} \text{ or } V_{IH} \text{ (Note 3)}$ $I_{OL} = 12 \text{ mA}$             |  |
| I <sub>IN</sub>  | Maximum Input Leakage Current                   | 3.6             |                      | ±0.1  | ±1.0                                          | μΑ    | V <sub>I</sub> = V <sub>CC</sub> , GND                                                     |  |
| I <sub>OLD</sub> | Minimum Dynamic                                 | 3.6             |                      |       | 36                                            | mA    | V <sub>OLD</sub> = 0.8V Max (Note 5)                                                       |  |
| I <sub>OHD</sub> | Output Current (Note 4)                         | 3.6             |                      |       | -25                                           | mA    | V <sub>OHD</sub> = 2.0V Min (Note 5)                                                       |  |
| I <sub>CC</sub>  | Maximum Quiescent Supply Current                | 3.6             |                      | 4.0   | 40.0                                          | μА    | V <sub>IN</sub> = V <sub>CC</sub><br>or GND                                                |  |
| I <sub>OZ</sub>  | Maximum 3-STATE<br>Leakage Current              | 3.6             |                      | ±0.25 | ±2.5                                          | μА    | $V_{I}$ (OE) = $V_{IL}$ , $V_{IH}$<br>$V_{I}$ = $V_{CC}$ , GND<br>$V_{O}$ = $V_{CC}$ , GND |  |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3             | 0.5                  | 0.8   |                                               | V     | (Note 6)(Note 7)                                                                           |  |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3             | -0.3                 | -0.8  |                                               | V     | (Note 6)(Note 7)                                                                           |  |
| V <sub>IHD</sub> | Maximum High Level<br>Dynamic Input Voltage     | 3.3             | 1.7                  | 2.0   |                                               | V     | (Note 6)(Note 8)                                                                           |  |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage         | 3.3             | 1.6                  | 0.8   |                                               | V     | (Note 6)(Note 8)                                                                           |  |

Note 3: All outputs loaded; thresholds on input associated with output under test.

www.fairchildsemi.com

Note 4: Maximum test duration 2.0 ms, one output loaded at a time.

Note 5: Incident wave switching on transmission lines with impedances as low as  $75\Omega$  for commercial temperature range is guaranteed for 74LVQ.

Note 6: Worst case package.

Note 7: Max number of outputs defined as (n). Data inputs are driven 0V to 3.3V; one output at GND.

Note 8: Max number of Data Inputs (n) switching. (n-1) inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold  $(V_{ILD})$ , 0V to threshold  $(V_{IHD})$ , f = 1 MHz.

# **AC Electrical Characteristics**

| Symbol           | Parameter                      | v <sub>cc</sub> | $T_A = +25$ °C $C_L = 50 \text{ pF}$ |      |      | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $C_L = 50 \text{ pF}$ |      | Units |
|------------------|--------------------------------|-----------------|--------------------------------------|------|------|---------------------------------------------------------------------------|------|-------|
|                  |                                | (V)             | Min                                  | Тур  | Max  | Min                                                                       | Max  |       |
| f <sub>MAX</sub> | Maximum Clock Frequency        | 2.7             | 55                                   |      |      | 50                                                                        |      | MHz   |
|                  |                                | $3.3 \pm 0.3$   | 75                                   |      |      | 70                                                                        |      | IVITZ |
| t <sub>PLH</sub> | Propagation Delay              | 2.7             | 3.0                                  | 11.4 | 18.3 | 3.0                                                                       | 19.0 | ns    |
| t <sub>PHL</sub> | CP to O <sub>n</sub>           | $3.3 \pm 0.3$   | 3.0                                  | 9.5  | 13.0 | 3.0                                                                       | 13.5 | 115   |
| t <sub>PZL</sub> | Output Enable Time             | 2.7             | 3.0                                  | 11.4 | 18.3 | 3.0                                                                       | 19.0 | ns    |
| $t_{PZH}$        |                                | $3.3 \pm 0.3$   | 3.0                                  | 9.5  | 13.0 | 3.0                                                                       | 13.5 | 115   |
| t <sub>PHZ</sub> | Output Disable Time            | 2.7             | 1.0                                  | 11.4 | 20.4 | 1.0                                                                       | 21.0 | ns    |
| t <sub>PLZ</sub> | 1                              | $3.3 \pm 0.3$   | 1.0                                  | 9.5  | 14.5 | 1.0                                                                       | 15.0 | 115   |
| toshl            | Output to Output Skew (Note 9) | 2.7             |                                      | 1.0  | 1.5  |                                                                           | 1.5  | ns    |
| toslh            | CP to O <sub>n</sub>           | $3.3 \pm 0.3$   |                                      | 1.0  | 1.5  |                                                                           | 1.5  | 115   |

Note 9: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design.

# **AC Operating Requirements**

| Symbol Parameter |                         | T <sub>A</sub> = +25 |                        | · ·   |                        |       |  |
|------------------|-------------------------|----------------------|------------------------|-------|------------------------|-------|--|
|                  |                         | V <sub>CC</sub>      | C <sub>L</sub> = 50 pF |       | C <sub>L</sub> = 50 pF | Units |  |
|                  |                         | (V)                  | Тур                    | Guara | nteed Wilnimum         |       |  |
| t <sub>S</sub>   | Setup Time, HIGH or LOW | 2.7                  | 0                      | 4.0   | 4.5                    | ns    |  |
|                  | D <sub>n</sub> to CP    | $3.3\pm0.3$          | 0                      | 3.0   | 3.0                    | 110   |  |
| t <sub>H</sub>   | Hold Time, HIGH or LOW  | 2.7                  | 0                      | 1.5   | 1.5                    | ns    |  |
|                  | D <sub>n</sub> to CP    | $3.3\pm0.3$          | 0                      | 1.5   | 1.5                    | 115   |  |
| t <sub>W</sub>   | CP Pulse Width,         | 2.7                  | 2.4                    | 5.0   | 6.0                    | ns    |  |
|                  | HIGH or LOW             | $3.3\pm0.3$          | 2.0                    | 4.0   | 4.0                    | 115   |  |

# Capacitance

| Symbol                    | Parameter                     | Тур | Units | Conditions             |
|---------------------------|-------------------------------|-----|-------|------------------------|
| C <sub>IN</sub>           | Input Capacitance             | 4.5 | pF    | V <sub>CC</sub> = Open |
| C <sub>PD</sub> (Note 10) | Power Dissipation Capacitance | 39  | pF    | V <sub>CC</sub> = 3.3V |

Note 10: C<sub>PD</sub> is measured at 10 MHz.



5





20-Lead Quarter Size Outline Package (QSOP), JEDEC MO-137, 0.150" Wide Package Number MQA20

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

www.fairchildsemi.com