

March 2008

# MM74HCT74 Dual D-Type Flip-Flop with Preset and Clear

#### **Features**

- Typical propagation delay: 20ns
- Low quiescent current: 40µA maximum (74HCT Series)
- Low input current: 1µA maximum
- Fanout of 10 LS-TTL loads
- Meta-stable hardened

## **General Description**

The MM74HCT74 utilizes advanced silicon-gate CMOS technology to achieve operation speeds similar to the equivalent LS-TTL part. It possesses the high noise immunity and low power consumption of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads.

This flip-flop has independent data, preset, clear, and clock inputs and Q and  $\overline{Q}$  outputs. The logic level present at the data input is transferred to the output during the positive-going transition of the clock pulse. Preset and clear are independent of the clock and accomplished by a low level at the appropriate input.

The 74HCT logic family is functionally and pin-out compatible with the standard 74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to  $V_{\rm CC}$  and ground.

MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug-in replacements for LS-TTL devices and can be used to reduce power consumption in existing designs.

# **Ordering Information**

| _            |                   |                                                                              |
|--------------|-------------------|------------------------------------------------------------------------------|
| Order Number | Package<br>Number | Package Description                                                          |
| MM74HCT74M   | M14A              | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |
| MM74HCT74SJ  | M14D              | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide                |
| MM74HCT74MTC | MTC14             | 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide  |
| MM74HCT74N   | N14A              | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide       |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering number.

All packages are lead free per JEDEC: J-STD-020B standard.

# **Connection Diagram**

Pin Assignments for DIP, SOIC, SOP and TSSOP



## **Truth Table**

|    | Inp | Out | puts |                  |                  |
|----|-----|-----|------|------------------|------------------|
| PR | CLR | CLK | D    | Q                | Q                |
| L  | Н   | Х   | Х    | Н                | L                |
| Н  | L   | Х   | Х    | L                | Н                |
| L  | L   | Х   | Х    | H <sup>(1)</sup> | H <sup>(1)</sup> |
| Н  | Н   | 1   | Н    | Н                | L                |
| Н  | Н   | 1   | L    | L                | Н                |
| Н  | Н   | L   | Х    | Q0               | Q0               |

 $\mathrm{Q0}=$  the level of  $\mathrm{Q}$  before the indicated input conditions were established.

#### Note:

 This configuration is nonstable; that is, it will not persist when preset and clear inputs return to their inactive (HIGH) level.

# **Logic Diagram**



# Absolute Maximum Ratings<sup>(2)</sup>

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol                            | Parameter                                  | Rating                        |
|-----------------------------------|--------------------------------------------|-------------------------------|
| V <sub>CC</sub>                   | Supply Voltage                             | -0.5 to +7.0V                 |
| V <sub>IN</sub>                   | DC Input Voltage                           | –1.5 to V <sub>CC</sub> +1.5V |
| V <sub>OUT</sub>                  | DC Output Voltage                          | –0.5 to V <sub>CC</sub> +0.5V |
| I <sub>IK</sub> , I <sub>OK</sub> | Clamp Diode Current                        | ±20mA                         |
| I <sub>OUT</sub>                  | DC Output Current, per pin                 | ±25mA                         |
| I <sub>CC</sub>                   | DC V <sub>CC</sub> or GND Current, per pin | ±50mA                         |
| T <sub>STG</sub>                  | Storage Temperature Range                  | −65°C to +150°C               |
| P <sub>D</sub>                    | Power Dissipation Note 3 S.O. Package only | 600mW<br>500mW                |
| T <sub>L</sub>                    | Lead Temperature (Soldering 10 seconds)    | 260°C                         |

#### Notes:

- 2. Unless otherwise specified all voltages are referenced to ground.
- 3. Power Dissipation temperature derating plastic "N" package: -12 mW/°C from 65°C to 85°C.

# **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings.

| Symbol                             | Parameter                   |     | Max.            | Units |
|------------------------------------|-----------------------------|-----|-----------------|-------|
| V <sub>CC</sub>                    | Supply Voltage              | 4.5 | 5.5             | V     |
| V <sub>IN</sub> , V <sub>OUT</sub> | DC Input or Output Voltage  | 0   | V <sub>CC</sub> | V     |
| T <sub>A</sub>                     | Operating Temperature Range | -40 | +85             | °C    |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise or Fall Times    |     | 500             | ns    |

## **DC Electrical Characteristics**

 $V_{CC} = 5V \pm 10\%$  (unless otherwise specified).

|                 |                                                                                              |                                                                                              | <b>T</b> <sub>A</sub> = |                       |                       |                       |       |
|-----------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------|-----------------------|-----------------------|-----------------------|-------|
|                 |                                                                                              |                                                                                              |                         | 25°C                  | -40°C to<br>85°C      | –55°C to<br>125°C     |       |
| Symbol          | Parameter                                                                                    | Conditions                                                                                   | Тур.                    | Gua                   | aranteed Li           | mits                  | Units |
| V <sub>IH</sub> | Minimum HIGH Level Input Voltage                                                             |                                                                                              |                         | 2.0                   | 2.0                   | 2.0                   | V     |
| V <sub>IL</sub> | Maximum LOW Level Input Voltage                                                              |                                                                                              |                         | 0.8                   | 0.8                   | 0.8                   | V     |
| V <sub>OH</sub> | Minimum HIGH Level                                                                           | $V_{IN} = V_{IH}$ or $V_{IL}$ , $ I_{OUT}  = 20\mu A$                                        | V <sub>CC</sub>         | V <sub>CC</sub> - 0.1 | V <sub>CC</sub> - 0.1 | V <sub>CC</sub> - 0.1 | V     |
| Output Voltage  | $V_{IN} = V_{IH} \text{ or } V_{IL},  I_{OUT}  = 4.0 \text{mA}, $<br>$V_{CC} = 4.5 \text{V}$ | 4.2                                                                                          | 3.98                    | 3.84                  | 3.7                   |                       |       |
|                 |                                                                                              | $V_{IN} = V_{IH} \text{ or } V_{IL},  I_{OUT}  = 4.8 \text{mA}, $<br>$V_{CC} = 5.5 \text{V}$ | 5.2                     | 4.98                  | 4.84                  | 4.7                   |       |
| V <sub>OL</sub> | Maximum LOW Level                                                                            | $V_{IN} = V_{IH}$ or $V_{IL}$ , $ I_{OUT}  = 20\mu A$                                        | 0                       | 0.1                   | 0.1                   | 0.1                   | V     |
|                 | Voltage                                                                                      | $V_{IN} = V_{IH} \text{ or } V_{IL},  I_{OUT}  = 4.0 \text{mA}, $<br>$V_{CC} = 4.5 \text{V}$ | 0.2                     | 0.26                  | 0.33                  | 0.4                   |       |
|                 |                                                                                              | $V_{IN} = V_{IH}$ or $V_{IL}$ , $ I_{OUT}  = 4.8$ mA, $V_{CC} = 5.5$ V                       | 0.2                     | 0.26                  | 0.33                  | 0.4                   |       |
| I <sub>IN</sub> | Maximum Input<br>Current                                                                     | $V_{IN} = V_{CC}$ or GND, $V_{IH}$ or $V_{IL}$                                               |                         | ±0.5                  | ±0.5                  | ±1.0                  | μA    |
| I <sub>CC</sub> | Maximum Quiescent                                                                            | $V_{IN} = V_{CC}$ or GND, $I_{OUT} = 0\mu A$                                                 |                         | 2.0                   | 20                    | 80                    | μΑ    |
| Supply Current  |                                                                                              | V <sub>IN</sub> = 2.4V or 0.5V <sup>(4)</sup>                                                |                         | 0.3                   | 0.4                   | 0.5                   | mA    |

#### Note:

# **AC Electrical Characteristics**

 $V_{CC} = 5V$ ,  $T_A = 25$ °C,  $C_L = 15$  pF,  $t_r = t_f = 6$ ns.

| Symbol                              | Parameter                                                                      | Conditions | Тур. | Guaranteed<br>Limit | Units |
|-------------------------------------|--------------------------------------------------------------------------------|------------|------|---------------------|-------|
| f <sub>MAX</sub>                    | Maximum Operating Frequency from Clock to Q or $\overline{\mathbf{Q}}$         |            | 50   | 30                  | MHz   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay Clock to Q or Q                                      |            | 18   | 30                  | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay from Preset or Clear to Q or $\overline{\mathbf{Q}}$ |            | 18   | 30                  | ns    |
| t <sub>REM</sub>                    | Minimum Removal Time, Preset or Clear to Clock                                 |            |      | 20                  | ns    |
| t <sub>S</sub>                      | Minimum Setup Time Data to Clock                                               |            |      | 20                  | ns    |
| t <sub>H</sub>                      | Minimum Hold Time Clock to Data                                                | -          | -3   | 0                   | ns    |
| t <sub>W</sub>                      | Minimum Pulse Width Clock, Preset or Clear                                     |            | 8    | 16                  | ns    |

<sup>4.</sup> This is measured per pin. All other inputs are held at  $V_{\mbox{\footnotesize CC}}$  Ground.

## **AC Electrical Characteristics**

 $V_{CC}\!=\!5.0V$  ± 10%,  $C_L\!=\!50$  pF,  $t_r\!=\!t_f\!=\!6\text{ns}$  unless otherwise specified.

|                                     |                                                          |                 | T <sub>A</sub> = | 25°C | T <sub>A</sub> = -40° to +85°C |       |
|-------------------------------------|----------------------------------------------------------|-----------------|------------------|------|--------------------------------|-------|
| Symbol                              | Parameter                                                | Conditions      | Тур.             | Gu   | aranteed Limits                | Units |
| f <sub>MAX</sub>                    | Maximum Operating Frequency                              |                 |                  | 27   | 21                             | MHz   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay from Clock to Q or Q           |                 | 21               | 35   | 44                             | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay from Preset or Clear to Q or Q |                 | 21               | 35   | 44                             | ns    |
| t <sub>REM</sub>                    | Minimum Removal Time Preset or Clear to Clock            |                 |                  | 20   | 25                             | ns    |
| t <sub>S</sub>                      | Minimum Setup Time Data to Clock                         |                 |                  | 20   | 25                             | ns    |
| t <sub>H</sub>                      | Minimum Hold Time Clock to Data                          |                 | -3               | 0    | 0                              | ns    |
| t <sub>W</sub>                      | Minimum Pulse Width Clock,<br>Preset or Clear            |                 | 9                | 16   | 20                             | ns    |
| t <sub>r</sub> , t <sub>f</sub>     | Maximum Clock Input Rise and Fall Time                   |                 |                  | 500  | 500                            | ns    |
| t <sub>THL</sub> , t <sub>TLH</sub> | Maximum Output Rise and Fall Time                        |                 |                  | 15   | 19                             | ns    |
| C <sub>PD</sub>                     | Power Dissipation Capacitance <sup>(5)</sup>             | (per flip-flop) | 10               |      |                                | pF    |
| C <sub>IN</sub>                     | Maximum Input Capacitance                                |                 | 5                | 10   | 10                             | pF    |

#### Note:

5.  $C_{PD}$  determines the no load dynamic power consumption,  $P_D = C_{PD} \ V_{CC}^2 \ f + I_{CC} \ V_{CC}$ , and the no load dynamic current consumption,  $I_S = C_{PD} \ V_{CC} \ f + I_{CC}$ .

# **Physical Dimensions**







DETAIL A

- A) THIS PACKAGE CONFORMS TO JEDEC MS-012, VARIATION AB, ISSUE C,
- B) ALL DIMENSIONS ARE IN MILLIMETERS.
- C) DIMENSIONS DO NOT INCLUDE MOLD FLASH OR BURRS.
- D) LANDPATTERN STANDARD: SOIC127P600X145-14M
- E) DRAWING CONFORMS TO ASME Y14.5M-1994
- F) DRAWING FILE NAME: M14AREV13

Figure 1. 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/

# Physical Dimensions (Continued)





LAND PATTERN RECOMMENDATION





DIMENSIONS ARE IN MILLIMETERS

## NOTES:

- A. CONFORMS TO EIAJ EDR-7320 REGISTRATION, ESTABLISHED IN DECEMBER, 1998.
  B. DIMENSIONS ARE IN MILLIMETERS.
  C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS.



M14DREVC

Figure 2. 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/

#### Physical Dimensions (Continued) 5.0±0.1 -A-0.65 0.43 TYP 6.4 4.4±0.1 -B-1.65 3.2 □ 0.2 C B A PIN #1 IDENT. 6.10 0.45LAND PATTERN RECOMMENDATION SEE DETAIL A ALL LEAD TIPS 0.90+0.15 1.2 MAX □ 0.1 C 0.09-0.20 -C-0.10±0.05 0.65 0.19 - 0.30 ⊕ 0.13M A B C C S 12.00°TOP & BOTTOM R0.09 min GAGE PLANE 0.25 0°-8° NOTES: 0.6±0.1 A. CONFORMS TO JEDEC REGISTRATION MO-153, SEATING PLANE R0.09min VARIATION AB, REF NOTE 6 1 00 **B. DIMENSIONS ARE IN MILLIMETERS DETAIL A**

- C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS
- D. DIMENSIONING AND TOLERANCES PER ANSI Y14.5M, 1982
- E. LANDPATTERN STANDARD: SOP65P640X110-14M
- F. DRAWING FILE NAME: MTC14REV6

Figure 3. 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/

## Physical Dimensions (Continued)







NOTES: UNLESS OTHERWISE SPECIFIED THIS PACKAGE CONFORMS TO

- A) JEDEC MS-001 VARIATION BA
- B) ALL DIMENSIONS ARE IN MILLIMETERS.
  DIMENSIONS ARE EXCLUSIVE OF BURRS.
- C) MOLD FLASH, AND TIE BAR EXTRUSIONS.
- D) DIMENSIONS AND TOLERANCES PER ASME Y14.5-1994
- E) DRAWING FILE NAME: MKT-N14AREV7

Figure 4. 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/





#### **TRADEMARKS**

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

ACEx®
Build it Now™
CorePLUS™
CROSSVOLT™
CTL™

Current Transfer Logic™ EcoSPARK<sup>®</sup> EZSWITCH™ \*

**E**Z™ **F**®

Fairchild<sup>®</sup>
Fairchild Semiconductor<sup>®</sup>
FACT Quiet Series<sup>™</sup>

FACT<sup>®</sup>
FAST<sup>®</sup>
FastvCore<sup>™</sup>
FlashWriter<sup>®</sup>\*

FPS™ FRFET®

Global Power Resource<sup>SM</sup> Green FPS™

Green FPS™e-Series™

GTO™ *i-Lo™*IntelliMAX™
ISOPLANAR™

MegaBuck™
MICROCOUPLER™
MicroFET™
MicroPak™

MillerDrive™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR® PDP-SPM™ Power220® POWEREDGE® Power-SPM™ PowerTrench®

Programmable Active Droop™ OFFT®

QFE1° QS™

QT Optoelectronics™
Quiet Series™
RapidConfigure™
SMART START™
SPM®
STEALTH™
SuperFET™
SuperSOT™3
SuperSOT™6
SuperSOT™8

The Power Franchise®

pe wer'
franchise
TinyBoost™
TinyBuck™
TinyLogic®
TINYOPTO™
TinyPower™
TinyPower™
TinyPWM™
TinyPWM™
TinyWire™
µSerDes™

SupreMOS™

SyncFET™
SYSTEM®
GENERAL

UHC<sup>®</sup>
Ultra FRFET™
UniFET™
VCX™

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                               |
|--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production       | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only.                                      |

Rev. I33

<sup>\*</sup> EZSWITCH™ and FlashWriter® are trademarks of System General Corporation, used under license by Fairchild Semiconductor.