

January 1991 Revised May 2002

# MM74C192 • MM74C193 Synchronous 4-Bit Up/Down Decade Counter • Synchronous 4-Bit Up/Down Binary Counter

#### **General Description**

The MM74C192 and MM74C193 up/down counters are monolithic complementary MOS (CMOS) integrated circuits. The MM74C192 is a BCD counter, while the MM74C193 is a binary counter.

Counting up and counting down is performed by two count inputs, one being held high while the other is clocked. The outputs change on the positive-going transition of this clock

These counters feature preset inputs that are set when load is a logical "0" and a clear which forces all outputs to "0" when it is at a logical "1". The counters also have carry and borrow outputs so that they can be cascaded using no external circuitry.

#### **Features**

- High noise margin: 1V guaranteed
- Tenth power TTL compatible: Drive 2 LPTTL loads
- Wide supply range: 3V to 15V
- Carry and borrow outputs for N-bit cascading
- Asynchronous clear
- High noise immunity: 0.45 V<sub>CC</sub> (typ.)

## **Ordering Code:**

| Order Number | Package Number | Package Description                                                          |  |  |  |  |
|--------------|----------------|------------------------------------------------------------------------------|--|--|--|--|
| MM74C192N    | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide       |  |  |  |  |
| MM74C193M    | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |  |  |  |  |
| MM74C193N    | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide       |  |  |  |  |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

#### **Connection Diagram**



© 2002 Fairchild Semiconductor Corporation

DS005901

# Absolute Maximum Ratings(Note 1)

 $\begin{tabular}{lll} Voltage at Any Pin & -0.3V to $V_{CC}$ + 0.3V \\ Operating Temperature Range ($T_A$) & -55 ^{\circ}C to +125 ^{\circ}C \\ Storage Temperature Range ($T_S$) & -65 ^{\circ}C to +150 ^{\circ}C \\ Maximum $V_{CC}$ Voltage & 18V \\ \end{tabular}$ 

Power Dissipation (P<sub>D</sub>)

Dual-In-Line 700 mW Small Outline 500 mW

Operating V<sub>CC</sub> Range 3V to 15V

Lead Temperature  $(T_A)$ 

(Soldering, 10 seconds) 260°C

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The Electrical Characteristics table provides conditions

for actual device operation.

#### **DC Electrical Characteristics**

Min/Max limits apply across temperature range unless otherwise noted

| Symbol              | Parameter                         | Conditions                                   | Min                   | Тур    | Max | Units |
|---------------------|-----------------------------------|----------------------------------------------|-----------------------|--------|-----|-------|
| CMOS TO             | смоѕ                              | •                                            |                       |        |     | •     |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage         | V <sub>CC</sub> = 5V                         | 3.5                   |        |     | V     |
|                     |                                   | V <sub>CC</sub> = 10V                        | 8.0                   |        |     |       |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage         | V <sub>CC</sub> = 5V                         |                       |        | 1.5 | V     |
|                     |                                   | V <sub>CC</sub> = 10V                        |                       |        | 2.0 |       |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage        | $V_{CC} = 5V, I_{O} = -10 \mu A$             | 4.5                   |        |     | V     |
|                     |                                   | $V_{CC} = 10V$ , $I_O = -10 \mu A$           | 9.0                   |        |     |       |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage        | $V_{CC} = 5V, I_{O} = 10 \mu A$              |                       |        | 0.5 | V     |
|                     |                                   | $V_{CC} = 10V, I_{O} = 10 \mu A$             |                       |        | 1.0 | v     |
| I <sub>IN(1)</sub>  | Logical "1" Input Current         | V <sub>CC</sub> = 15V, V <sub>IN</sub> = 15V |                       | 0.005  | 1.0 | μΑ    |
| I <sub>IN(0)</sub>  | Logical "0" Input Current         | $V_{CC} = 15V, V_{IN} = 0V$                  | -1.0                  | -0.005 |     | μΑ    |
| Icc                 | Supply Current                    | V <sub>CC</sub> = 15V                        |                       | 0.05   | 300 | μΑ    |
| CMOS TO             | LPTTL INTERFACE                   | ·                                            |                       |        |     |       |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage         | V <sub>CC</sub> = 4.75V                      | V <sub>CC</sub> - 1.5 |        |     | V     |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage         | V <sub>CC</sub> = 4.75V                      |                       |        | 0.8 | V     |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage        | $V_{CC} = 4.75V$ , $I_{O} = -100 \mu A$      | 2.4                   |        |     | V     |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage        | $V_{CC} = 4.75V$ , $I_{O} = 360 \mu A$       |                       |        | 0.4 | V     |
| OUTPUT [            | DRIVE (See Family Characteristics | Data Sheet) (Short Circuit Current)          |                       |        |     |       |
| I <sub>SOURCE</sub> | Output Source Current             | $V_{CC} = 5V, V_{IN(0)} = 0V$                | -1.75                 |        |     | mA    |
|                     |                                   | $T_A = 25^{\circ}C$ , $V_{OUT} = 0V$         | -1.75                 |        |     |       |
| I <sub>SOURCE</sub> | Output Source Current             | $V_{CC} = 10V, V_{IN(0)} = 0V$               | -8                    |        |     | mA    |
|                     |                                   | $T_A = 25^{\circ}C$ , $V_{OUT} = 0V$         | -6                    |        |     |       |
| I <sub>SINK</sub>   | Output Sink Current               | $V_{CC} = 5V, V_{IN(1)} = 5V$                | 1.75                  |        |     | mA    |
|                     |                                   | $T_A = 25$ °C, $V_{OUT} = V_{CC}$            | 1.75                  |        |     |       |
| I <sub>SINK</sub>   | Output Sink Current               | $V_{CC} = 10V, V_{IN(1)} = 10V$              | 8                     |        |     | mA    |
|                     |                                   | $T_A = 25^{\circ}C$ , $V_{OUT} = V_{CC}$     | 0                     |        |     | IIIA  |

### AC Electrical Characteristics (Note 2)

 $T_A=25^{\circ}C,\ C_L=50$  pF, unless otherwise noted

| Symbol           | Parameter                        | Conditions            | Min | Тур | Max | Units |  |
|------------------|----------------------------------|-----------------------|-----|-----|-----|-------|--|
| t <sub>pd</sub>  | Propagation Delay                | V <sub>CC</sub> = 5V  |     | 250 | 400 | ns    |  |
|                  | Time to Q from Count Up or Down  | V <sub>CC</sub> = 10V |     | 100 | 160 | 115   |  |
| t <sub>pd</sub>  | Propagation Delay                | V <sub>CC</sub> = 5V  |     | 120 | 200 | ns    |  |
|                  | Time to Q Borrow from Count Down | V <sub>CC</sub> = 10V |     | 50  | 80  |       |  |
| t <sub>pd</sub>  | Propagation Delay                | V <sub>CC</sub> = 5V  |     | 120 | 200 | 20    |  |
|                  | Time to Carry from Count Up      | V <sub>CC</sub> = 10V |     | 50  | 80  | ns    |  |
| t <sub>S</sub>   | Time Prior to Load               | V <sub>CC</sub> = 5V  |     | 100 | 160 | ns    |  |
|                  | that Data Must be Present        | V <sub>CC</sub> = 10V |     | 30  | 50  |       |  |
| t <sub>W</sub>   | Minimum Clear Pulse Width        | V <sub>CC</sub> = 5V  |     | 300 | 480 |       |  |
|                  |                                  | V <sub>CC</sub> = 10V |     | 120 | 190 | ns    |  |
| t <sub>W</sub>   | Minimum Load Pulse Width         | V <sub>CC</sub> = 5V  |     | 100 | 160 |       |  |
|                  |                                  | V <sub>CC</sub> = 10V |     | 40  | 65  | ns    |  |
| t <sub>pd0</sub> | Propagation Delay                | V <sub>CC</sub> = 5V  |     | 300 | 480 | ns    |  |
| t <sub>pd1</sub> | Time to Q from Load              | V <sub>CC</sub> = 10V |     | 120 | 190 |       |  |
| t <sub>W</sub>   | Minimum Count Pulse Width        | V <sub>CC</sub> = 5V  |     | 120 | 200 | ns    |  |
|                  |                                  | V <sub>CC</sub> = 10V |     | 35  | 80  |       |  |
| f <sub>MAX</sub> | Maximum Count Frequency          | V <sub>CC</sub> = 5V  | 2.5 | 4   |     | MHz   |  |
|                  |                                  | V <sub>CC</sub> = 10V | 6   | 10  |     | IVI⊓Z |  |
| t <sub>r</sub>   | Count Rise and Fall Time         | V <sub>CC</sub> = 5V  |     |     | 15  | μs    |  |
| t <sub>f</sub>   |                                  | V <sub>CC</sub> = 10V |     |     | 5   |       |  |
| C <sub>IN</sub>  | Input Capacitance                | (Note 3)              |     | 5   |     | pF    |  |
| C <sub>PD</sub>  | Power Dissipation Capacitance    | (Note 4)              |     | 100 |     | pF    |  |

Note 2: AC Parameters are guaranteed by DC correlated testing.

Note 3: Capacitance is guaranteed by periodic testing.

Note 4: CPD determines the no load AC power consumption of any CMOS device. For complete explanation, see Application Note AN-90.

# **Cascading Packages**





# Timing Diagrams



Note A: Clear outputs to zero.

Note B: Load (preset) to binary thirteen.

Note C: Count up to fourteen, fifteen, carry, zero, one and two.

Note D: Count down to one, zero, borrow, fifteen, fourteen, and thirteen.



Note A: Clear outputs to zero.

Note B: Load (preset) to BCD seven.

Note C: Count up to eight, nine, carry, zero, one, and two.

Note D: Count down to one, zero, borrow, nine, eight, and seven.

Note E: Clear overrides load, data, and count inputs.

 $\textbf{Note F:} \ \textbf{When counting up, count down input must be HIGH; when counting down, count-up input must be HIGH.}$ 



# Counter

## Physical Dimensions inches (millimeters) unless otherwise noted (Continued)



16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N16E

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com