

April 2000 Revised November 2000

# 74LVTH652

# Low Voltage Octal Transceiver/Register with 3-STATE Outputs

#### **General Description**

The LVTH652 consists of bus transceiver circuits with D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus will be clocked into the registers as the appropriate clock pin goes to HIGH logic level. Output Enable pins (OEAB, OEBA) are provided to control the transceiver function. (See Functional Description).

The LVTH652 data inputs include bushold, eliminating the need for external pull-up resistors to hold unused inputs.

This octal transceiver/register is designed for low-voltage (3.3V)  $V_{CC}$  applications, but with the capability to provide a TTL interface to a 5V environment. The LVTH652 is fabricated with an advanced BiCMOS technology to achieve high speed operation similar to 5V ABT while maintaining low power dissipation.

#### **Features**

- $\blacksquare$  Input and output interface capability to systems at 5V  $V_{CC}$
- Bushold data inputs eliminate the need for external pull-up resistors to hold unused inputs
- Live insertion/extraction permitted
- Power Up/Down high impedance provides glitch-free bus loading
- Outputs source/sink -32 mA/+64 mA
- Functionally compatible with the 74 series 652
- Latch-up performance exceeds 500 mA
- ESD performance:

Human-body model > 2000V Machine model > 200V Charged-device model > 1000V

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| 74LVTH652WM  | M24B           | 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide   |
| 74LVTH652MTC | MTC24          | 24-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |

Devices also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

#### **Logic Symbols**





© 2000 Fairchild Semiconductor Corporation

DS012018

www.fairchildsemi.com

# **Pin Descriptions**

# **Connection Diagram**

| Pin Names                      | Description             |
|--------------------------------|-------------------------|
| A <sub>0</sub> -A <sub>7</sub> | Data Register A Inputs/ |
|                                | 3-STATE Outputs         |
| B <sub>0</sub> -B <sub>7</sub> | Data Register B Inputs/ |
|                                | 3-STATE Outputs         |
| CPAB, CPBA                     | Clock Pulse Inputs      |
| SAB, SBA                       | Select Inputs           |
| OEAB, OEBA                     | Output Enable Inputs    |



#### **Truth Table**

(Note 1)

| Inputs |      |        |        |     |     | Inputs/                            | Outputs                            | On another Marks                                     |
|--------|------|--------|--------|-----|-----|------------------------------------|------------------------------------|------------------------------------------------------|
| OEAB   | OEBA | CPAB   | СРВА   | SAB | SBA | A <sub>0</sub> thru A <sub>7</sub> | B <sub>0</sub> thru B <sub>7</sub> | Operating Mode                                       |
| L      | Н    | H or L | H or L | Х   | Х   | Input                              | Input                              | Isolation                                            |
| L      | Н    | \      |        | Х   | Х   |                                    |                                    | Store A and B Data                                   |
| Х      | Н    | \      | H or L | Х   | Х   | Input                              | Not Specified                      | Store A, Hold B                                      |
| Н      | Н    | \      | _      | Х   | Х   | Input                              | Output                             | Store A in Both Registers                            |
| L      | Х    | H or L |        | Х   | Х   | Not Specified                      | Input                              | Hold A, Store B                                      |
| L      | L    | \      | _      | Х   | Х   | Output                             | Input                              | Store B in Both Registers                            |
| L      | L    | Х      | Х      | Х   | L   | Output                             | Input                              | Real-Time B Data to A Bus                            |
| L      | L    | Х      | H or L | Х   | Н   |                                    |                                    | Store B Data to A Bus                                |
| Н      | Н    | Х      | Х      | L   | Х   | Input                              | Output                             | Real-Time A Data to B Bus                            |
| Н      | Н    | H or L | Х      | Н   | Х   |                                    |                                    | Stored A Data to B Bus                               |
| Н      | L    | H or L | H or L | Н   | Н   | Output                             | Output                             | Stored A Data to B Bus and<br>Stored B Data to A Bus |

H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial ~ = LOW to HIGH Clock Transition

Note 1: The data output functions may be enabled or disabled by various signals at OEAB or OEBA inputs. Data input functions are always enabled, i.e., data at the bus pins will be stored on every LOW-to-HIGH transition on the clock inputs.

#### **Logic Diagram**



TO 7 OTHER CHANNELS

Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

www.fairchildsemi.com

### **Functional Description**

In the transceiver mode, data present at the HIGH impedance port may be stored in either the A or B register or both.

The select (SAB, SBA) controls can multiplex stored and real-time.

The examples below demonstrate the four fundamental bus-management functions that can be performed with the LVTH652.

Data on the A or B data bus, or both can be stored in the internal D-type flip-flop by LOW-to-HIGH transitions at the appropriate Clock Inputs (CPAB, CPBA) regardless of the Select or Output Enable Inputs. When SAB and SBA are in the real time transfer mode, it is also possible to store data without using the internal D-type flip-flops by simultaneously enabling OEAB and OEBA. In this configuration each Output reinforces its Input. Thus when all other data sources to the two sets of bus lines are in a HIGH impedance state, each set of bus lines will remain at its last state.



# Absolute Maximum Ratings(Note 2)

| Symbol           | Parameter                        | Value        | Conditions                                            | Units |  |
|------------------|----------------------------------|--------------|-------------------------------------------------------|-------|--|
| V <sub>CC</sub>  | Supply Voltage                   | -0.5 to +4.6 |                                                       | V     |  |
| VI               | DC Input Voltage                 | -0.5 to +7.0 |                                                       | V     |  |
| Vo               | DC Output Voltage                | -0.5 to +7.0 | Output in 3-STATE                                     | V     |  |
|                  |                                  | -0.5 to +7.0 | Output in HIGH or LOW State (Note 3)                  | V     |  |
| I <sub>IK</sub>  | DC Input Diode Current           | -50          | V <sub>I</sub> < GND                                  | mA    |  |
| I <sub>OK</sub>  | DC Output Diode Current          | -50          | V <sub>O</sub> < GND                                  | mA    |  |
| I <sub>O</sub>   | DC Output Current                | 64           | V <sub>O</sub> > V <sub>CC</sub> Output at HIGH State | mA    |  |
|                  |                                  | 128          | V <sub>O</sub> > V <sub>CC</sub> Output at LOW State  | ША    |  |
| I <sub>CC</sub>  | DC Supply Current per Supply Pin | ±64          |                                                       | mA    |  |
| I <sub>GND</sub> | DC Ground Current per Ground Pin | ±128         |                                                       | mA    |  |
| T <sub>STG</sub> | Storage Temperature              | -65 to +150  |                                                       | °C    |  |

# **Recommended Operating Conditions**

| Symbol          | Parameter                                                            | Min | Max | Units |
|-----------------|----------------------------------------------------------------------|-----|-----|-------|
| V <sub>CC</sub> | Supply Voltage                                                       | 2.7 | 3.6 | V     |
| VI              | Input Voltage                                                        | 0   | 5.5 | V     |
| I <sub>OH</sub> | HIGH Level Output Current                                            |     | -32 | mA    |
| I <sub>OL</sub> | LOW Level Output Current                                             |     | 64  | mA    |
| T <sub>A</sub>  | Free-Air Operating Temperature                                       | -40 | 85  | °C    |
| Δt/ΔV           | Input Edge Rate, V <sub>IN</sub> = 0.8V–2.0V, V <sub>CC</sub> = 3.0V | 0   | 10  | ns/V  |

Note 2: Absolute Maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum rated conditions is not implied.

Note 3: I<sub>O</sub> Absolute Maximum Rating must be observed.

#### **DC Electrical Characteristics** T<sub>A</sub> =-40°C to +85°C V<sub>CC</sub> Symbol Units Conditions (V) Max V<sub>IK</sub> Input Clamp Diode Voltage 2.7 -1.2 $I_1 = -18 \text{ mA}$ Input HIGH Voltage 2.7-3.6 2.0 $V_0 \le 0.1V$ or $V_{\mathsf{IH}}$ $V_{IL}$ Input LOW Voltage 2.7-3.6 $V_O \ge V_{CC} - 0.1V$ $V_{CC} - 0.2$ $I_{OH} = -100 \mu A$ Output HIGH Voltage 2.7-3.6 $I_{OH} = -8 \text{ mA}$ 2.4 2.7 $I_{OH} = -32 \text{ mA}$ 3.0 $V_{OL}$ Output LOW Voltage 2.7 ٧ $I_{OL} = 100 \ \mu A$ 27 0.5 V $I_{OL} = 24 \text{ mA}$ 3.0 0.4 $I_{OL} = 16 \text{ mA}$ $\overline{I_{OL}} = 32 \text{ mA}$ 3.0 0.5 3.0 0.55 $I_{OL} = 64 \text{ mA}$ Bushold Input Minimum Drive $V_{I} = 0.8V$ $I_{I(HOLD)}$ -75 $V_1 = 2.0V$ Bushold Input Over-Drive 500 I<sub>I(OD)</sub> 3.0 (Note 4) Current to Change State -500 (Note 5) Input Current 3.6 $V_1 = 5.5V$ Control Pins 3.6 ±1 $V_I = 0V \text{ or } V_{CC}$ $V_I = 0V$ -5 μΑ Data Pins 36 $V_I = V_{CC}$ μΑ Power OFF Leakage Current ±100 $0V \le V_I \text{ or } V_O \le 5.5V$ I<sub>OFF</sub> 0 μΑ Power Up/Down 3-STATE $V_0 = 0.5V \text{ to } 3.0V$ $I_{PU/PD}$ 0-1.5V ±100 Output Current $V_I = GND \text{ or } V_{CC}$ 3-STATE Output Leakage Current 3.6 -5 $V_0 = 0.0V$ 3-STATE Output Leakage Current $V_O = 3.6V$ 3.6 5 3-STATE Output Leakage Current 3.6 10 μΑ $V_{CC} < V_O \le 5.5V$ $I_{OZH}^+$ I<sub>CCH</sub> Power Supply Current 3.6 0.19 Outputs HIGH A or B Port Outputs LOW I<sub>CCL</sub> Power Supply Current 3.6 5 mΑ Power Supply Current 3.6 0.19 Outputs Disabled mΑ $I_{CCZ}$ Power Supply Current 3.6 0.19 mΑ $V_{CC} \le V_O \le 5.5V$ I<sub>CCZ</sub>+ Outputs Disabled Increase in Power Supply Current 0.2 One Input at V<sub>CC</sub> - 0.6V

#### **Dynamic Switching Characteristics** (Note 7)

| Symbol           | Parameter                                    | v <sub>cc</sub> | $T_A = 25^{\circ}C$ |      |     | Units  | Conditions                       |  |
|------------------|----------------------------------------------|-----------------|---------------------|------|-----|--------|----------------------------------|--|
| Cymbol           | rainitei                                     | (V)             | Min                 | Тур  | Max | Oilles | $C_L = 50$ pF, $R_L = 500\Omega$ |  |
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 3.3             |                     | 0.8  |     | V      | (Note 8)                         |  |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | 3.3             |                     | -0.8 |     | V      | (Note 8)                         |  |

Note 7: Characterized in SOIC package. Guaranteed parameter, but not tested.

(Note 6)

Note 8: Max number of outputs defined as (n). n-1 data inputs are driven 0V to 3V. Output under test held LOW.

Other Inputs at V<sub>CC</sub> or GND

Note 4: An external driver must source at least the specified current to switch from LOW-to-HIGH.

Note 5: An external driver must sink at least the specified current to switch from HIGH-to-LOW.

 $<sup>\</sup>textbf{Note 6:} \ \text{This is the increase in supply current for each input that is at the specified voltage level rather than $V_{CC}$ or GND.$ 

#### **AC Electrical Characteristics**

|                   |                                  |                       |               | T <sub>A</sub> = -40°C to +85°C |     |       |     |  |
|-------------------|----------------------------------|-----------------------|---------------|---------------------------------|-----|-------|-----|--|
| Cumah al          | Parameter                        |                       |               |                                 |     |       |     |  |
| Symbol            | Parameter                        | V <sub>CC</sub> = 3.3 | $3V \pm 0.3V$ | $V_{CC} = 2.7V$                 |     | Units |     |  |
|                   |                                  | Min                   | Max           | Min                             | Max | 1     |     |  |
| f <sub>MAX</sub>  | Maximum Clock Frequency          |                       | 150           |                                 | 150 |       | MHz |  |
| t <sub>PLH</sub>  | Propagation Delay Data to Output |                       | 1.8           | 5.6                             | 1.8 | 6.2   |     |  |
| t <sub>PHL</sub>  | Clock to A or B                  |                       | 1.8           | 4.8                             | 1.8 | 5.6   | ns  |  |
| t <sub>PLH</sub>  | Propagation Delay Data to Output |                       | 1.3           | 4.5                             | 1.3 | 4.9   | ns  |  |
| t <sub>PHL</sub>  | Data to A or B                   |                       | 1.3           | 4.6                             | 1.3 | 5.2   | 115 |  |
| t <sub>PLH</sub>  | Propagation Delay Data to Output |                       | 1.5           | 5.5                             | 1.5 | 6.4   | ns  |  |
| t <sub>PHL</sub>  | SBA or SAB to A or B             |                       | 1.5           | 5.4                             | 1.5 | 6.1   | ns  |  |
| t <sub>PZH</sub>  | Output Enable Time               |                       | 1.1           | 5.2                             | 1.1 | 6.5   |     |  |
| $t_{PZL}$         | OE to A                          |                       | 1.1           | 5.6                             | 1.1 | 6.6   | ns  |  |
| t <sub>PHZ</sub>  | Output Disable Time              |                       | 2.0           | 5.5                             | 2.0 | 6.1   | no  |  |
| $t_{PLZ}$         | OE to A                          |                       | 2.0           | 5.5                             | 2.0 | 5.9   | ns  |  |
| t <sub>PZH</sub>  | Output Enable Time               |                       | 1.3           | 4.9                             | 1.3 | 5.7   | ns  |  |
| $t_{PZL}$         | OE to B                          |                       | 1.3           | 5.3                             | 1.3 | 5.8   | 115 |  |
| t <sub>PHZ</sub>  | Output Disable Time              |                       | 1.5           | 5.6                             | 1.5 | 6.7   |     |  |
| $t_{PLZ}$         | OE to B                          |                       | 1.5           | 5.6                             | 1.5 | 6.3   | ns  |  |
| t <sub>W</sub>    | Pulse Duration Clock H           | HIGH or LOW           | 3.3           |                                 | 3.3 |       | ns  |  |
| t <sub>S</sub>    | Setup Time Data H                | IGH before CP         | 1.2           |                                 | 1.5 |       | ns  |  |
|                   | Data LO                          | OW before CP          | 1.6           |                                 | 2.2 |       |     |  |
| t <sub>H</sub>    | Hold Time Data H                 | IGH or LOW after CP   | 0.8           |                                 | 0.8 |       | ns  |  |
| t <sub>OSHL</sub> | Output to Output Skew            |                       |               | 1.0                             |     | 1.0   | ns  |  |
| toslh             | (Note 9)                         |                       |               | 1.0                             |     | 1.0   |     |  |

Note 9: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>).

# Capacitance (Note 10)

| Symbol           | Parameter                | Conditions                               | Typical | Units |  |
|------------------|--------------------------|------------------------------------------|---------|-------|--|
| C <sub>IN</sub>  | Input Capacitance        | $V_{CC} = 0V$ , $V_I = 0V$ or $V_{CC}$   | 4       | pF    |  |
| C <sub>I/O</sub> | Input/Output Capacitance | $V_{CC} = 3.0V$ , $V_O = 0V$ or $V_{CC}$ | 8       | pF    |  |

Note 10: Capacitance is measured at frequency f = 1 MHz, per MIL-STD-883B, Method 3012.





24-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC24

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

www.fairchildsemi.com