

September 1992 Revised March 2005

### 74ABT2541

# Octal Buffer/Line Driver with 25 $\Omega$ Series Resistors in the Outputs

#### **General Description**

The ABT2541 is an octal buffer and line driver designed to drive the capacitive inputs of MOS memory drivers, address drivers, clock drivers, and bus-oriented transmitters/receivers. Functionally identical to the ABT541.

The  $25\Omega$  series resistors in the outputs reduce ringing and eliminate the need for external resistors.

#### **Features**

- Guaranteed output skew
- Guaranteed multiple output switching specifications
- Output switching specified for both 50 pF and 250 pF loads
- Guaranteed simultaneously switching noise level and dynamic threshold performance
- Guaranteed latchup protection
- High impedance glitch free bus loading during entire power up and power down cycle
- Nondestructive hot insertion capability
- Disable time less than enable time to avoid bus

# **Ordering Code:**

| Order Number  | Package Number | Package Description                                                         |
|---------------|----------------|-----------------------------------------------------------------------------|
| 74ABT2541CSC  | M20B           | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide  |
| 74ABT2541CSJ  | M20D           | Pb-Free 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide       |
| 74ABT2541CMSA | MSA20          | 20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3mm Wide       |
| 74ABT2541CMTC | MTC20          | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |

Devices also available in Tape and Reel. Specify by appending "X" to the ordering code. Pb-Free package per JEDEC J-STD-020B.

# **Connection Diagram**



## **Schematic of Each Output**



#### **Pin Descriptions**

| Pin Names                             | Description                      |
|---------------------------------------|----------------------------------|
| $\overline{OE}_1$ , $\overline{OE}_2$ | Output Enable Input (Active LOW) |
| I <sub>0</sub> –I <sub>7</sub>        | Inputs                           |
| O <sub>0</sub> -O <sub>7</sub>        | Outputs                          |

#### **Truth Table**

|                 | Outputs         |   |   |
|-----------------|-----------------|---|---|
| ŌE <sub>1</sub> | OE <sub>2</sub> | 1 |   |
| L               | L               | Н | Н |
| Н               | X               | Χ | Z |
| Х               | Н               | X | Z |
| L               | L               | L | L |

- H = HIGH Voltage Level
- L = LOW Voltage Level X = Immaterial
- Z = High Impedance

© 2005 Fairchild Semiconductor Corporation

www.fairchildsemi.com

# **Absolute Maximum Ratings**(Note 1)

 $\begin{array}{ll} \mbox{Storage Temperature} & -65\mbox{°C to } +150\mbox{°C} \\ \mbox{Ambient Temperature under Bias} & -55\mbox{°C to } +125\mbox{°C} \\ \end{array}$ 

Junction Temperature under Bias  $-55^{\circ}$ C to  $+150^{\circ}$ C  $V_{CC}$  Pin Potential to Ground Pin -0.5V to +7.0V

Input Voltage (Note 2) -0.5V to +7.0V Input Current (Note 2) -30 mA to +5.0 mA

Voltage Applied to Any Output

in the Disabled or

Power-Off State -0.5V to 5.5V in the HIGH State -0.5V to  $V_{CC}$ 

Current Applied to Output

Over Voltage Latchup (I/O)

in LOW State (Max) twice the rated  $I_{OL}$  (mA) DC Latchup Source Current -500 mA

Conditions
Free Air Ambient Temperature

**Recommended Operating** 

Free Air Ambient Temperature -40°C to +85°C Supply Voltage +4.5V to +5.5V

Minimum Input Edge Rate ( $\Delta V/\Delta t$ )

Data Input 50 mV/ns
Enable Input 20 mV/ns

**Note 1:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

#### **DC Electrical Characteristics**

| Symbol           | Param                             | eter            | Min  | Тур | Max  | Units | v <sub>cc</sub> | Conditions                                           |
|------------------|-----------------------------------|-----------------|------|-----|------|-------|-----------------|------------------------------------------------------|
| V <sub>IH</sub>  | Input HIGH Voltage                |                 | 2.0  |     |      | V     |                 | Recognized HIGH Signal                               |
| V <sub>IL</sub>  | Input LOW Voltage                 |                 |      |     | 0.8  | V     |                 | Recognized LOW Signal                                |
| V <sub>CD</sub>  | Input Clamp Diode Vo              | Itage           |      |     | -1.2 | V     | Min             | I <sub>IN</sub> = -18 mA                             |
| V <sub>OH</sub>  | Output HIGH Voltage               |                 | 2.5  |     |      | V     | Min             | I <sub>OH</sub> = -3 mA                              |
|                  |                                   |                 | 2.0  |     |      | V     | Min             | I <sub>OH</sub> = -32 mA                             |
| V <sub>OL</sub>  | Output LOW Voltage                |                 |      |     | 0.8  | V     | Min             | I <sub>OL</sub> = 15 mA                              |
| I <sub>IH</sub>  | Input HIGH Current                |                 |      |     | 1    | μА    | Max             | V <sub>IN</sub> = 2.7V (Note 3)                      |
|                  |                                   |                 |      |     | 1    |       |                 | $V_{IN} = V_{CC}$                                    |
| I <sub>BVI</sub> | Input HIGH Current                |                 |      |     | 7    | μΑ    | Max             | V <sub>IN</sub> = 7.0V                               |
|                  | Breakdown Test                    |                 |      |     |      |       |                 |                                                      |
| I <sub>IL</sub>  | Input LOW Current                 |                 |      |     | -1   | μА    | Max             | V <sub>IN</sub> = 0.5V (Note 3)                      |
|                  |                                   |                 |      |     | -1   |       |                 | V <sub>IN</sub> = 0.0V                               |
| V <sub>ID</sub>  | Input Leakage Test                |                 | 4.75 |     |      | V     | 0.0             | $I_{ID} = 1.9 \mu A$                                 |
|                  |                                   |                 |      |     |      |       |                 | All Other Pins Grounded                              |
| I <sub>OZH</sub> | Output Leakage Curre              | ent             |      |     | 10   | μА    | 0 – 5.5V        | $V_{OUT} = 2.7V; \overline{OE}_n = 2.0V$             |
| I <sub>OZL</sub> | Output Leakage Curre              | ent             |      |     | -10  | μА    | 0 – 5.5V        | $V_{OUT} = 0.5V; \overline{OE}_n = 2.0V$             |
| Ios              | Output Short-Circuit C            | urrent          | -100 |     | -275 | mA    | Max             | V <sub>OUT</sub> = 0.0V                              |
| I <sub>CEX</sub> | Output High Leakage               | Current         |      |     | 50   | μА    | Max             | V <sub>OUT</sub> = V <sub>CC</sub>                   |
| $I_{ZZ}$         | Bus Drainage Test                 |                 |      |     | 100  | μΑ    | 0.0             | V <sub>OUT</sub> = 5.5V; All Others GND              |
| I <sub>CCH</sub> | Power Supply Current              |                 |      |     | 50   | μА    | Max             | All Outputs HIGH                                     |
| I <sub>CCL</sub> | Power Supply Current              | ;               |      |     | 30   | mA    | Max             | All Outputs LOW                                      |
| I <sub>CCZ</sub> | Power Supply Current              | :               |      |     | 50   | μА    | Max             | OE <sub>n</sub> = V <sub>CC</sub> ;                  |
|                  |                                   |                 |      |     |      |       |                 | All Others at V <sub>CC</sub> or GND                 |
| I <sub>CCT</sub> | Additional I <sub>CC</sub> /Input | Outputs Enabled |      |     | 2.5  | mA    |                 | $V_I = V_{CC} - 2.1V$                                |
|                  |                                   | Outputs 3-STATE |      |     | 2.5  | mA    | Max             | Enable Input V <sub>I</sub> = V <sub>CC</sub> - 2.1V |
|                  |                                   | Outputs 3-STATE |      |     | 50   | μА    |                 | Data Input V <sub>I</sub> = V <sub>CC</sub> - 2.1V   |
|                  |                                   |                 |      |     |      |       |                 | All Others at V <sub>CC</sub> or GND                 |
| I <sub>CCD</sub> | Dynamic I <sub>CC</sub>           | No Load         |      |     |      | mA/   | Max             | Outputs OPEN                                         |
|                  | (Note 4)                          |                 |      |     | 0.1  | MHz   |                 | OE <sub>n</sub> = GND (Note 3)                       |
| 1                |                                   |                 |      |     |      |       |                 | One Bit Toggling, 50% Duty Cycle                     |
| i——              |                                   |                 |      |     |      |       |                 | 1                                                    |

10V

Note 3: Guaranteed, but not tested.

Note 4: For 8 bit toggling,  $I_{CCD} < 0.8 \text{ mA/MHz}.$ 

#### **DC Electrical Characteristics**

(SOIC Package)

| Symbol           | Parameter                                    | Min  | Тур  | Max | Units | v <sub>cc</sub> | Conditions $\mathbf{C_L} = 50 \ \mathbf{pF}, \ \mathbf{R_L} = 500 \ \Omega$ |
|------------------|----------------------------------------------|------|------|-----|-------|-----------------|-----------------------------------------------------------------------------|
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> |      | 0.6  | 8.0 | V     | 5.0             | T <sub>A</sub> = 25°C (Note 5)                                              |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -0.5 | -0.4 |     | V     | 5.0             | T <sub>A</sub> = 25°C (Note 5)                                              |
| V <sub>OHV</sub> | Minimum HIGH Level Dynamic Output Voltage    | 2.7  | 3.1  |     | V     | 5.0             | T <sub>A</sub> = 25°C (Note 6)                                              |
| V <sub>IHD</sub> | Minimum HIGH Level Dynamic Input Voltage     | 2.0  | 1.4  |     | V     | 5.0             | T <sub>A</sub> = 25°C (Note 7)                                              |
| V <sub>ILD</sub> | Maximum LOW Level Dynamic Input Voltage      |      | 1.2  | 0.8 | V     | 5.0             | T <sub>A</sub> = 25°C (Note 7)                                              |

Note 5: Max number of outputs defined as (n). n-1 data inputs are driven 0V to 3V. One output at LOW. Guaranteed, but not tested.

Note 6: Max number of data inputs (n) switching. n-1 inputs switching 0V to 3V. Input-under-test switching: 3V to threshold (V<sub>ILD</sub>), 0V to threshold (V<sub>IHD</sub>). Guaranteed, but not tested.

Note 7: Max number of outputs defined as (n). n - 1 data inputs are driven 0V to 3V. One output HIGH. Guaranteed, but not tested.

### **AC Electrical Characteristics**

| Symbol           | Parameter                         | $T_A = +25$ °C $V_{CC} = +5V$ $C_L = 50 \text{ pF}$ |     |     | T <sub>A</sub> = -40°0<br>V <sub>CC</sub> = 4.<br>C <sub>L</sub> = | Units |    |
|------------------|-----------------------------------|-----------------------------------------------------|-----|-----|--------------------------------------------------------------------|-------|----|
|                  |                                   | Min                                                 | Тур | Max | Min                                                                | Max   | I  |
| t <sub>PLH</sub> | Propagation Delay Data to Outputs | 1.0                                                 | 2.3 | 3.6 | 1.0                                                                | 3.6   |    |
| t <sub>PHL</sub> |                                   | 1.0                                                 | 3.3 | 4.1 | 1.0                                                                | 4.1   | ns |
| t <sub>PZH</sub> | Output Enable Time                | 1.5                                                 | 3.7 | 6.0 | 1.5                                                                | 6.0   |    |
| t <sub>PZL</sub> |                                   | 1.5                                                 | 4.3 | 6.5 | 1.5                                                                | 6.5   | ns |
| t <sub>PHZ</sub> | Output Disable Time               | 1.0                                                 | 3.5 | 6.0 | 1.0                                                                | 6.0   | 20 |
| t <sub>PLZ</sub> |                                   | 1.0                                                 | 3.7 | 5.6 | 1.0                                                                | 5.6   | ns |

#### **Extended AC Electrical Characteristics**

(SOIC Package)

| Symbol              | Parameter                | -40°C to +85°C  V <sub>CC</sub> = 4.5V-5.5V  C <sub>L</sub> = 50 pF  8 Outputs Switching  (Note 8) |     | $T_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $V_{CC} = 4.5\text{V} - 5.5\text{V}$ $C_{L} = 250 \text{ pF}$ 1 Output Switching (Note 9) |           | $T_A = -40$ °C to +85 °C<br>$V_{CC} = 4.5V-5.5V$<br>$C_L = 250$ pF<br>8 Outputs Switching<br>(Note 10) |           | Units |     |
|---------------------|--------------------------|----------------------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------|-----------|-------|-----|
|                     |                          | Min                                                                                                | Тур | Max                                                                                                                                             | Min       | Max                                                                                                    | Min       | Max   |     |
| f <sub>TOGGLE</sub> | Maximum Toggle Frequency |                                                                                                    | 100 |                                                                                                                                                 |           |                                                                                                        |           |       | MHz |
| t <sub>PLH</sub>    | Propagation Delay        | 1.5                                                                                                |     | 5.0                                                                                                                                             | 1.5       | 6.0                                                                                                    | 2.5       | 8.5   | ns  |
| t <sub>PHL</sub>    | Data to Outputs          | 1.5                                                                                                |     | 5.5                                                                                                                                             | 1.5       | 10.0                                                                                                   | 2.5       | 11.0  | 115 |
| t <sub>PZH</sub>    | Output Enable Time       | 1.5                                                                                                |     | 6.5                                                                                                                                             | 2.5       | 7.5                                                                                                    | 2.5       | 9.5   | no  |
| $t_{PZL}$           |                          | 1.5                                                                                                |     | 7.0                                                                                                                                             | 2.5       | 11.0                                                                                                   | 2.5       | 12.5  | ns  |
| t <sub>PHZ</sub>    | Output Disable Time      | 1.0                                                                                                |     | 6.0                                                                                                                                             | (Note 11) |                                                                                                        | (Note 11) |       | ns  |
| t <sub>PLZ</sub>    |                          | 1.0                                                                                                |     | 6.0                                                                                                                                             | (1401)    | <del>c</del> 11)                                                                                       | (1401     | e 11) | 115 |

Note 8: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).

Note 9: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors. itors in the standard AC load. This specification pertains to single output switching only.

Note 10: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.

Note 11: The 3-STATE delays are dominated by the RC network ( $500\Omega$ , 250 pF) on the output and have been excluded from the datasheet.

#### Skew

(SOIC Package)

| Symbol                         | Parameter                               | T <sub>A</sub> = -40°C to +85°C  V <sub>CC</sub> = 4.5V-5.5V  C <sub>L</sub> = 50 pF  8 Outputs Switching (Note 12) | T <sub>A</sub> = -40°C to +85°C  V <sub>CC</sub> = 4.5V-5.5V  C <sub>L</sub> = 250 pF  8 Outputs Switching (Note 13) | Units |
|--------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------|
| t <sub>OSHL</sub><br>(Note 14) | Pin to Pin Skew<br>HL Transitions       | 1.3                                                                                                                 | 2.3                                                                                                                  | ns    |
| t <sub>OSLH</sub><br>(Note 14) | Pin to Pin Skew LH Transitions          | 1.0                                                                                                                 | 1.8                                                                                                                  | ns    |
| t <sub>PS</sub><br>(Note 15)   | Duty Cycle<br>LH–HL Skew                | 2.0                                                                                                                 | 5.0                                                                                                                  | ns    |
| t <sub>OST</sub><br>(Note 14)  | Pin to Pin Skew<br>LH/HL Transitions    | 2.0                                                                                                                 | 5.0                                                                                                                  | ns    |
| t <sub>PV</sub><br>(Note 16)   | Device to Device Skew LH/HL Transitions | 2.0                                                                                                                 | 5.0                                                                                                                  | ns    |

Note 12: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.)

Note 13: These specifications guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.

Note 14: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH-to-LOW (t<sub>OSHL</sub>), LOW-to-HIGH (t<sub>OSLH</sub>), or any combination switching LOW-to-HIGH and/or HIGH-to-LOW (t<sub>OST</sub>). The specification is guaranteed but not tested.

Note 15: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

Note 16: Propagation delay variation for a given set of conditions (i.e., temperature and V<sub>CC</sub>) from device to device. This specification is guaranteed but not tested.

## Capacitance

| Symbol                     | Parameter          | Тур | Units | Conditions<br>T <sub>A</sub> = 25°C |
|----------------------------|--------------------|-----|-------|-------------------------------------|
| C <sub>IN</sub>            | Input Capacitance  | 5.0 | pF    | V <sub>CC</sub> = 0V                |
| C <sub>OUT</sub> (Note 17) | Output Capacitance | 9.0 | pF    | V <sub>CC</sub> = 5.0V              |

Note 17: C<sub>OUT</sub> is measured at frequency f = 1 MHz; per MIL-STD-883, Method 3012.

#### **AC Loading** OPEN NEGATIVE $t_{PZL},\,t_{PLZ}$ ALL OTHER 10% 500Ω D.U.T. 90% POSITIVE PULSE 500Ω 10% $V_{\rm M} = 1.5 V$ FIGURE 2. Test Input Signal Levels \*Includes jig and probe capacitance FIGURE 1. Standard AC Test Load Amplitude Rep. Rate tw t<sub>r</sub> t<sub>f</sub> 3.0V 1 MHz 500 ns 2.5 ns 2.5 ns FIGURE 3. Test Input Signal Requirements **AC Waveforms** DATA Vm = 1.5V OUTPUT CONTROL Vm = 1.5V <sup>t</sup>PLH t<sub>PZH</sub> DATA OUT DATA OUT <sup>†</sup>PZL DATA OUT 0.37 FIGURE 4. Propagation Delay Waveforms for FIGURE 6. 3-STATE Output HIGH and **Inverting and Non-Inverting Functions LOW Enable and Disable Times** Vm = 1.5V CLOCK OR Vm = 1.5V CONTROL DATA t<sub>h(L)</sub> INPUT $t_{s(L)}$ $t_{h(H)}$ Vm = 1.5V $t_{s(H)}$ CLOCK OR CONTROL DATA Vm = 1.5V INPUT MR, CLR

www.fairchildsemi.com

Vm = 1.5V

FIGURE 7. Setup Time, Hold Time and Recovery Time Waveforms

FIGURE 5. Propagation Delay, Pulse Width Waveforms

PRE





www.fairchildsemi.com



20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3mm Wide Package Number MSA20

# Physical Dimensions inches (millimeters) unless otherwise noted (Continued)







DIMENSIONS ARE IN MILLIMETERS

#### NOTES:

- A. CONFORMS TO JEDEC REGISTRATION MD-153, VARIATION AC, REF NOTE 6, DATE 7/93.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLDS FLASH, AND TIE BAR EXTRUSIONS.
- D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M. 1982.

# 0 - 8°7 GAGE PLANE 0 - 8°7 SEATING PLANE R0.09nin DETAIL A

MTC20REVD1

# 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC20

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

www.fairchildsemi.com