

Boomer® Audio Power Amplifier Series

93dB (typ)

# Mono, Bridge-Tied Load, Ceramic Speaker Driver with I<sup>2</sup>C Volume Control and Reset

#### **General Description**

The LM48823 is a single supply, mono, ceramic speaker driver with an integrated charge-pump, designed for portable devices, such as cell phones, where board space is at a premium. The LM48823 charge pump allows the device to deliver  $5.4V_{\rm RMS}$  from a single 4.2V supply.

The LM48823 features high power supply rejection ratio (PSRR), 93dB at 217Hz, allowing the device to operate in noisy environments without additional power supply conditioning. Flexible power supply requirements allow operation from 2.0V to 4.5V. The LM48823 features an active low reset input that reverts the device to its default state. Additionally, the LM48823 features a 32-step I<sup>2</sup>C volume control. The low power Shutdown mode reduces supply current consumption to 0.01 $\mu$ A.

The LM48823's superior click and pop suppression eliminates audible transients on power-up/down and during shutdown. The LM48823 is available in an ultra-small 16-bump micro SMD package (2mmx2mm).

## **Key Specifications**

- Output Voltage at  $V_{DD} = 4.2V$ ,  $R_L = 2.2\mu F + 15\Omega THD+N \le 1\%$  5.4V<sub>RMS</sub> (typ)
- Quiescent Power Supply Current at 4.2V
   3.3mA (typ)
- PSRR at 217Hz
- Shutdown current 0.01µA (typ)

#### **Features**

- Integrated Charge Pump
- Bridge-tied Load Output
- High PSRR
- I<sup>2</sup>C Volume and Mode Control
- Reset Input
- Advanced Click-and-Pop Suppression
- Low Supply Current
- Minimum external components
- Micro-power shutdown
- Available in space-saving 16-bump µSMD package

### **Applications**

- Cell phones
- Smart phones
- Portable media devices
- Notebook PCs

Boomer® is a registered trademark of National Semiconductor Corporation. Tru-GND is a trademark of National Semiconductor Corporation.

# **Typical Application**



FIGURE 1. Typical Audio Amplifier Application Circuit



#### TL Package 2mm x 2mm x 0.8mm 16-Bump micro SMD Marking **XYTT** 4 INA I<sup>2</sup>CV<sub>DD</sub> INB $PV_{DD}$ GK6 Pin 1 3 BYPASS RESET SDA C1P 300684g7 Top View XY – Date Code TT - Lot Traceability G – Boomer Family K6 – LM48823TL 2 SGND OUTB SCL PGND 1 C1N SVDD OUTA Vss А В С D 300684e0 **Top View** See NS Package Number TLA1611A

#### **Ordering Information**

| Order Number | Package           | Package DWG # | Transport Media             | MSL Level | Green Status |
|--------------|-------------------|---------------|-----------------------------|-----------|--------------|
| LM48823TL    | 16–Bump micro SMD | TLA1611A      | 250 units on tape and reel  | 1         | NOPB         |
| LM48823TLX   | 16–Bump micro SMD | TLA1611A      | 3000 units on tape and reel | 1         | NOPB         |

**Connection Diagrams** 

#### **TABLE 1. Bump Descriptions**

| Pin Designator | Pin Name           | Pin Function                                                                                                           |
|----------------|--------------------|------------------------------------------------------------------------------------------------------------------------|
| A1             | SV <sub>DD</sub>   | Signal Power Supply                                                                                                    |
| A2             | SGND               | Signal Ground                                                                                                          |
| A3             | BYPASS             | Amplifier Reference Bypass                                                                                             |
| A4             | INA                | Amplifier Inverting input A                                                                                            |
| B1             | OUTA               | Amplifier Inverting output A                                                                                           |
| B2             | OUTB               | Amplifier Non-Inverting Output B                                                                                       |
| B3             | RESET              | Active Low Reset Input. Connect to $V_{DD}$ for normal operation. Toggle between $V_{DD}$ and GND to reset the device. |
| B4             | INB                | Amplifier Non-Inverting Input B                                                                                        |
| C1             | V <sub>SS</sub>    | Charge Pump Output                                                                                                     |
| C2             | SCL                | I <sup>2</sup> C Serial Clock Input                                                                                    |
| C3             | SDA                | I <sup>2</sup> C Serial Data Input                                                                                     |
| C4             | I2CV <sub>DD</sub> | I <sup>2</sup> C Supply Voltage                                                                                        |
| D1             | C1N                | Charge Pump Flying Capacitor Negative Terminal                                                                         |
| D2             | PGND               | Power Ground                                                                                                           |
| D3             | C1P                | Charge Pump Flying Capacitor Positive Terminal                                                                         |
| D4             | PV <sub>DD</sub>   | Power Supply                                                                                                           |

### Absolute Maximum Ratings (Note 1, Note

#### <u>2</u>)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage (Note 1)    | 5.25V                          |
|----------------------------|--------------------------------|
| Storage Temperature        | –65°C to +150°C                |
| Input Voltage              | -0.3V to V <sub>DD</sub> +0.3V |
| Power Dissipation (Note 3) | Internally Limited             |
| ESD Rating (Note 4)        | 8kV                            |
| ESD Rating (Note 5)        | 250V                           |

**Junction Temperature Thermal Resistance**  $\theta_{JA}$  (typ) - (TLA1611A) LM48823

#### **Operating Ratings**

Temperature Range

| $T_{MIN} \leq T_{A} \leq T_{MAX}$ | $-40^{\circ}C \le T_A \le +85^{\circ}C$ |
|-----------------------------------|-----------------------------------------|
| Supply Voltage                    |                                         |
| $PV_{DD}$ and $SV_{DD}$           | $2.0V \le V_{DD} \le 4.5V$              |
| I <sup>2</sup> CV <sub>DD</sub>   | $1.8V \le I^2 CV_{DD} \le 4.5V$         |

Audio Amplifier Electrical Characteristics  $V_{DD} = 4.2V$  (*Note 1, Note 2*) The following specifications apply for  $A_V = 6dB$ ,  $R_L = 2.2\mu F + 15\Omega$ ,  $C1 = C2 = 2.2\mu F$ , f = 1kHz, unless otherwise specified. Limits apply for  $T_A = 25^{\circ}C$ .

|                 |                                       |                                                                | LI                           | M48823                      |                                      |
|-----------------|---------------------------------------|----------------------------------------------------------------|------------------------------|-----------------------------|--------------------------------------|
| Symbol          | Parameter                             | Conditions                                                     | Typical<br>( <i>Note 6</i> ) | Limits<br>( <i>Note 7</i> ) | Units (Limits)                       |
| I <sub>DD</sub> | Quiescent Power Supply<br>Current     | $V_{IN} = 0V, R_L = \infty$                                    | 3.3                          | 4.3                         | mA (max)                             |
| I <sub>SD</sub> | Shutdown Current                      | Shutdown Enabled                                               | 0.01                         | 1                           | μA (max)                             |
| V <sub>OS</sub> | Differential Output Offset<br>Voltage | V <sub>IN</sub> = 0V                                           | 0.5                          | 3                           | mV (max)                             |
| V <sub>IH</sub> | Logic High Input Threshold            | RESET                                                          |                              | 1.4                         | V (min)                              |
| V <sub>IL</sub> |                                       | RESET                                                          |                              | 0.4                         | V (max)                              |
|                 | Coin                                  | Minimum Gain Setting                                           | -70                          |                             | dB                                   |
| A <sub>V</sub>  | Gain                                  | Maximum Gain Setting                                           | 24                           |                             | dB                                   |
| P               |                                       | Maximum Gain Setting                                           | 9                            | 7<br>11                     | kΩ (min)<br>kΩ (max)                 |
| R <sub>IN</sub> | Input Resistance                      | Minimum Gain Setting                                           | 80                           | 64<br>96                    | kΩ (min)<br>kΩ (max)                 |
| Vo              | Output Voltage                        | $R_L = 2.2\mu F+15\Omega$ , THD+N = 1%<br>f = 1kHz<br>f = 5kHz | 5.4<br>3.1                   |                             | V <sub>RMS</sub><br>V <sub>RMS</sub> |
| THD+N           | Total Harmonic Distortion +<br>Noise  | $V_{O} = 4V_{RMS}$                                             | 0.015                        |                             | %                                    |
|                 |                                       | $V_{RIPPLE} = 200 m V_{P-P}$ Sine, Inputs AC GND,              | C <sub>IN</sub> = 1µF, inj   | put referred                | •                                    |
| PSRR            | Power Supply Rejection Ratio          | f = 217Hz<br>f = 1kHz                                          | 93<br>93                     | 82                          | dB (min)<br>dB                       |
| SNR             | Signal-to-Noise-Ratio                 | $P_{OUT} = 40$ mW, $R_L = 16\Omega$<br>f = 1kHz                | 119                          |                             | dB                                   |
| € <sub>OS</sub> | Output Noise                          | AV = 4dB, Input Referred, A-weighted Filter                    | 5.5                          |                             | μV                                   |
| T <sub>WU</sub> | Wake-Up Time                          |                                                                | 200                          |                             | μs                                   |

**I2C Interface Characteristics**  $V_{DD}$  = **3.0V** (*Note 1, Note 2*) The following specifications apply for A<sub>V</sub> = 6dB, R<sub>L</sub> =  $2.2\mu$ F+15 $\Omega$ , C1 = C2 =  $2.2\mu$ F, f = 1kHz, unless otherwise specified. Limits apply for  $T_{\Delta} = 25^{\circ}C$ .

|                 |                            | Parameter Conditions | L                            | Units                                 |          |
|-----------------|----------------------------|----------------------|------------------------------|---------------------------------------|----------|
| Symbol          | Parameter                  |                      | Typical<br>( <i>Note 6</i> ) | Limits ( <i>Note 7</i> )              | (Limits) |
| t <sub>1</sub>  | SCL period                 |                      |                              | 2.5                                   | µs (min) |
| t <sub>2</sub>  | SDA Setup Time             |                      |                              | 100                                   | ns (min) |
| t <sub>3</sub>  | SDA Stable Time            |                      |                              | 0                                     | ns (min) |
| t <sub>4</sub>  | Start Condition Time       |                      |                              | 100                                   | ns (min) |
| t <sub>5</sub>  | Stop Condition Time        |                      |                              | 100                                   | ns (min) |
| V <sub>IH</sub> | Logic High Input Threshold |                      |                              | 0.7 x I <sup>2</sup> CV <sub>DD</sub> | V (min)  |
| V <sub>IL</sub> | Logic Low Input Threshold  |                      |                              | 0.3 x I <sup>2</sup> CV <sub>DD</sub> | V (max)  |

Note 1: .: "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified.

Note 2: The Electrical Characteristics tables list guaranteed specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not guaranteed.

Note 3: The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>.IMAX</sub>, θ<sub>.IA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable power dissipation is  $P_{DMAX} = (T_{JMAX} - T_A) / \theta_{JA}$  or the number given in *Absolute Maximum Ratings*, whichever is lower.

Note 4: Human body model, applicable std. JESD22-A114C.

Note 5: Machine model, applicable std. JESD22-A115-A.

Note 6: Typical values represent most likely parametric norms at  $T_A = +25^{\circ}C$ , and at the *Recommended Operation Conditions* at the time of product characterization and are not guaranteed.

Note 7: Datasheet min/max specification limits are guaranteed by test or statistical analysis.

### **Typical Performance Characteristics**





THD+N vs Output Voltage A<sub>V</sub> = 6dB, Z<sub>L</sub> =  $2.2\mu$ F+15 $\Omega$ , f = 1kHz



300684f3





300684f6



4

5

4

4.5

300684g3

6

300684g1

5

300684f9

LM48823









#### Application Information I<sup>2</sup>C COMPATIBLE INTERFACE

The LM48823 is controlled through an I<sup>2</sup>C compatible serial interface that consists of a serial data line (SDA) and a serial clock (SCL). The clock line is uni-directional. The data line is bi-directional (open drain). The LM48823 and the master can communicate at clock rates up to 400kHz. Figure 2 shows the I<sup>2</sup>C interface timing diagram. Data on the SDA line must be stable during the HIGH period of SCL. The LM48823 is a transmit/receive slave-only device, reliant upon the master to generate the SCL signal. Each transmission sequence is framed by a START condition and a STOP condition (Figure 3). Each data word, device address and data, transmitted over the bus is 8 bits long and is always followed by an acknowledge pulse (Figure 4). The LM48823 device address is 1110110.

#### **I<sup>2</sup>C BUS FORMAT**

The I<sup>2</sup>C bus format is shown in Figure 4. The START signal, the transition of SDA from HIGH to LOW while SCL is HIGH, is generated, alerting all devices on the bus that a device address is being written to the bus.

The 7-bit device address is written to the bus, most significant bit (MSB) first, followed by the  $R/\overline{W}$  bit.  $R/\overline{W} = 0$  indicates the master is writing to the slave device,  $R/\overline{W} = 1$  indicates the master wants to read data from the slave device. Set  $R/\overline{W} = 0$ ; the LM48823 is a WRITE-ONLY device and will not respond to the  $R/\overline{W} = 1$ . The data is latched in on the rising edge of the clock. Each address bit must be stable while SCL is HIGH. After the last address bit is transmitted, the master device releases SDA, during which time, an acknowledge clock pulse is generated by the slave device. If the LM48823 receives the correct address, the device pulls the SDA line low, generating an acknowledge bit (ACK).

Once the master device registers the ACK bit, the 8-bit register data word is sent. Each data bit should be stable while SCL is HIGH. After the 8-bit register data word is sent, the LM48823 sends another ACK bit. Following the acknowledgement of the register data word, the master issues a STOP bit, allowing SDA to go high while SCL is high.



| SCL                   | UΠ        | ШΠ         |                             |              | ЛЛ                  |                   | $\Box$    |                |                    |
|-----------------------|-----------|------------|-----------------------------|--------------|---------------------|-------------------|-----------|----------------|--------------------|
| DA START MSE          | 3 DEVI    | CE ADDRESS | LSB                         | <b>X</b> R/W | аск 🔪 м             | SB I              | REGISTER  | R DATA LSI     | B ACK ST           |
|                       |           |            | FIGURE                      | 4. Exam      | ple Write           | e Sequen          | се        |                | 30                 |
|                       |           |            |                             |              |                     |                   |           |                |                    |
|                       |           | - DC       |                             | BLE 2. D     |                     |                   | Ba        |                |                    |
| Chip Address          | <b>B7</b> | <b>B6</b>  | <b>TA</b><br><b>B5</b><br>1 | E            | evice Ad<br>34<br>0 | ldress<br>B3<br>1 | <b>B2</b> | <b>B1</b><br>0 | <b>B0 R/W</b><br>0 |
| Chip Address          |           | -          | <b>B5</b>                   | E            | <b>34</b><br>0      | <b>B3</b>         | 1         |                |                    |
| Chip Address Register | 1         | -          | <b>B5</b>                   | E            | <b>34</b><br>0      | <b>B3</b>         | 1         |                |                    |

#### GENERAL AMPLIFIER FUNCTION

The LM48823 is a ceramic speaker driver that utilizes National's inverting charge pump technology to deliver over  $15V_{P,P}$  to a 2.2µF ceramic speaker while operating from a single 4.2V supply. The LM48823 features a unique input stage that converts two single-ended audio signals into a mono BTL output. This stereo to mono conversion is useful in applications where a stereo audio source is driving a single ceramic speaker, such as a ringer on a cellular phone. Connect INA and INB as shown in Figure 5 for the stereo-to-mono conversion. When the LM48823 is used with a single-ended mono audio source, connect both INA and INB to the audio source as shown in Figure 6.



#### **VOLUME CONTROL**

#### TABLE 4. Volume Control

| Volume Step | VOL4 | VOL3 | VOL2 | VOL1 | VOL0 | Gain (dB) |
|-------------|------|------|------|------|------|-----------|
| 1           | 0    | 0    | 0    | 0    | 0    | -70       |
| 2           | 0    | 0    | 0    | 0    | 1    | -56       |
| 3           | 0    | 0    | 0    | 1    | 0    | -46       |
| 4           | 0    | 0    | 0    | 1    | 1    | -38       |
| 5           | 0    | 0    | 1    | 0    | 0    | -32       |
| 6           | 0    | 0    | 1    | 0    | 1    | -28       |
| 7           | 0    | 0    | 1    | 1    | 0    | -24       |
| 8           | 0    | 0    | 1    | 1    | 1    | -21       |
| 9           | 0    | 1    | 0    | 0    | 0    | -18       |
| 10          | 0    | 1    | 0    | 0    | 1    | -15       |
| 11          | 0    | 1    | 0    | 1    | 0    | -12       |
| 12          | 0    | 1    | 0    | 1    | 1    | -10       |
| 13          | 0    | 1    | 1    | 0    | 0    | -8        |
| 14          | 0    | 1    | 1    | 0    | 1    | -6        |
| 15          | 0    | 1    | 1    | 1    | 0    | -4        |
| 16          | 0    | 1    | 1    | 1    | 1    | -2        |
| 17          | 1    | 0    | 0    | 0    | 0    | 0         |
| 18          | 1    | 0    | 0    | 0    | 1    | 2         |
| 19          | 1    | 0    | 0    | 1    | 0    | 4         |
| 20          | 1    | 0    | 0    | 1    | 1    | 6         |
| 21          | 1    | 0    | 1    | 0    | 0    | 8         |
| 22          | 1    | 0    | 1    | 0    | 1    | 10        |
| 23          | 1    | 0    | 1    | 1    | 0    | 12        |
| 24          | 1    | 0    | 1    | 1    | 1    | 14        |
| 25          | 1    | 1    | 0    | 0    | 0    | 16        |
| 26          | 1    | 1    | 0    | 0    | 1    | 18        |
| 27          | 1    | 1    | 0    | 1    | 0    | 19        |
| 28          | 1    | 1    | 0    | 1    | 1    | 20        |
| 29          | 1    | 1    | 1    | 0    | 0    | 21        |
| 30          | 1    | 1    | 1    | 0    | 1    | 22        |
| 31          | 1    | 1    | 1    | 1    | 0    | 23        |
| 32          | 1    | 1    | 1    | 1    | 1    | 24        |

#### SHUTDOWN FUNCTION

The LM48823 features a low-power shutdown mode that disables the device, lowering the quiescent current to  $0.01\mu$ A. Set bits B1 (ENABLE\_A) and B2 (ENABLE\_B) to 0 to disable the amplifiers and charge pump. Set both ENABLE\_A and ENABLE\_B to 1 for normal operation. Shutdown mode does not clear the I<sup>2</sup>C register. When re-enabled, the device returns to its previous volume setting. To clear the I<sup>2</sup>C register, either remove power from the device, or toggle RESET (see RE-SET section).

#### RESET

The LM48823 features an active low reset input. Driving  $\overline{\text{RE-SET}}$  low clears the l²C register. Volume control is set to 00000 (-70dB) and both ENABLE\_A and ENABLE\_B are set to 0, disabling the device. While  $\overline{\text{RESET}}$  is low, the LM48823 ignores any l²C data. After the device is reset, and  $\overline{\text{RESET}}$  is driven high, the LM48823 remains in shutdown mode with the volume set to -70dB. Re-enable the device by writing to the l²C register.

#### **PROPER SELECTION OF EXTERNAL COMPONENTS**

#### **Power Supply Bypassing/Filtering**

Proper power supply bypassing is critical for low noise performance and high PSRR. Place the supply bypass capacitors as close to the device as possible. Place a 1µF ceramic capacitor from  $V_{\text{DD}}$  to GND. Additional bulk capacitance may be added as required.

#### **Bypass Capacitor Selection**

The BYPASS capacitor,  $C_{\text{BYPASS}}$ , improves PSRR, noise rejection and output offset. For best results, use a capacitor of identical value to the input coupling capacitors

#### **Charge Pump Capacitor Selection**

Use low ESR ceramic capacitors (less than  $100m\Omega$ ) for optimum performance.

#### **Charge Pump Flying Capacitor (C1)**

The flying capacitor (C1) affects the load regulation and output impedance of the charge pump. A C1 value that is too low results in a loss of current drive, leading to a loss of amplifier headroom. A higher valued C1 improves load regulation and lowers charge pump output impedance to an extent. Above 2.2 $\mu$ F, the R<sub>DS(ON)</sub> of the charge pump switches and the ESR of C1 and C2 dominate the output impedance. A lower value capacitor can be used in systems with low maximum output power requirements.

#### Charge Pump Hold Capacitor (C2)

The value and ESR of the hold capacitor (C2) directly affects the ripple on  $\text{CPV}_{SS}$ . Increasing the value of C2 reduces output ripple. Decreasing the ESR of C2 reduces both output ripple and charge pump output impedance. A lower value capacitor can be used in systems with low maximum output power requirements.

#### Input Capacitor Selection

Input capacitors block the DC component of the audio signal, eliminating any conflict between the DC component of the audio source and the bias voltage of the LM48823. The input capacitors create a high-pass filter with the input resistors  $R_{IN}$ . The -3dB point of the high pass filter is found using Equation (1) below.

$$f = 1 / 2\pi R_{IN}C_{IN} \quad (Hz)$$

Where the value of  $\mathsf{R}_{\mathsf{IN}}$  is given in the Electrical Characteristics Table.

High pass filtering the audio signal helps protect the speakers. When the LM48823 is using a single-ended source, power supply noise on the ground is seen as an input signal. Setting the high-pass filter point above the power supply noise frequencies, 217Hz in a GSM phone, for example, filters out the noise such that it is not amplified and heard on the output. Capacitors with a tolerance of 10% or better are recommended for impedance matching and improved CMRR and PSRR.

#### **PCB Layout Guidelines**

Minimize trace impedance of the power, ground and all output traces for optimum performance. Voltage loss due to trace resistance between the LM48823 and the load results in decreased output power and efficiency. Trace resistance between the power supply and ground has the same effect as a poorly regulated supply, increased ripple and reduced peak output power. Use wide traces for power supply inputs and amplifier outputs to minimize losses due to trace resistance, as well as route heat away from the device. Proper grounding

### LM48823TL Demoboard Bill of Materials

improves audio performance, minimizes crosstalk between channels and prevents switching noise from interfering with the audio signal. Use of power and ground planes is recommended.

Place all digital components and route digital signal traces as far as possible from analog components and traces. Do not run digital and analog traces in parallel on the same PCB layer. If digital and analog signal lines must cross either over or under each other, ensure that they cross in a perpendicular fashion.

| Designator | Quantity | Description                                                |
|------------|----------|------------------------------------------------------------|
| C1, C2     | 2        | 2.2µF ±10% 10V X5R Ceramic Capacitor (603) Panasonic       |
| 01, 02     | 2        | ECJ-1VB1A225K Murata GRM033R6OJ104KE19D                    |
| C3 – C5    | 3        | 1µF ±10% 10V Tantalum Capacitor (402) AVX TACK105M010QTA   |
| C6         | 1        | 4.7µF ±10% 6.3V X5R Ceramic Capacitor (603) Panasonic      |
| 0          | Ι        | ECJ-1VB0J475K Murata GRM188R6OJ475KE19D                    |
| C7, C8     | 2        | 0.1µF ±10% 6.3V X5R Ceramic Capacitor (201) Panasonic ECJ- |
| 07,00      | 2        | ZEB0J104K Murata GRM188R61A225KE34D                        |
| JU1 – JU5  | 5        | 2 Pin Header                                               |
| JU6, JU7   | 3        | 2 Pin Header                                               |
| J1         | 1        | 5-Pin I <sup>2</sup> C Header                              |
| LM4823TL   | 1        | LM48823TL (16-Bump microSMD)                               |



## PC Board Layout







300684f1

300684e8



FIGURE 11: Layer 3



#### FIGURE 13: Bottom Silkscreen

www.national.com

| Revision History                                     |          |                  |  |  |  |  |  |
|------------------------------------------------------|----------|------------------|--|--|--|--|--|
| Rev                                                  | Date     | Description      |  |  |  |  |  |
| 1.0                                                  | 06/27/08 | Initial release. |  |  |  |  |  |
| 1.01 07/15/08 Edited the Ordering Information table. |          |                  |  |  |  |  |  |

Updated some Limits (under Gain) in the Volume Control table.

1.02

10/08/10



# Notes

LM48823

# Notes

For more National Semiconductor product information and proven design tools, visit the following Web sites at: www.national.com

| Pr                             | oducts                       | Desig                           | in Support                     |
|--------------------------------|------------------------------|---------------------------------|--------------------------------|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH® Tools                  | www.national.com/webench       |
| Audio                          | www.national.com/audio       | App Notes                       | www.national.com/appnotes      |
| Clock and Timing               | www.national.com/timing      | Reference Designs               | www.national.com/refdesigns    |
| Data Converters                | www.national.com/adc         | Samples                         | www.national.com/samples       |
| Interface                      | www.national.com/interface   | Eval Boards                     | www.national.com/evalboards    |
| LVDS                           | www.national.com/lvds        | Packaging                       | www.national.com/packaging     |
| Power Management               | www.national.com/power       | Green Compliance                | www.national.com/quality/green |
| Switching Regulators           | www.national.com/switchers   | Distributors                    | www.national.com/contacts      |
| LDOs                           | www.national.com/ldo         | Quality and Reliability         | www.national.com/quality       |
| LED Lighting                   | www.national.com/led         | Feedback/Support                | www.national.com/feedback      |
| Voltage References             | www.national.com/vref        | Design Made Easy                | www.national.com/easy          |
| PowerWise® Solutions           | www.national.com/powerwise   | Applications & Markets          | www.national.com/solutions     |
| Serial Digital Interface (SDI) | www.national.com/sdi         | Mil/Aero                        | www.national.com/milaero       |
| Temperature Sensors            | www.national.com/tempsensors | SolarMagic™                     | www.national.com/solarmagic    |
| PLL/VCO                        | www.national.com/wireless    | PowerWise® Design<br>University | www.national.com/training      |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2010 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959

National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com