## 74LCX125

## Low Voltage Quad Buffer with 5V Tolerant Inputs and Outputs

## Features

■ 5 V tolerant inputs and outputs
■ 2.3V-3.6V $\mathrm{V}_{\mathrm{CC}}$ specifications provided
■ 6.0ns $t_{P D}$ max. ( $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$ ), $10 \mu \mathrm{~A} \mathrm{I}_{\mathrm{CC}} \max$.

- Power down high impedance inputs and outputs
- Supports live insertion/withdrawal ${ }^{(1)}$

■ $\pm 24 \mathrm{~mA}$ output drive $\left(\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}\right)$

- Implements patented noise/EMI reduction circuitry

■ Latch-up performance exceeds JEDEC 78 conditions
■ ESD performance:

- Human body model > 2000V
- Machine model > 100V

■ Leadless DQFN package

## Note:

1. To ensure the high-impedance state during power up or down, $\overline{\mathrm{OE}}$ should be tied to $\mathrm{V}_{\mathrm{CC}}$ through a pull-up resistor: the minimum value of the resistor is determined by the current-sourcing capability of the driver.

## General Description

The LCX125 contains four independent non-inverting buffers with 3-STATE outputs. The inputs tolerate voltages up to 7 V allowing the interface of 5 V systems to 3 V systems.

The 74LCX125 is fabricated with an advanced CMOS technology to achieve high speed operation while maintaining CMOS low power dissipation.

## Ordering Information

| Order Number | Package <br> Number | Package Description |
| :--- | :---: | :--- |
| 74LCX125M | M14A | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |
| 74LCX125SJ | M14D | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide |
| 74LCX125BQX ${ }^{(2)}$ | MLP14A | 14-Terminal Depopulated Quad Very-Thin Flat Pack No Leads (DQFN), JEDEC <br> MO-241, 2.5 x 3.0mm |
| 74LCX125MTC | MTC14 | 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm <br> Wide |

## Note:

2. DQFN package available in Tape and Reel only.

Device also available in Tape and Reel. Specify by appending suffix letter " $X$ " to the ordering number.
All packages are lead free per JEDEC: J-STD-020B standard.

## Connection Diagrams

Pin Assignments for SOIC, SOP, and TSSOP

(Top View)

Pad Assignments for DQFN

(Top Through View)

## Pin Description

| Pin Names | Description |
| :--- | :--- |
| $A_{n}$ | Inputs |
| $\overline{O E}_{n}$ | Output Enable Inputs |
| $O_{n}$ | Outputs |

Logic Symbol
IEEE/IEC


Truth Table

| Inputs |  | Output |
| :---: | :---: | :---: |
| $\overline{\mathbf{O E}}_{\boldsymbol{n}}$ | $\mathbf{A}_{\boldsymbol{n}}$ | $\mathbf{O}_{\boldsymbol{n}}$ |
| L | L | L |
| L | H | H |
| H | X | Z |

$\mathrm{H}=\mathrm{HIGH}$ Voltage Level
$\mathrm{L}=$ LOW Voltage Level
$\mathrm{Z}=$ High Impedance
$\mathrm{X}=$ Immaterial

## Absolute Maximum Ratings

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol | Parameter | Rating |
| :---: | :--- | ---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 V to +7.0 V |
| $\mathrm{~V}_{\mathrm{I}}$ | DC Input Voltage | -0.5 V to +7.0 V |
| $\mathrm{~V}_{\mathrm{O}}$ | DC Output Voltage, <br> Output in 3-STATE | -0.5 V to +7.0 V |
|  | Output in HIGH or LOW State ${ }^{(3)}$ | -0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| $\mathrm{I}_{\mathrm{IK}}$ | DC Input Diode Current, $\mathrm{V}_{\mathrm{I}}<\mathrm{GND}$ | -50 mA |
| $\mathrm{I}_{\mathrm{OK}}$ | DC Output Diode Current <br> $\mathrm{V}_{\mathrm{O}}<$ GND | -50 mA |
|  | $\mathrm{~V}_{\mathrm{O}}>\mathrm{V}_{\mathrm{CC}}$ | +50 mA |
| $\mathrm{I}_{\mathrm{O}}$ | DC Output Source/Sink Current | $\pm 50 \mathrm{~mA}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | DC Supply Current per Supply Pin | $\pm 100 \mathrm{~mA}$ |
| $\mathrm{I}_{\mathrm{GND}}$ | DC Ground Current per Ground Pin | $\pm 100 \mathrm{~mA}$ |
| $\mathrm{~T}_{\mathrm{STG}}$ | Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

## Note:

3. $\mathrm{I}_{\mathrm{O}}$ Absolute Maximum Rating must be observed.

## Recommended Operating Conditions ${ }^{(4)}$

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings.

| Symbol | Parameter | Min. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |  |  | V |
|  | Operating | 2.0 | 3.6 |  |
|  | Data Retention | 1.5 | 3.6 |  |
| $V_{1}$ | Input Voltage | 0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{O}}$ | Output Voltage |  |  | V |
|  | HIGH or LOW State | 0 | $\mathrm{V}_{\mathrm{CC}}$ |  |
|  | 3-STATE | 0 | 5.5 |  |
| $\mathrm{I}_{\mathrm{OH}} / \mathrm{I}_{\mathrm{OL}}$ | Output Current |  |  | mA |
|  | $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}-3.6 \mathrm{~V}$ |  | $\pm 24$ |  |
|  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}-3.0 \mathrm{~V}$ |  | $\pm 12$ |  |
|  | $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}-2.7 \mathrm{~V}$ |  | $\pm 8$ |  |
| $\mathrm{T}_{\mathrm{A}}$ | Free-Air Operating Temperature | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |
| $\Delta \mathrm{t} / \Delta \mathrm{V}$ | Input Edge Rate, $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}-2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V}$ | 0 | 10 | ns/V |

## Note:

4. Unused inputs must be held HIGH or LOW. They may not float.

## DC Electrical Characteristics

| Symbol | Parameter | $\mathrm{V}_{\mathrm{Cc}}(\mathrm{V})$ | Conditions | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. |  |
| $\mathrm{V}_{\mathrm{IH}}$ | HIGH Level Input Voltage | 2.3-2.7 |  | 1.7 |  | V |
|  |  | 2.7-3.6 |  | 2.0 |  |  |
| VIL | LOW Level Input Voltage | 2.3-2.7 |  |  | 0.7 | V |
|  |  | 2.7-3.6 |  |  | 0.8 |  |
| $\mathrm{V}_{\mathrm{OH}}$ | HIGH Level Output Voltage | 2.3-3.6 | $\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CC}}-0.2$ |  | V |
|  |  | 2.3 | $\mathrm{I}_{\mathrm{OH}}=-8 \mathrm{~mA}$ | 1.8 |  |  |
|  |  | 2.7 | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA}$ | 2.2 |  |  |
|  |  | 3.0 | $\mathrm{I}_{\mathrm{OH}}=-18 \mathrm{~mA}$ | 2.4 |  |  |
|  |  |  | $\mathrm{l}_{\mathrm{OH}}=-24 \mathrm{~mA}$ | 2.2 |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | LOW Level Output Voltage | 2.3-3.6 | $\mathrm{I}_{\mathrm{OL}}=100 \mu \mathrm{~A}$ |  | 0.2 | V |
|  |  | 2.3 | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.6 |  |
|  |  | 2.7 | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.4 |  |
|  |  | 3.0 | $\mathrm{I}_{\mathrm{OL}}=16 \mathrm{~mA}$ |  | 0.4 |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  | 0.55 |  |
| 1 | Input Leakage Current | 2.3-3.6 | $0 \leq \mathrm{V}_{1} \leq 5.5 \mathrm{~V}$ |  | $\pm 5.0$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{OZ}}$ | 3-STATE Output Leakage | 2.3-3.6 | $\begin{aligned} & 0 \leq \mathrm{V}_{\mathrm{O}} \leq 5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \end{aligned}$ |  | $\pm 5.0$ | $\mu \mathrm{A}$ |
| IOFF | Power-Off Leakage Current | 0 | $\mathrm{V}_{1}$ or $\mathrm{V}_{\mathrm{O}}=5.5 \mathrm{~V}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Quiescent Supply Current | 2.3-3.6 | $\mathrm{V}_{1}=\mathrm{V}_{\text {CC }}$ or GND |  | 10 | $\mu \mathrm{A}$ |
|  |  |  | $3.6 \mathrm{~V} \leq \mathrm{V}_{\mathrm{l}}, \mathrm{V}_{\mathrm{O}} \leq 5.5 \mathrm{~V}^{(5)}$ |  | $\pm 10$ |  |
| $\Delta_{\text {CC }}$ | Increase in $\mathrm{I}_{\text {CC }}$ per Input | 2.3-3.6 | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}-0.6 \mathrm{~V}$ |  | 500 | $\mu \mathrm{A}$ |

## Note:

5. Outputs disabled or 3-STATE only.

## AC Electrical Characteristics

| Symbol | Parameter | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V} \pm 0.2 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF} \end{gathered}$ |  |  |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Propagation Delay | 1.5 | 6.0 | 1.5 | 6.5 | 1.5 | 7.2 | ns |
| $\mathrm{t}_{\text {PZL }}, \mathrm{t}_{\text {PZH }}$ | Output Enable Time | 1.5 | 7.0 | 1.5 | 8.0 | 1.5 | 9.1 | ns |
| $\mathrm{t}_{\text {PLZ }}, \mathrm{t}_{\text {PHZ }}$ | Output Disable Time | 1.5 | 6.0 | 1.5 | 7.0 | 1.5 | 7.2 | ns |
| $\mathrm{t}_{\text {OSHL }}$, $\mathrm{t}_{\text {OSLH }}$ | Output to Output Skew ${ }^{(6)}$ |  | 1.0 |  |  |  |  | ns |

## Note:

6. Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW ( $\mathrm{t}_{\mathrm{OSHL}}$ ) or LOW-to-HIGH ( $\mathrm{t}_{\mathrm{OSLH}}$ ).

Dynamic Switching Characteristics

| Symbol | Parameter | $\mathrm{V}_{\mathrm{cc}}(\mathrm{V})$ | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typical |  |
| $V_{\text {OLP }}$ | Quiet Output Dynamic Peak V OL | 3.3 | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{V}_{\text {IH }}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}$ | 0.8 | V |
|  |  | 2.5 | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \mathrm{V}_{\mathrm{IH}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}$ | 0.6 |  |
| $\mathrm{V}_{\text {OLV }}$ | Quiet Output Dynamic Valley V OL | 3.3 | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{V}_{\mathrm{IH}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}$ | -0.8 | V |
|  |  | 2.5 | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \mathrm{V}_{\mathrm{IH}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}$ | -0.6 |  |

Capacitance

| Symbol | Parameter | Conditions | Typical | Units |
| :---: | :--- | :--- | :---: | :---: |
| $\mathrm{C}_{I N}$ | Input Capacitance | $\mathrm{V}_{\mathrm{CC}}=$ Open, $\mathrm{V}_{\mathrm{I}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}}$ | 7.0 | pF |
| $\mathrm{C}_{\mathrm{OUT}}$ | Output Capacitance | $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}}$ | 8.0 | pF |
| $\mathrm{C}_{\mathrm{PD}}$ | Power Dissipation Capacitance | $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}}, \mathrm{f}=10 \mathrm{MHz}$ | 25.0 | pF |

AC Loading and Waveforms (Generic for LCX Family)


| Test | Switch |
| :---: | :--- |
| $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Open |
| $\mathrm{t}_{\text {PZL }}, \mathrm{t}_{\mathrm{PLZ}}$ | 6 V at $\mathrm{V}_{\mathrm{CC}}=3.3 \pm 0.3 \mathrm{~V}$ <br> $\mathrm{~V}_{\mathrm{CC}} \times 2$ at $\mathrm{V}_{\mathrm{CC}}=2.5 \pm 0.2 \mathrm{~V}$ |
| $\mathrm{t}_{\text {PZH, }}, \mathrm{t}_{\mathrm{PHZ}}$ | GND |

Figure 1. AC Test Circuit ( $C_{L}$ includes probe and jig capacitance)


Waveform for Inverting and Non-Inverting Functions


Propagation Delay. Pulse Width and $\mathrm{t}_{\mathrm{rec}}$ Waveforms
Setup Time, Hold Time and Recovery Time for Logic


3-STATE Output High Enable and Disable Times for Logic



3-STATE Output Low Enable and Disable Times for Logic


$$
\mathrm{t}_{\text {rise }} \text { and } \mathrm{t}_{\text {fall }}
$$

|  | $\mathbf{V}_{\mathbf{C C}}$ |  |  |
| :---: | :---: | :---: | :---: |
| Symbol | $\mathbf{3 . 3 V} \mathbf{0 . 3} \mathbf{V}$ | $\mathbf{2 . 7 V}$ | $\mathbf{2 . 5 V} \pm \mathbf{0 . 2 V}$ |
| $\mathrm{V}_{\mathrm{mi}}$ | 1.5 V | 1.5 V | $\mathrm{~V}_{\mathrm{CC}} / 2$ |
| $\mathrm{~V}_{\mathrm{mo}}$ | 1.5 V | 1.5 V | $\mathrm{~V}_{\mathrm{CC}} / 2$ |
| $\mathrm{~V}_{\mathrm{x}}$ | $\mathrm{V}_{\mathrm{OL}}+0.3 \mathrm{~V}$ | $\mathrm{~V}_{\mathrm{OL}}+0.3 \mathrm{~V}$ | $\mathrm{~V}_{\mathrm{OL}}+0.15 \mathrm{~V}$ |
| $\mathrm{~V}_{\mathrm{y}}$ | $\mathrm{V}_{\mathrm{OH}}-0.3 \mathrm{~V}$ | $\mathrm{~V}_{\mathrm{OH}}-0.3 \mathrm{~V}$ | $\mathrm{~V}_{\mathrm{OH}}-0.15 \mathrm{~V}$ |

Figure 2. Waveforms (Input Characteristics; $f=1 \mathrm{MHz}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=3 \mathrm{~ns}$ )


## Tape and Reel Specification

## Tape Format for DQFN

| Package Designator | Tape Section | Number of Cavities | Cavity Status | Cover Tape Status |
| :---: | :---: | :---: | :---: | :---: |
| BQX | Leader (Start End) | 125 (Typ.) | Empty | Sealed |
|  | Carrier | 3000 | Filled | Sealed |
|  | Trailer (Hub End) | 75 (Typ.) | Empty | Sealed |

Tape Dimensions inches (millimeters)


NOTES: unless otherwise specified

1. Cummulative pitch for feeding holes and cavities (chip pockets) not to exceed $0.008[0.20]$ over 10 pitch span.
2. Smallest allowable bending radius.
3. Thru hole inside cavity is centered within cavity.
4. Tolerance is $\pm 0.002[0.05]$ for these dimensions on all 12 mm tapes.

5 . Ao and Bo measured on a plane $0.120[0.30]$ above the bottom of the pocket
6. Ko measured from a plane on the inside bottom of the pocket to the top surface of the carrier.
7. Pocket position relative to sprocket hole measured as true position of pocket. Not pocket hole.
8. Controlling dimension is millimeter. Diemension in inches rounded.

Reel Dimensions inches (millimeters)


| Tape Size | $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{D}$ | $\mathbf{N}$ | W1 | W2 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 12 mm | $13.0(330.0)$ | $0.059(1.50)$ | $0.512(13.00)$ | $0.795(20.20)$ | $2.165(55.00)$ | $0.488(12.4)$ | $0.724(18.4)$ |

## Physical Dimensions



Figure 3. 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings:
http://www.fairchildsemi.com/packaging/

## Physical Dimensions (Continued)



LAND PATTERN RECOMMENDATION


DIMENSIONS ARE IN MILLIMETERS

NOTES:
A. CONFORMS TO EIAJ EDR-7320 REGISTRATION, ESTABLISHED IN DECEMBER, 1998
B. DIMENSIONS ARE IN MILLIMETERS.
C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS.


DETAIL A
M14DREVC

Figure 4. 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings:
http://www.fairchildsemi.com/packaging/

## Physical Dimensions (Continued)



RECOMMENDED LAND PATTERN


BOTTOM VIEW

## NOTES:

A. CONFORMS TO JEDEC REGISTRATION MO-241, VARIATION AA
B. DIMENSIONS ARE IN MILLIMETERS.
C. DIMENSIONS AND TOLERANCES PER

ASME Y14.5M, 1994
MLP14ArevA
Figure 5. 14-Terminal Depopulated Quad Very-Thin Flat Pack No Leads (DQFN), JEDEC MO-241, $2.5 \times 3.0 \mathrm{~mm}$
Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision andlor date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings:
http://www.fairchildsemi.com/packagingl

Physical Dimensions (Continued)


NOTES:
A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION AB, REF NOTE 6
B. DIMENSIONS ARE IN MILLIMETERS

C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS
D. DIMENSIONING AND TOLERANCES PER ANSI Y14.5M, 1982
E. LANDPATTERN STANDARD: SOP65P640X110-14M
F. DRAWING FILE NAME: MTC14REV6

Figure 6. 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision andlor date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings.
http://www.fairchildsemi.com/packaging/

## FAIRCHILD

SEMICONDUCTOR*

## TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

| ACEx $^{\circledR}$ | FPS $^{\text {TM }}$ | PDP-SPM $^{\text {TM }}$ | SupreMOS |
| :--- | :--- | :--- | :--- |
| Build it Now |  |  |  |
| CorePLUS |  |  |  |
| TM | FRFET $^{\text {TM }}$ | Power220 |  |
| CROSSVOLT |  |  |  |

* EZSWITCH ${ }^{\text {TM }}$ and FlashWriter ${ }^{\circledR}$ are trademarks of System General Corporation, used under license by Fairchild Semiconductor.


## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

## As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

PRODUCT STATUS DEFINITIONS
Definition of Terms

| Datasheet Identification | Product Status | Definition |
| :--- | :--- | :--- |
| Advance Information | Formative or In Design | This datasheet contains the design specifications for product <br> development. Specifications may change in any manner without notice. |
| Preliminary | First Production | This datasheet contains preliminary data; supplementary data will be <br> published at a later date. Fairchild Semiconductor reserves the right to <br> make changes at any time without notice to improve design. |
| No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor <br> reserves the right to make changes at any time without notice to improve <br> the design. |
| Obsolete | Not In Production | This datasheet contains specifications on a product that has been <br> discontinued by Fairchild Semiconductor. The datasheet is printed for <br> reference information only. |

