

# **FMS6400**

# **Dual Channel Video Drivers with Integrated Filters and Composite Video Summer**

#### **Features**

- 7.1 MHz 5th order Y,C filters with composite summer
- Selectable for 0dB or 6dB gain
- 50dB stopband attenuation at 27MHz on Y, C and CV outputs
- Better than 0.1 dB flatness to 4.5MHz on Y,C and CV outputs
- No external frequency selection components or clocks
- < 5ns group delay deviation on Y, C and CV outputs
- AC-Coupled Inputs
- AC or DC-Coupled Outputs
- Capable of PAL frequency selection components or clocks
- 0.3% / 0.2° differential gain/phase on Y,C and CV channels
- Integrated DC restore circuitry with low tilt
- Lead (Pb) Free SOIC-8 Package

### **Applications**

- Cable and Satellite set top boxes
- DVD players
- Personal Video Recorders (PVR)
- Video On Demand (VOD)

### **Description**

The FMS6400 is a dual Y/C 5th order Butterworth lowpass video filter optimized for minimum overshoot and flat group delay. The device also contains a summing circuit to generate filtered composite video. In a typical application, the Y and C input signals from DACs are AC coupled into the filters. Both channels have DC restore circuitry to clamp the DC input levels during video sync. The Y and C channels use separate feedback clamps. The clamp pulse is derived from the Y channel.

All outputs are capable of driving  $2V_{pp}$ , AC or DC coupled, into either a single or dual video load. A single video load consists of a series  $75\Omega$  impedance matching resistor connected to a terminated  $75\Omega$  line. This presents a total of  $150\Omega$  of loading to the part. A dual load would be two of these in parallel which would present a total of  $75\Omega$  to the part. The gain of the Y, C and CV signals can be selected for 0dB or 6dB with  $1V_{pp}$  input levels. All video channels are clamped during sync to establish the appropriate output voltage reference levels.

The FMS6400 typical cutoff frequency is 7.1MHz. Option for a lower cutoff frequency of 5MHz is available. Please refer to the FMS6400-1 datasheet for further information.

## **Block Diagrams**



1

# **Pin Configuration**

# Pin Assignments



| Pin# | Pin               | Туре   | Description                                                                                                                                   |
|------|-------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Y <sub>IN</sub>   | Input  | Luminance (Luma) Input: In a typical system, this pin is connected to the Luma or composite video output pin from the external video encoder. |
| 2    | ASEL              | Input  | Channel Gain Select. '0'= 0dB, '1' = 6dB                                                                                                      |
| 3    | GND               | Input  | Must be tied to Ground                                                                                                                        |
| 4    | C <sub>IN</sub>   | Input  | Chrominance (Chroma) Input: In a typical system, this pin is connected to the Chroma output pin from the external video encoder.              |
| 5    | C <sub>OUT</sub>  | Output | Filtered Chrominance Video Output from the $C_{\text{IN}}$ channel.                                                                           |
| 6    | CV <sub>OUT</sub> | Output | Composite Video Output: This pin is the sum of $Y_{OUT}$ and $C_{OUT}$ .                                                                      |
| 7    | VCC               | Input  | +5V supply                                                                                                                                    |
| 8    | Y <sub>OUT</sub>  | Output | Filtered Luminance Output from the Y <sub>IN</sub> channel.                                                                                   |

# **Typical Application Diagram**



Figure 1. AC or DC-Coupled Application Diagram

# **Absolute Maximum Ratings**

| Parameter                                     | Min. | Max.                  | Unit |
|-----------------------------------------------|------|-----------------------|------|
| DC Supply Voltage                             | -0.3 | 6                     | V    |
| Analog and Digital I/O                        | -0.3 | V <sub>cc</sub> + 0.3 | V    |
| Output Current Any One Channel, Do Not Exceed |      | 40                    | mA   |

#### Note:

Functional operation under any of these conditions in NOT implied. Performance and reliability are guaranteed only if operating conditions are not exceeded.

# **Reliability Information**

| Parameter                                                                                    | Min. | Тур. | Max. | Unit |
|----------------------------------------------------------------------------------------------|------|------|------|------|
| Junction Temperature                                                                         |      |      | 150  | °C   |
| Storage Temperature Range                                                                    | -65  |      | 150  | °C   |
| Lead Temperature (Soldering, 10s)                                                            |      |      | 300  | °C   |
| Thermal Resistance (Theta <sub>JA</sub> ), JEDEC Standard Multi-Layer Test Boards, Still Air |      | 115  |      | °C/W |

# **Recommended Operating Conditions**

| Parameter                   | Min. | Тур. | Max. | Unit |
|-----------------------------|------|------|------|------|
| Operating Temperature Range | 0    |      | 70   | °C   |
| Supply Voltage Range        | 4.75 | 5.0  | 5.25 | V    |

**3** www.fairchildsemi.com

#### **DC Electrical Characteristics**

 $T_c$  = 25°C,  $V_{cc}$  = 5V,  $V_{in}$  = 1V<sub>pp</sub>, ASEL = 1 (6dB gain), all inputs AC coupled with 0.1uF, all outputs AC coupled with 220uF into 150 $\Omega$  loads, referenced to 400kHz; unless otherwise noted.

| Symbol          | Parameter                    | Conditions       | Min. | Тур. | Max | Units    |
|-----------------|------------------------------|------------------|------|------|-----|----------|
| I <sub>CC</sub> | Supply Current <sup>1</sup>  | No load          |      | 50   | 60  | mA       |
| V <sub>i</sub>  | Input Voltage Max            |                  |      | 1.4  |     | $V_{pp}$ |
| PSRR            | Power Supply Rejection Ratio | All channels, DC |      | 60   |     | dB       |

#### **AC Electrical Characteristics**

 $T_c$  = 25°C,  $V_{cc}$  = 5V,  $V_{in}$  = 1V<sub>pp</sub>, ASEL = 1 (6dB gain), all inputs AC coupled with 0.1uF, all outputs AC coupled with 220uF into 150 $\Omega$  loads, referenced to 400kHz; unless otherwise noted.

| Symbol             | Parameter                                                 | Conditions                                      | Min.  | Тур. | Max  | Units |
|--------------------|-----------------------------------------------------------|-------------------------------------------------|-------|------|------|-------|
| AV <sub>0dB</sub>  | Channel Gain <sup>1</sup>                                 | All Channels, ASEL = 0                          | -0.25 | 0    | 0.6  | dB    |
| AV <sub>6dB</sub>  | Channel Gain <sup>1</sup>                                 | All Channels, ASEL = 1                          | 5.75  | 6.0  | 6.25 | dB    |
| C <sub>sync</sub>  | C <sub>OUT</sub> Output Level (during sync) <sup>1</sup>  | Sync present on Y <sub>IN</sub>                 |       | 1.0  | 1.3  | V     |
| Y <sub>sync</sub>  | Y <sub>OUT</sub> Output Level (during sync) <sup>1</sup>  | Sync present on Y <sub>IN</sub>                 |       | 0.35 | 0.5  | V     |
| CV <sub>sync</sub> | CV <sub>OUT</sub> Output Level (during sync) <sup>1</sup> | Sync present on Y <sub>IN</sub>                 |       | 0.35 | 0.5  | V     |
| T <sub>CLAMP</sub> | Clamp Response Time (Y channel)                           | Settled to within 10mV                          |       | 10   |      | ms    |
| f <sub>FLAT</sub>  | Gain Flatness to 4.5MHz                                   | All Channels                                    |       | 0    |      | dB    |
| f <sub>C</sub>     | -3dB Bandwidth <sup>1</sup>                               | All Channels                                    | 6.7   | 7.1  |      | MHz   |
| f <sub>SB</sub>    | Stopband Attenuation <sup>1</sup>                         | All Channels at 27MHz                           | 42    | 50   |      | dB    |
| dG                 | Differential Gain                                         | All Channels                                    |       | 0.3  |      | %     |
| dP                 | Differential Phase                                        | All Channels                                    |       | 0.2  |      | deg   |
| THD                | Output Distortion                                         | V <sub>OUT</sub> = 1.4V <sub>pp</sub> , 3.58MHz |       | 0.2  |      | %     |
| X <sub>TALK</sub>  | Crosstalk                                                 | 3.58MHz                                         |       | -50  |      | dB    |
| SNR                | Signal-to-Noise Ratio<br>All Channels                     | NTC-7 weighting, 4.2MHz LP, 100kHz HP           |       | 81   |      | dB    |
| t <sub>pd</sub>    | Propagation Delay                                         | All Channels                                    |       | 115  |      | ns    |
| GD                 | Group Delay Deviation                                     | All Channels at 3.58MHz                         |       | 3    |      | ns    |
| t <sub>SKEW</sub>  | Skew Between Y <sub>OUT</sub> and C <sub>OUT</sub>        | at 1MHz                                         |       | 0    |      | ns    |
| t <sub>CLGCV</sub> | Chroma-Luma Gain CV <sub>OUT</sub> <sup>1</sup>           | f = 3.58MHz (ref to Y <sub>IN</sub> at 400kHz)  | 96    | 100  | 104  | %     |
| t <sub>CLDCV</sub> | Chroma-Luma Delay CV <sub>OUT</sub>                       | f = 3.58MHz (ref to Y <sub>IN</sub> at 400kHz)  |       | 3    |      | ns    |

#### Notes:

1. 100% tested at 25°C

# **Applications Information**

#### **Functional Description**

This product is a two channel monolithic continuous time video filter designed for reconstructing the luminance and chrominance signals from an S-Video D/A source. Composite video output is generated by summing the Y and C outputs. The chip is designed to have AC coupled inputs and will work equally well with either AC or DC coupled outputs.

The reconstruction filters provide a 5th order Butterworth response with group delay equalization. This provides a maximally flat response in terms of delay and amplitude. Each of the three outputs is capable of driving  $2V_{pp}$  into a  $75\Omega$  load.

All channels are clamped during the sync interval to set the appropriate minimum output dc level. With this operation the effective input time constant is greatly reduced, which allows for the use of small low cost coupling capacitors. The net effect is that the input will settle to 10mV in 10ms for any DC shifts present in the input video signal.

In most applications the input coupling capacitors are  $0.1\mu\text{F}$ . The Y and C inputs typically sink  $1\mu\text{A}$  of current during active video, which normally tilts a horizontal line by 2mV at the Y output. During sync, the clamp restores this leakage current by sourcing an average of  $20\mu\text{A}$  over the clamp interval. Any change in the coupling capacitor values will affect the amount of tilt per line. Any reduction in tilt will come with an increase in settling time.

#### Luminance (Y) I/O

The typical luma input is driven by either a low impedance source of  $1V_{pp}$  or the output of a  $75\Omega$  terminated line driven by the output of a current DAC. In either case, the input must be capacitively coupled to allow the sync-detect and DC restore circuitry to operate properly.

All outputs are capable of driving 2Vpp, AC or DC coupled, into either a single or dual video load. A single video load consists of a series  $75\Omega$  impedance matching resistor connected to a terminated  $75\Omega$  line, this presents a total of  $150\Omega$  of loading to the part. A dual load would be two of these in parallel which would present a total of  $75\Omega$  to the part.

Channel gain of 0dB on all channels can be selected by tying pin 2 to ground. Channel gain of 6dB on all channels can be selected by tying pin 2 to  $V_{CC}$ . Both gain settings assume standard input video levels of  $1V_{DD}$ .

#### Chrominance (C) I/O

The chrominance input can be driven in the same manner as the luminance input but is typically only a  $0.7V_{pp}$  signal.

Since the chrominance signal doesn't contain any DC content, the output signal can be AC coupled using as small as a  $0.1\mu F$  capacitor if DC coupling is not desired.

#### Composite Video (CV) Output

The composite video output driver is same as the other outputs.

#### **Layout Considerations**

General layout and supply bypassing play major roles in high frequency performance and thermal characteristics. Fairchild offers a demonstration board, FMS6400DEMO, to use as a guide for layout and to aid in device testing and characterization. The FMS6400DEMO is a 4-layer board with a full power and ground plane. For optimum results, follow the steps below as a basis for high frequency layout:

- Include  $10\mu F$  and  $0.1\mu F$  ceramic bypass capacitors
- Place the 10μF capacitor within 0.75 inches of the power pin
- Place the 0.1µF capacitor within 0.1 inches of the power pin
- If using DC-coupled outputs, use a large ground plane to help dissipate heat
- · Minimize all trace lengths to reduce series inductances

5 www.fairchildsemi.com

# **Mechanical Dimensions**

#### SOIC-8









| SOIC-8 |          |      |  |  |  |
|--------|----------|------|--|--|--|
| SYMBOL | MIN      | MAX  |  |  |  |
| A1     | 0.10     | 0.25 |  |  |  |
| В      | 0.36     | 0.46 |  |  |  |
| С      | 0.19     | 0.25 |  |  |  |
| D      | 4.80     | 4.98 |  |  |  |
| E      | 3.81     | 3.99 |  |  |  |
| е      | 1.27 BSC |      |  |  |  |
| Н      | 5.80     | 6.20 |  |  |  |
| h      | 0.25     | 0.50 |  |  |  |
| L      | 0.41     | 1.27 |  |  |  |
| Α      | 1.52     | 1.72 |  |  |  |
|        | 0°       | 8°   |  |  |  |
| ZD     | 0.53 ref |      |  |  |  |
| A2     | 1.37     | 1.57 |  |  |  |

- NOTE:

  1. All dimensions are in millimeters.
  2. Lead coplanarity should be 0 to 0.10mm (.004") max.
  3. Package surface finishing:
  (2.1) Top: matte (charmilles #18~30).
  (2.2) All sides: matte (charmilles #18~30).
  (2.3) Bottom: smooth or matte (charmilles #18~30).
  4. All dimensions excluding mold flashes and end flash from the package body shall not exceed 0.152mm (.006) per side (D).

# **Ordering Information**

| Model   | Part Number | Lead Free | Package | Container | Pack<br>Qty |
|---------|-------------|-----------|---------|-----------|-------------|
| FMS6400 | FMS6400CS   | Yes       | SOIC-8  | Rail      | 95          |
| FMS6400 | FMS6400CSX  | Yes       | SOIC-8  | Reel      | 2500        |

Temperature range for all parts: 0°C to 70°C.

#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACEx™                                | FACT Quiet Series™             | ISOPLANAR™          | РОР™                | SuperFET™              |
|--------------------------------------|--------------------------------|---------------------|---------------------|------------------------|
| ActiveArray™                         | FAST®                          | LittleFET™          | Power247™           | SuperSOT™-3            |
| Bottomless™                          | FASTr™                         | MICROCOUPLER™       | PowerTrench®        | SuperSOT™-6            |
| CoolFET™                             | FPS™                           | MicroFET™           | QFET®               | SuperSOT™-8            |
| CROSSVOLT™                           | FRFET™                         | MicroPak™           | QS <sup>TM</sup>    | SyncFET™               |
| DOME™                                | GlobalOptoisolator™            | MICROWIRE™          | QT Optoelectronics™ | TinyLogic <sup>®</sup> |
| EcoSPARK™                            | GTO™ .                         | MSX™                | Quiet Series™       | TINYOPTO™              |
| E <sup>2</sup> CMOS <sup>TM</sup>    | HiSeC™                         | MSXPro™             | RapidConfigure™     | TruTranslation™        |
| EnSigna™                             | I <sup>2</sup> C <sup>TM</sup> | OCXTM               | RapidConnect™       | UHC™                   |
| FACT™                                | ImpliedDisconnect™             | OCXPro <sup>™</sup> | SILENT SWITCHER®    | UltraFET®              |
| Across the board. Around the world.™ |                                | OPTOLOGIC®          | SMART START™        | VCX <sup>TM</sup>      |
| The Power France                     |                                | OPTOPLANAR™         | SPM™                |                        |
| Programmable A                       |                                | PACMAN™             | Stealth™            |                        |

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

 A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

Rev. I7