

# LMC6772/LMC6772Q

# Dual Micropower Rail-To-Rail Input CMOS Comparator with Open Drain Output

# **General Description**

The LMC6772 is an ultra low power dual comparator with a maximum 10  $\mu$ A/comparator power supply current. It is designed to operate over a wide range of supply voltages, with a minimum supply voltage of 2.7V.

The common mode voltage range of the LMC6772 exceeds both the positive and negative supply rails, a significant advantage in single supply applications. The open drain output of the LMC6772 allows for wired-OR configurations. The open drain output also offers the advantage of allowing the output to be pulled to any voltage rail up to 15V, regardless of the supply voltage of the LMC6772.

The LMC6772 is targeted for systems where low power consumption is the critical parameter. Guaranteed operation at supply voltages of 2.7V and rail-to-rail performance makes this comparator ideal for battery-powered applications.

Refer to the LMC6762 datasheet for a push-pull output stage version of this device.

# **Features**

(Typical unless otherwise noted)

- Low power consumption (max): I<sub>S</sub> = 10 µA/comp
- Wide range of supply voltages: 2.7V to 15V
- Rail-to-Rail input common mode voltage range
- Open drain output
- Short circuit protection: 40 mA
- Propagation delay (@V<sub>S</sub> = 5V, 100 mV overdrive): 5 μs
- LMC6772Q is AEC-Q qualified
- LMC6772Q has -40°C to 125°C temperature range

# **Applications**

- Laptop computers
- Mobile phones
- Metering systems
- Hand-held electronics
- RC timers
- Alarm and monitoring circuits
- Window comparators, multivibrators

# **Connection Diagram**



January 8, 2010

# Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| ESD Tolerance ( <i>Note 2</i> )                        | 1.5 kV                 |
|--------------------------------------------------------|------------------------|
| Differential Input Voltage                             | (V+)+0.3V to (V-)-0.3V |
| Voltage at Input/Output Pin                            | (V+)+0.3V to (V-)-0.3V |
| Supply Voltage (V+–V-)                                 | 16V                    |
| Current at Input Pin (Note 8)                          | ±5 mA                  |
| Current at Output Pin ( <i>Note 3</i> , <i>Note</i> 7) | e ±30 mA               |
| Current at Power Supply Pin, LMC6                      | 772 40 mA              |
| Lead Temperature (Soldering, 10 se                     | econds) 260°C          |
| Storage Temperature Range                              | –65°C to 150°C         |
| Junction Temperature (Note 4)                          | 150°C                  |

# Operating Ratings (Note 1)

| Supply Voltage                       | 2.7 ≤ V <sub>S</sub> ≤ 15V               |
|--------------------------------------|------------------------------------------|
| Junction Temperature Range           |                                          |
| LMC6772AI, LMC6772BI                 | $-40^{\circ}C \le T_{J} \le 85^{\circ}C$ |
| LMC6772Q                             | –40°C ≤ T <sub>J</sub> ≤ 125°C           |
| Thermal Resistance ( $\theta_{JA}$ ) |                                          |
| N Package, 8-Pin Molded DIP          | 100°C/W                                  |
| M Package, 8-Pin Surface Mount       | 172°C/W                                  |

### **2.7V Electrical Characteristics**

Unless otherwise specified, all limits guaranteed for  $T_J = 25^{\circ}C$ ,  $V^+ = 2.7V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2$ . **Boldface** limits apply at the temperature extremes.

| Symbol               | Parameter                                 | Conditions                                     | Typ<br>( <i>Note 5</i> ) | LMC6772AI         | LMC6772BI         |                   | Units |
|----------------------|-------------------------------------------|------------------------------------------------|--------------------------|-------------------|-------------------|-------------------|-------|
|                      |                                           |                                                | (Note 5)                 |                   |                   | Limit             |       |
| .,                   |                                           |                                                | -                        | ( <i>Note 6</i> ) | ( <i>Note 6</i> ) | ( <i>Note 6</i> ) |       |
| V <sub>os</sub>      | Input Offset Voltage                      |                                                | 3                        | 5                 | 15                | 10                | mV    |
|                      |                                           |                                                | _                        | 8                 | 18                | 13                | max   |
| TCV <sub>OS</sub>    | Input Offset Voltage<br>Temperature Drift |                                                | 2.0                      |                   |                   |                   | µV/°C |
|                      | Input Offset Voltage Average              | (Note 10)                                      | 3.3                      |                   |                   |                   | μV/   |
|                      | Drift                                     |                                                |                          |                   |                   |                   | Month |
| I <sub>B</sub>       | Input Current                             |                                                | 0.02                     |                   |                   |                   | pА    |
| I <sub>os</sub>      | Input Offset Current                      |                                                | 0.01                     |                   |                   |                   | pА    |
| CMRR                 | Common Mode Rejection Ratio               |                                                | 75                       |                   |                   |                   | dB    |
| PSRR                 | Power Supply Rejection Ratio              | ±1.35V < V <sub>S</sub> < ±7.5V                | 80                       |                   |                   |                   | dB    |
| A <sub>V</sub>       | Voltage Gain                              | (By Design)                                    | 100                      |                   |                   |                   | dB    |
| V <sub>CM</sub>      | Input Common-Mode Voltage                 | CMRR > 55 dB                                   | 3.0                      | 2.9               | 2.9               | 2.9               | V     |
| 0 Mi                 | Range                                     |                                                |                          | 2.7               | 2.7               | 2.7               | min   |
|                      |                                           |                                                | -0.3                     | -0.2              | -0.2              | -0.2              | V     |
|                      |                                           |                                                |                          | 0.0               | 0.0               | 0.2               | max   |
| V <sub>OL</sub>      | Output Voltage Low                        | I <sub>LOAD</sub> = 2.5 mA                     | 0.2                      | 0.3               | 0.3               | 0.3               | V     |
| 02                   |                                           |                                                |                          | 0.4               | 0.4               | 0.45              | max   |
| I <sub>S</sub>       | Supply Current                            | For Both Comparators                           | 12                       | 20                | 20                | 20                | μA    |
|                      |                                           | (Output Low)                                   |                          | 25                | 25                | 25                | max   |
| I <sub>Leakage</sub> | Output Leakage Current                    | V <sub>IN</sub> (+) = 0.5V,                    | 0.1                      | 500               | 500               | 500               | nA    |
|                      |                                           | V <sub>IN</sub> (–) = 0V, V <sub>O</sub> = 15V |                          |                   |                   | 1000              |       |

| Symbol            | Parameter                                 | Conditions                                                   | Typ<br>( <i>Note 5</i> ) | LMC6772AI<br>Limit<br>( <i>Note 6</i> ) | LMC6772BI<br>Limit<br>( <i>Note 6</i> ) | LMC6772Q<br>Limit<br>( <i>Note 6</i> ) | Units        |
|-------------------|-------------------------------------------|--------------------------------------------------------------|--------------------------|-----------------------------------------|-----------------------------------------|----------------------------------------|--------------|
| V <sub>os</sub>   | Input Offset Voltage                      |                                                              | 3                        | 5                                       | 15                                      | 10                                     | mV           |
| • OS              | input Onset Voltage                       |                                                              | 0                        | 8                                       | 18                                      | 13                                     | max          |
| TCV <sub>OS</sub> | Input Offset Voltage<br>Temperature Drift | V+ = 5V                                                      | 2.0                      |                                         |                                         |                                        | μV/°C        |
|                   |                                           | V+ = 15V                                                     | 4.0                      |                                         |                                         |                                        |              |
|                   | Input Offset Voltage Average<br>Drift     | V+ = 5V ( <i>Note 10</i> )                                   | 3.3                      |                                         |                                         |                                        | μV/<br>Montl |
|                   |                                           | V+ = 15V ( <i>Note 10</i> )                                  | 4.0                      |                                         |                                         |                                        |              |
| I <sub>B</sub>    | Input Current                             | V = 5V                                                       | 0.04                     |                                         |                                         |                                        | pА           |
| l <sub>os</sub>   | Input Offset Current                      | V+ = 5V                                                      | 0.02                     |                                         |                                         |                                        | pА           |
| CMRR              | Common Mode Rejection Ratio               | V+ = 5V                                                      | 75                       |                                         |                                         |                                        | ЧD           |
|                   |                                           | V+ = 15V                                                     | 82                       |                                         |                                         |                                        | dB           |
| PSRR              | Power Supply Rejection Ratio              | $\pm 2.5V < V_{S} < \pm 5V$                                  | 80                       |                                         |                                         |                                        | dB           |
| A <sub>V</sub>    | Voltage Gain                              | (By Design)                                                  | 100                      |                                         |                                         |                                        | dB           |
| V <sub>CM</sub>   | Input Common-Mode Voltage<br>Range        | V+ = 5.0V<br>CMRR > 55 dB                                    | 5.3                      | 5.2<br><b>5.0</b>                       | 5.2<br><b>5.0</b>                       | 5.2<br><b>5.0</b>                      | V<br>min     |
|                   |                                           |                                                              | -0.3                     | -0.2<br><b>0.0</b>                      | –0.2<br><b>0.0</b>                      | -0.2<br><b>0.0</b>                     | Vmax         |
|                   |                                           | V+ = 15.0V                                                   | 15.3                     | 15.2                                    | 15.2                                    | 15.2                                   | V            |
|                   |                                           | CMRR > 55 dB                                                 |                          | 15.0                                    | 15.0                                    | 15.0                                   | min          |
|                   |                                           |                                                              | -0.3                     | -0.2<br><b>0.0</b>                      | –0.2<br><b>0.0</b>                      | -0.2<br><b>0.0</b>                     | V<br>max     |
| V <sub>OL</sub>   | Output Voltage Low                        | V+ = 5V<br>I <sub>LOAD</sub> = 5 mA                          | 0.2                      | 0.4<br>0.55                             | 0.4<br><b>0.55</b>                      | 0.4<br>0.55                            | V<br>max     |
|                   |                                           | $V^+ = 15V$<br>I <sub>LOAD</sub> = 5 mA                      | 0.2                      | 0.4<br><b>0.55</b>                      | 0.4<br><b>0.55</b>                      | 0.4<br><b>0.55</b>                     | V<br>max     |
| S                 | Supply Current                            | For Both Comparators<br>(Output Low)                         | 12                       | 20<br><b>25</b>                         | 20<br><b>25</b>                         | 20<br><b>25</b>                        | μA<br>max    |
| sc                | Short Circuit Current                     | V+ = 15V, Sinking, V <sub>O</sub> = 12V<br>( <i>Note 7</i> ) | 45                       |                                         |                                         |                                        | mA           |

5.0V and 15.0V Electrical Characteristics

# **AC Electrical Characteristics**

Unless otherwise specified, all limits guaranteed for  $T_J = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$ . **Boldface** limits apply at the temperature extreme.

| Symbol            | Parameter         | Conditions                                   | Conditions |                   | LMC6772AI         | LMC6772BI         | Units |
|-------------------|-------------------|----------------------------------------------|------------|-------------------|-------------------|-------------------|-------|
|                   |                   |                                              |            | ( <i>Note 5</i> ) | Limit             | Limit             |       |
|                   |                   |                                              |            |                   | ( <i>Note 6</i> ) | ( <i>Note 6</i> ) |       |
| t <sub>RISE</sub> | Rise Time         | $f = 10 \text{ kHz}, C_{L} = 50 \text{ pF},$ |            | 0.3               |                   |                   | μs    |
|                   |                   | Overdrive = 10 mV ( <i>Note 9</i> )          |            |                   |                   |                   |       |
| t <sub>FALL</sub> | Fall Time         | $f = 10 \text{ kHz}, C_{L} = 50 \text{ pF},$ |            | 0.3               |                   |                   | μs    |
|                   |                   | Overdrive = 10 mV ( <i>Note 9</i> )          |            |                   |                   |                   |       |
| t <sub>PHL</sub>  | Propagation Delay | f = 10 kHz,                                  | 10 mV      | 10                |                   |                   | μs    |
|                   | (High to Low)     | C <sub>L</sub> = 50 pF ( <i>Note 9</i> )     | 100 mV     | 4                 |                   |                   | μs    |
|                   |                   | V+ = 2.7V,                                   | 10 mV      | 10                |                   |                   | μs    |
|                   |                   | f = 10 kHz,                                  |            |                   |                   |                   |       |
|                   |                   | C <sub>L</sub> = 50 pF ( <i>Note 9</i> )     | 100 mV     | 4                 |                   |                   | μs    |
| t <sub>PLH</sub>  | Propagation Delay | f = 10 kHz,                                  | 10 mV      | 10                |                   |                   | μs    |
|                   | (Low to High)     | C <sub>L</sub> = 50 pF ( <i>Note 9</i> )     | 100 mV     | 4                 |                   |                   | μs    |
|                   |                   | V+ = 2.7V,                                   | 10 mV      | 8                 |                   |                   | μs    |
|                   |                   | f = 10 kHz,                                  | 10 1110    |                   |                   |                   |       |
|                   |                   | C <sub>L</sub> = 50 pF ( <i>Note 9</i> )     | 100 mV     | 4                 |                   |                   | μs    |

**Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the electrical characteristics. **Note 2:** Human body model, 1.5 k $\Omega$  in series with 100 pF. The output pins of the two comparators (pin 1 and pin 7) have an ESD tolerance of 1.5 kV. All other pins have an ESD tolerance of 2 kV.

Note 3: Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of ±30 mA over long term may adversely affect reliability.

**Note 4:** The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly into a PC board.

Note 5: Typical Values represent the most likely parametric norm.

Note 6: All limits are guaranteed by testing or statistical analysis.

Note 7: Do not short circuit output to V<sup>+</sup>, when V+ is > 12V or reliability will be adversely affected.

Note 8: Limiting input pin current is only necessary for input voltages that exceed absolute maximum input voltage ratings.

Note 9: C<sub>1</sub> inlcudes the probe and jig capacitance. The rise time, fall time and propagation delays are measured with a 2V input step.

Note 10: Input offset voltage Average Drift is calculated by dividing the accelerated operating life drift average by the equivalent operational time. The input offset voltage average drift represents the input offset voltage change at worst-case input conditions.

# **Ordering Information**

| Package      | Temperature Range<br>-40°C to 85°C | Package Marking | Transport Media          | NSC Drawing | Features                                        |
|--------------|------------------------------------|-----------------|--------------------------|-------------|-------------------------------------------------|
| 8-Pin MDIP   | LMC6772BIN                         | LMC6772BIN      | 40 Units/Rail            | N08E        |                                                 |
|              | LMC6772AIM                         | LMC6772AIM      | 95 Units/Rail            |             |                                                 |
|              | LMC6772AIMX                        |                 | 2.5k Units Tape and Reel | M08A        |                                                 |
| 8-Pin SOIC   | LMC6772BIM                         | LMC6772BIM      | 95 Units/Rail            | MU8A        |                                                 |
|              | LMC6772BIMX                        |                 | 2.5k Units Tape and Reel |             |                                                 |
|              | LMC6772AIMM                        | C21             | 1k Units Tape and Reel   |             |                                                 |
| 8-Pin MSOP   | LMC6772AIMMX                       | 621             | 3.5k Units Tape and Reel | MUA08A      | AEC-Q100 Grade 1                                |
| 0-FIII WISOP | LMC6772QMM                         | AX5A            | 1k Units Tape and Reel   | IVIOAUOA    | qualified. Automotive<br>Grade Production Flow* |
|              | LMC6772QMMX                        | Асля            | 3.5k Units Tape and Reel |             |                                                 |

\*Automotive Grade (Q) product incorporates enhanced manufacturing and support processes for the automotive market, including defect detection methodologies. Reliability qualification is compliant with the requirements and temperature grades defined in the AEC-Q100 standard. Automotive grade products are identified with the letter Q. For more information go to http://www.national.com/automotive.















85°C

25°C

-40°C

16

1234716

V<sub>S</sub> = 2.7V

5 mV

16

1234718

9.4

Output Voltage (V)

Input Overdrive = 100 mV

20 mV

4

0

10 mV

12



Input Overdrive = 100 mV  $V_{\rm S} = 5V$ 

8

Time  $(\mu s)$ 



= 5V







#### Supply Current vs. Supply Voltage (Output Low)









Output Leakage vs. Output Voltage



Output Voltage vs. Output Current (Sinking) 700  $V_S = 5V$ 





Output Short Circuit Current vs. Supply





# **Application Information**

#### **1.0 INPUT COMMON-MODE VOLTAGE RANGE**

At supply voltages of 2.7V, 5V and 15V, the LMC6772 has an input common-mode voltage range which exceeds both supplies. As in the case of operational amplifiers, CMVR is defined by the V<sub>OS</sub> shift of the comparator over the common-mode range of the device. A CMRR ( $\Delta V_{OS}/\Delta V_{CM}$ ) of 75 dB (typical) implies a shift of < 1 mV over the entire common-mode range of the device. The absolute maximum input voltage at V<sup>+</sup> = 5V is 200 mV beyond either supply rail at room temperature.



1234724

#### FIGURE 1. An Input Signal Exceeds the LMC6772 Power Supply Voltages with No Output Phase Inversion

A wide input voltage range means that the comparator can be used to sense signals close to ground and also to the power supplies. This is an extremely useful feature in power supply monitoring circuits.

An input common-mode voltage range that exceeds the supplies, 20 fA input currents (typical), and a high input impedance makes the LMC6772 ideal for sensor applications. The LMC6772 can directly interface to sensors without the use of amplifiers or bias circuits. In circuits with sensors which produce outputs in the tens to hundreds of millivolts, the LMC6772 can compare the sensor signal with an appropriately small reference voltage. This reference voltage can be close to ground or the positive supply rail.

#### 2.0 LOW VOLTAGE OPERATION

Comparators are the common devices by which analog signals interface with digital circuits. The LMC6772 has been designed to operate at supply voltages of 2.7V, without sacrificing performance, to meet the demands of 3V digital systems.

At supply voltages of 2.7V, the common-mode voltage range extends 200 mV (guaranteed) below the negative supply. This feature, in addition to the comparator being able to sense signals near the positive rail, is extremely useful in low voltage applications.



FIGURE 2. Even at Low-Supply Voltage of 2.7V, an Input Signal which Exceeds the Supply Voltages Produces No Phase Inversion at the Output

At V<sup>+</sup> = 2.7V, propagation delays are  $t_{PLH}$  = 4 µs and  $t_{PHL}$  = 4 µs with overdrives of 100 mV. Please refer to the performance curves for more extensive characterization.

#### **3.0 OUTPUT SHORT CIRCUIT CURRENT**

The LMC6772 has short circuit protection of 40 mA. However, it is not designed to withstand continuous short circuits, transient voltage or current spikes, or shorts to any voltage beyond the supplies. A resistor is series with the output should reduce the effect of shorts. For outputs which send signals off PC boards additional protection devices, such as diodes to the supply rails, and varistors may be used.

#### **4.0 HYSTERESIS**

If the input signal is very noisy, the comparator output might trip several times as the input signal repeatedly passes through the threshold. This problem can be addressed by making use of hysteresis as shown below.



1234726

#### FIGURE 3. Canceling the Effect of Input Capacitance

The capacitor added across the feedback resistor increases the switching speed and provides more short term hysteresis. This can result in greater noise immunity for the circuit.

#### **5.0 SPICE MACROMODEL**

A Spice Macromodel is available for the LMC6772. The model includes a simulation of:

- Input common-mode voltage range
- Quiescent and dynamic supply current
- · Input overdrive characteristics

and many more characteristics as listed on the macromodel disk.

Contact the National Semiconductor Customer Response Center at 1-800-272-9959 to obtain an operational amplifier spice model library disk.

# **Typical Applications**

#### UNIVERSAL LOGIC LEVEL SHIFTER

The output of the LMC6772 is the uncommitted drain of the output NMOS transistor. Many drains can be tied together to provide an output OR'ing function. An output pullup resistor can be connected to any available power supply voltage within the permitted power supply range.



#### FIGURE 4. Universal Logic Level Shifter

The two 1 k $\Omega$  resistors bias the input to half of the power supply voltage. The pull-up resistor should go to the output logic supply. Due to its wide operating range, the LMC6772 is ideal for the logic level shifting applications.

#### **ONE-SHOT MULTIVIBRATOR**



FIGURE 5. One-Shot Multivibrator

A monostable multivibrator has one stable state in which it can remain indefinitely. It can be triggered externally to another quasi-stable state. A monostable multivibrator can thus be used to generate a pulse of desired width.

The desired pulse width is set by adjusting the values of C<sub>2</sub> and R<sub>4</sub>. The resistor divider of R<sub>1</sub> and R<sub>2</sub> can be used to determine the magnitude of the input trigger pulse. The LMC6772 will change state when V<sub>1</sub> < V<sub>2</sub>. Diode D<sub>2</sub> provides a rapid discharge path for capacitor C<sub>2</sub> to reset at the end of the pulse. The diode also prevents the non-inverting input from being driven below ground.



FIGURE 6. Bi-Stable Multivibrator

A bi-stable multivibrator has two stable states. The reference voltage is set up by the voltage divider of  $R_2$  and  $R_3$ . A pulse applied to the SET terminal will switch the output of the comparator high. The resistor divider of  $R_1$ ,  $R_4$ , and  $R_5$  now clamps the non-inverting input to a voltage greater than the reference voltage. A pulse applied to RESET will now toggle the output low.

#### ZERO CROSSING DETECTOR



#### FIGURE 7. Zero Crossing Detector

A voltage divider of  $R_4$  and  $R_5$  establishes a reference voltage  $V_1$  at the non-inverting input. By making the series resistance of  $R_1$  and  $R_2$  equal to  $R_5$ , the comparator will switch when  $V_{IN} = 0$ . Diode  $D_1$  insures that  $V_3$  never drops below -0.7V. The voltage divider of  $R_2$  and  $R_3$  then prevents  $V_2$  from going below ground. A small amount of hysteresis is setup to ensure rapid output voltage transitions.

# LMC6772/LMC6772Q

#### **OSCILLATOR**



The circuit shown above provides output signals at a prescribed time interval from a time reference and automatically resets the output when the input returns to ground. Consider the case of  $V_{IN}$  = 0. The output of comparator 4 is also at ground. This implies that the outputs of comparators 1, 2, and 3 are also at ground. When an input signal is applied, the output of comparator 4 swings high and C charges exponentially

through R. This is indicated above. The output voltages of comparators 1, 2, and 3 swtich to the high state when  $V_{C1}$ rises above the reference voltages  $V_{\rm A},\,V_{\rm B}$  and  $V_{\rm C}.$  A small amount of hysteresis has been provided to insure fast switching when the RC time constant is chosen to give long delay times.

www.national.com

12



LMC6772/LMC6772Q

13





# Notes

# Notes

For more National Semiconductor product information and proven design tools, visit the following Web sites at: www.national.com

| Pr                             | oducts                       | Design Support                  |                                |  |
|--------------------------------|------------------------------|---------------------------------|--------------------------------|--|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH® Tools                  | www.national.com/webench       |  |
| Audio                          | www.national.com/audio       | App Notes                       | www.national.com/appnotes      |  |
| Clock and Timing               | www.national.com/timing      | Reference Designs               | www.national.com/refdesigns    |  |
| Data Converters                | www.national.com/adc         | Samples                         | www.national.com/samples       |  |
| Interface                      | www.national.com/interface   | Eval Boards                     | www.national.com/evalboards    |  |
| LVDS                           | www.national.com/lvds        | Packaging                       | www.national.com/packaging     |  |
| Power Management               | www.national.com/power       | Green Compliance                | www.national.com/quality/green |  |
| Switching Regulators           | www.national.com/switchers   | Distributors                    | www.national.com/contacts      |  |
| LDOs                           | www.national.com/ldo         | Quality and Reliability         | www.national.com/quality       |  |
| LED Lighting                   | www.national.com/led         | Feedback/Support                | www.national.com/feedback      |  |
| Voltage References             | www.national.com/vref        | Design Made Easy                | www.national.com/easy          |  |
| PowerWise® Solutions           | www.national.com/powerwise   | Applications & Markets          | www.national.com/solutions     |  |
| Serial Digital Interface (SDI) | www.national.com/sdi         | Mil/Aero                        | www.national.com/milaero       |  |
| Temperature Sensors            | www.national.com/tempsensors | SolarMagic™                     | www.national.com/solarmagic    |  |
| PLL/VCO                        | www.national.com/wireless    | PowerWise® Design<br>University | www.national.com/training      |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2010 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959

National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com