

# Ultrafast, 4 ns Single-Supply Comparators

AD8611/AD8612

#### **FEATURES**

4 ns propagation delay at 5 V Single-supply operation: 3 V to 5 V 100 MHz input Latch function

#### **APPLICATIONS**

High speed timing
Clock recovery and clock distribution
Line receivers
Digital communications
Phase detectors
High speed sampling
Read channel detection
PCMCIA cards
Zero-crossing detector
High speed analog-to-digital converter (ADC)
Upgrade for LT1394 and LT1016 designs

#### **PIN CONFIGURATIONS**



#### **GENERAL DESCRIPTION**

The AD8611/AD8612 are single and dual 4 ns comparators with latch function and complementary output. The latch is not functional if  $V_{\rm CC}$  is less than 4.3 V.

Fast 4 ns propagation delay makes the AD8611/AD8612 good choices for timing circuits and line receivers. Propagation delays for rising and falling signals are closely matched and tracked over temperature. This matched delay makes the AD8611/AD8612 good choices for clock recovery because the duty cycle of the output matches the duty cycle of the input.

The AD8611 has the same pinout as the LT1016 and LT1394, with lower supply current and a wider common-mode input range, which includes the negative supply rail.

The AD8611/AD8612 are specified over the industrial temperature range (-40°C to +85°C). The AD8611 is available in both 8-lead MSOP and narrow 8-lead SOIC surface-mount packages. The AD8612 is available in a 14-lead TSSOP surface-mount package.

### **TABLE OF CONTENTS**

| 1    |
|------|
| 1    |
| 1    |
| 1    |
| 2    |
| 3    |
| 5    |
| 5    |
| 5    |
| 6    |
| 7    |
| . 10 |
|      |

|   | Optimizing High Speed Performance 10             |
|---|--------------------------------------------------|
|   | Upgrading the LT1394 and LT1016                  |
|   | Maximum Input Frequency and Overdrive 10         |
|   | Output Loading Considerations                    |
|   | Using the Latch to Maintain a Constant Output 11 |
|   | Input Stage and Bias Currents                    |
|   | Using Hysteresis                                 |
|   | Clock Timing Recovery                            |
|   | A 5 V, High Speed Window Comparator 12           |
| С | Outline Dimensions                               |
|   | Ordering Guide                                   |

#### **REVISION HISTORY**

#### 8/06—Rev. 0 to Rev. A

| Updated Format                                          | rsal |
|---------------------------------------------------------|------|
| Added No Latch if V <sub>CC</sub> < 4.3 VUniver         | rsal |
| Changes to Pin Names                                    | rsal |
| Added Pin Configurations and Function Descriptions Page | 6    |
| Changes to Table 8                                      | . 12 |
| Changes to Figure 26                                    | . 12 |
| Changes to Ordering Guide                               | . 17 |

4/00—Revision 0: Initial Version

# **SPECIFICATIONS**

V+ = 5.0 V, V- =  $V_{\rm GND}$  = 0 V,  $T_{\rm A}$  = 25°C, unless otherwise noted.

Table 1.

| Parameter                          | Symbol                   | Conditions                                                            | Min  | Тур  | Max | Unit  |
|------------------------------------|--------------------------|-----------------------------------------------------------------------|------|------|-----|-------|
| INPUT CHARACTERISTICS              |                          |                                                                       |      |      |     |       |
| Offset Voltage                     | Vos                      |                                                                       |      | 1    | 7   | mV    |
|                                    |                          | $-40^{\circ}\text{C} \le \text{T}_{A} \le +85^{\circ}\text{C}$        |      |      | 8   | mV    |
| Offset Voltage Drift               | $\Delta V_{OS}/\Delta T$ |                                                                       |      | 4    |     | μV/°C |
| Input Bias Current                 | I <sub>B</sub>           | $V_{CM} = 0 V$                                                        | -6   | -4   |     | μΑ    |
|                                    | I <sub>B</sub>           | $-40$ °C $\leq T_A \leq +85$ °C                                       | -7   | -4.5 |     | μΑ    |
| Input Offset Current               | los                      | $V_{CM} = 0 V$                                                        |      |      | ±4  | μΑ    |
| Input Common-Mode Voltage Range    | $V_{CM}$                 |                                                                       | 0.0  |      | 3.0 | V     |
| Common-Mode Rejection Ratio        | CMRR                     | $0 \text{ V} \leq \text{V}_{\text{CM}} \leq 3.0 \text{ V}$            | 55   | 85   |     | dB    |
| Large Signal Voltage Gain          | A <sub>VO</sub>          | $R_L = 10 \text{ k}\Omega$                                            |      | 3000 |     | V/V   |
| Input Capacitance                  | CIN                      |                                                                       |      | 3.0  |     | рF    |
| LATCH ENABLE INPUT                 |                          |                                                                       |      |      |     |       |
| Logic 1 Voltage Threshold          | VIH                      | V <sub>CC</sub> > 4.3 V                                               | 2.0  | 1.65 |     | V     |
| Logic 0 Voltage Threshold          | $V_{IL}$                 | Vcc > 4.3 V                                                           |      | 1.60 | 8.0 | V     |
| Logic 1 Current                    | I <sub>IH</sub>          | $V_{CC} > 4.3 \text{ V}, V_{LH} = 3.0 \text{ V}$                      | -1.0 | -0.3 |     | μΑ    |
| Logic 0 Current                    | I⊫                       | $V_{CC} > 4.3 \text{ V}, V_{LL} = 0.3 \text{ V}$                      | -5   | -2.7 |     | μΑ    |
| Latch Enable                       |                          |                                                                       |      |      |     |       |
| Pulse Width                        | t <sub>PW(E)</sub>       | V <sub>CC</sub> > 4.3 V                                               |      | 3    |     | ns    |
| Setup Time                         | ts                       | $V_{CC} > 4.3 \text{ V}$                                              |      | 0.5  |     | ns    |
| Hold Time                          | t <sub>H</sub>           | $V_{CC} > 4.3 \text{ V}$                                              |      | 0.5  |     | ns    |
| DIGITAL OUTPUTS                    |                          |                                                                       |      |      |     |       |
| Logic 1 Voltage                    | V <sub>OH</sub>          | $I_{OH} = 50 \mu A, \Delta V_{IN} > 250 \text{ mV}$                   | 3.0  | 3.35 |     | V     |
| Logic 1 Voltage                    | V <sub>OH</sub>          | $I_{OH} = 3.2 \text{ mA}, \Delta V_{IN} > 250 \text{ mV}$             | 2.4  | 3.4  |     | V     |
| Logic 0 Voltage                    | Vol                      | $I_{OL} = 3.2 \text{ mA}, \Delta V_{IN} > 250 \text{ mV}$             |      | 0.25 | 0.4 | V     |
| DYNAMIC PERFORMANCE                |                          |                                                                       |      |      |     |       |
| Input Frequency                    | f <sub>MAX</sub>         | 400 mV p-p sine wave                                                  |      | 100  |     | MHz   |
| Propagation Delay                  | t <sub>P</sub>           | 200 mV step with 100 mV overdrive <sup>1</sup>                        |      | 4.0  | 5.5 | ns    |
|                                    |                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ |      | 5    |     | ns    |
| Propagation Delay                  | t <sub>P</sub>           | 100 mV step with 5 mV overdrive                                       |      | 5    |     | ns    |
| Differential Propagation Delay     |                          |                                                                       |      |      |     |       |
| (Rising Propagation Delay vs.      | $\Delta t_{P}$           | 100 mV step with 100 mV overdrive <sup>1</sup>                        |      | 0.5  | 2.0 | ns    |
| Falling Propagation Delay)         |                          |                                                                       |      |      |     |       |
| Rise Time                          |                          | 20% to 80%                                                            |      | 2.5  |     | ns    |
| Fall Time                          |                          | 80% to 20%                                                            |      | 1.1  |     | ns    |
| POWER SUPPLY                       |                          |                                                                       |      |      |     |       |
| Power Supply Rejection Ratio       | PSRR                     | $4.5 \text{ V} \le \text{V} + \le 5.5 \text{ V}$                      | 55   | 73   |     | dB    |
| V+ Supply Current <sup>2</sup>     | I+                       |                                                                       |      | 5.7  | 10  | mA    |
|                                    |                          | $-40$ °C $\leq T_A \leq +85$ °C                                       |      |      | 10  |       |
| Ground Supply Current <sup>2</sup> | $I_{GND}$                | $V_O = 0 \text{ V, } R_L = \infty$                                    |      | 3.5  | 7   | mA    |
|                                    |                          | $-40$ °C $\leq T_A \leq +85$ °C                                       |      |      | 7   | mA    |
| V- Supply Current <sup>2</sup>     | I-                       |                                                                       |      | 2.2  | 4   | mA    |
|                                    |                          | $-40^{\circ}\text{C} \le \text{T}_{A} \le +85^{\circ}\text{C}$        |      |      | 5   | mA    |

<sup>&</sup>lt;sup>1</sup> Guaranteed by design. <sup>2</sup> Per comparator.

V + = 3.0 V, V - = VGND = 0 V,  $T_A = 25^{\circ}\text{C}$ , unless otherwise noted.

Table 2.

| Parameter                          | Symbol          | Conditions                                          | Min              | Тур  | Max | Unit |
|------------------------------------|-----------------|-----------------------------------------------------|------------------|------|-----|------|
| INPUT CHARACTERISTICS              |                 |                                                     |                  |      |     |      |
| Offset Voltage                     | Vos             |                                                     |                  | 1    | 7   | mV   |
| Input Bias Current                 | I <sub>B</sub>  | $V_{CM} = 0 V$                                      | -6               | -4.0 |     | μΑ   |
|                                    | I <sub>B</sub>  | $-40$ °C $\leq T_A \leq +85$ °C                     | -7               | -4.5 |     | μΑ   |
| Input Common-Mode Voltage Range    | V <sub>CM</sub> |                                                     | 0                |      | 1.0 | ٧    |
| Common-Mode Rejection Ratio        | CMRR            | $0 \text{ V} \leq V_{CM} \leq 1.0 \text{ V}$        | 55               |      |     | dB   |
| OUTPUT CHARACTERISTICS             |                 |                                                     |                  |      |     |      |
| Output High Voltage                | V <sub>OH</sub> | $I_{OH} = -3.2 \text{ mA}, V_{IN} > 250 \text{ mV}$ | 1.2 <sup>1</sup> |      |     | ٧    |
| Output Low Voltage                 | Vol             | $I_{OL} = +3.2 \text{ mA}, V_{IN} > 250 \text{ mV}$ |                  |      | 0.3 | ٧    |
| LATCH ENABLE INPUT                 |                 | Not functional if V <sub>CC</sub> < 4.3 V           |                  |      |     |      |
| POWER SUPPLY                       |                 |                                                     |                  |      |     |      |
| Power Supply Rejection Ratio       | PSRR            | $2.7 \text{ V} \le \text{V} + \le 6 \text{ V}$      |                  | 46   |     | dB   |
| Supply Currents                    |                 | $V_O = 0 \text{ V, } R_L = \infty$                  |                  |      |     |      |
| V+ Supply Current <sup>2</sup>     | I+              | $-40$ °C $\leq T_A \leq +85$ °C                     |                  | 4.5  | 6.5 | mA   |
|                                    |                 |                                                     |                  |      | 10  | mA   |
| Ground Supply Current <sup>2</sup> | $I_{GND}$       | $-40$ °C $\leq T_A \leq +85$ °C                     |                  | 2.5  | 3.5 | mA   |
|                                    |                 |                                                     |                  |      | 5.5 | mA   |
| V– Supply Current <sup>2</sup>     | I–              |                                                     |                  | 2    | 3.5 | mA   |
|                                    |                 | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ $+85$ °C      |                  |      | 4.8 | mA   |
| DYNAMIC PERFORMANCE                |                 |                                                     |                  |      |     |      |
| Propagation Delay                  | t <sub>P</sub>  | 100 mV step with 20 mV overdrive <sup>3</sup>       |                  | 4.5  | 6.5 | ns   |

<sup>&</sup>lt;sup>1</sup> Output high voltage without pull-up resistor. It may be useful to have a pull-up resistor to V+ for 3 V operation. <sup>2</sup> Per comparator. <sup>3</sup> Guaranteed by design.

### **ABSOLUTE MAXIMUM RATINGS**

Table 3.

| Parameter                                  | Rating          |
|--------------------------------------------|-----------------|
| Total Analog Supply Voltage                | 7.0 V           |
| Digital Supply Voltage                     | 7.0 V           |
| Input Voltage <sup>1</sup>                 | ±4 V            |
| Differential Input Voltage                 | ±5 V            |
| Output Short-Circuit Duration to GND       | Indefinite      |
| Storage Temperature Range                  |                 |
| R, RU, RM Packages                         | −65°C to +150°C |
| Operating Temperature Range                | -40°C to +85°C  |
| Junction Temperature Range                 |                 |
| R, RU, RM Packages                         | −65°C to +150°C |
| Lead Temperature Range (Soldering, 10 sec) | 300°C           |

 $<sup>^1</sup>$ The analog input voltage is equal to  $\pm 4$  V or the analog supply voltage, whichever is less.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### THERMAL RESISTANCE

Table 4.

| Package Type       | $\theta_{JA}^{1}$ | <b>Ө</b> лс | Unit |  |  |  |  |
|--------------------|-------------------|-------------|------|--|--|--|--|
| 8-Lead SOIC (R)    | 158               | 43          | °C/W |  |  |  |  |
| 8-Lead MSOP (RM)   | 240               | 43          | °C/W |  |  |  |  |
| 14-Lead TSSOP (RU) | 240               | 43          | °C/W |  |  |  |  |

 $<sup>^1\</sup>theta_{JA}$  is specified for the worst-case conditions, that is, a device in socket for P-DIP and a device soldered in circuit board for SOIC and TSSOP.

#### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



### PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS







Figure 5. 8-Lead MSOP Pin Configuration



Figure 6. 14-Lead TSSOP Pin Configuration

**Table 5. Pin Function Descriptions** 

| Pin No.                |                  |          |                                                                          |
|------------------------|------------------|----------|--------------------------------------------------------------------------|
| SOIC and<br>MSOP TSSOP |                  | Mnemonic | Description                                                              |
| 1                      | 10               | V+       | Positive Supply Terminal.                                                |
| 2                      |                  | IN+      | Noninverting Analog Input of the Differential Input Stage.               |
| 3                      |                  | IN-      | Inverting Analog Input of the Differential Input Stage.                  |
| 4                      | 5                | V-       | Negative Supply Terminal.                                                |
| 5                      |                  | LATCH    | Latch Enable Input.                                                      |
| 6                      | 3, 12            | GND      | Negative Logic Supply                                                    |
| 7                      | 1                | QA       | One of Two Complementary Output for Channel A.                           |
| 8                      | 8 2 <del>Q</del> |          | One of Two Complementary Output for Channel A.                           |
|                        | 14               | QB       | One of Two Complementary Output for Channel B.                           |
|                        | 13               | QB       | One of Two Complementary Output for Channel B.                           |
|                        | 4                | LEA      | Channel A Latch Enable.                                                  |
|                        | 11               | LEB      | Channel B Latch Enable.                                                  |
| 7                      |                  | INA+     | Noninverting Analog Input of the Differential Input Stage for Channel A. |
|                        | 6                |          | Inverting Analog Input of the Differential Input Stage for Channel A.    |
|                        | 8                | INB+     | Noninverting Analog Input of the Differential Input Stage for Channel B. |
|                        | 9                | INB-     | Inverting Analog Input of the Differential Input Stage for Channel B.    |

### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 7. Propagation Delay vs. Temperature



Figure 10. Propagation Delay vs. Source Resistance



Figure 8. Propagation Delay vs. Overdrive



Figure 11. Propagation Delay vs. Supply Voltage



Figure 9. Propagation Delay vs. Load Capacitance



Figure 12. Propagation Delay vs. Common-Mode Voltage



Figure 13. Offset Voltage vs. Temperature



Figure 16. Output Low Voltage vs. Load Current (Sinking) Over Temperature



Figure 14. Supply Current vs. Input Frequency



Figure 17. Output High Voltage vs. Load Current (Sourcing) Over Temperature



Figure 15. Latch Setup and Hold Time vs. Temperature



Figure 18. Supply Current vs. Temperature







V+ = 5V T<sub>A</sub> = 25°C  $V_{OUT}$ VOLTAGE 0V V<sub>IN</sub> -V<sub>IN</sub> TRACE @ 10mV/DIV V<sub>OUT</sub> TRACE @ 1V/DIV TIME (2ns/DIV)

Figure 21. Rising Edge Response



Figure 22. Falling Edge Response



Figure 23. Response to a 50 MHz, 100 mV Input Sine Wave

### **APPLICATIONS**

#### **OPTIMIZING HIGH SPEED PERFORMANCE**

As with any high speed comparator or amplifier, proper design and layout of the AD8611/AD8612 should be used to ensure optimal performance. Excess stray capacitance or improper grounding can limit the maximum performance of high speed circuitry.

Minimizing resistance from the source to the comparator's input is necessary to minimize the propagation delay of the circuit. Source resistance in combination with the equivalent input capacitance of the AD8611/AD8612 creates an R-C filter that could cause a lagged voltage rise at the input to the comparator. The input capacitance of the AD8611/AD8612 in combination with stray capacitance from an input pin to ground results in several picofarads of equivalent capacitance. Using a surface-mount package and a minimum of input trace length, this capacitance is typically around 3 pF to 5 pF. A combination of 3 k $\Omega$  source resistance and 3 pF of input capacitance yields a time constant of 9 ns, which is slower than the 4 ns propagation delay of the AD8611/AD8612. Source impedances should be less than 1 k $\Omega$  for best performance.

Another important consideration is the proper use of power-supply-bypass capacitors around the comparator. A 1  $\mu F$  bypass capacitor should be placed within 0.5 inches of the device between each power supply pin and ground. Another 10 nF ceramic capacitor should be placed as close as possible to the device in parallel with the 1  $\mu F$  bypass capacitor. The 1  $\mu F$  capacitor reduces any potential voltage ripples from the power supply, and the 10 nF capacitor acts as a charge reservoir for the comparator during high frequency switching.

A continuous ground plane on the PC board is also recommended to maximize circuit performance. A ground plane can be created by using a continuous conductive plane over the surface of the circuit board, only allowing breaks in the plane for necessary traces and vias. The ground plane provides a low inductive current return path for the power supply, thus eliminating any potential differences at various ground points throughout the circuit board caused from ground bounce. A proper ground plane can also minimize the effects of stray capacitance on the circuit board.

#### **UPGRADING THE LT1394 AND LT1016**

The AD8611 single comparator is pin-for-pin compatible with the LT1394 and LT1016 and offers an improvement in propagation delay over both comparators. These devices can easily be replaced with the higher performance AD8611; however, there are differences, so it is useful to ensure that the system still operates properly.

The five major differences between the AD8611 and the LT1016 include input voltage range, input bias currents, propagation delay, output voltage swing, and power consumption. Input common-mode voltage is found by taking the average of the

two voltages at the inputs to the comparator. The LT1016 has an input voltage range from 1.25 V above the negative supply to 1.5 V below the positive supply. The AD8611 input voltage range extends down to the negative supply voltage to within 2 V of V+. If the input common-mode voltage is exceeded, input signals should be shifted or attenuated to bring them into range, keeping in mind the note about source resistance in the Optimizing High Speed Performance section.

For example, an AD8611 powered from a 5 V single supply has its noninverting input connected to a 1 V peak-to-peak, high frequency signal centered around 2.3 V and its inverting input connected to a fixed 2.5 V reference voltage. The worst-case input common-mode voltage to the AD8611 is 2.65 V. This is well below the 3.0 V input common-mode voltage range to the comparator. Note that signals much greater than 3.0 V result in increased input currents and may cause the comparator to operate more slowly.

The input bias current to the AD8611 is 7  $\mu$ A maximum over temperature ( $-40^{\circ}$ C to  $+85^{\circ}$ C). This is identical to the maximum input bias current for the LT1394, and half of the maximum I<sub>B</sub> for the LT1016. Input bias currents to the AD8611 and LT1394 flow out from the comparator's inputs, as opposed to the LT1016 whose input bias current flows into its inputs. Using low value resistors around the comparator and low impedance sources will minimize any potential voltage shifts due to bias currents.

The AD8611 is able to swing within 200 mV of ground and within 1.5 V of positive supply voltage. This is slightly more output voltage swing than the LT1016. The AD8611 also uses less current than the LT1016—5 mA as compared to 25 mA of typical supply current.

The AD8611 has a typical propagation delay of 4 ns, compared with the LT1394 and LT1016, whose propagation delays are typically 7 ns and 10 ns, respectively.

#### **MAXIMUM INPUT FREQUENCY AND OVERDRIVE**

The AD8611 can accurately compare input signals up to 100 MHz with less than 10 mV of overdrive. The level of overdrive required increases with ambient temperature, with up to 50 mV of overdrive recommended for a 100 MHz input signal and an ambient temperature of +85°C.

It is not recommend to use an input signal with a fundamental frequency above 100 MHz because the AD8611 could draw up to 20 mA of supply current and the outputs may not settle to a definite state. The device returns to its specified performance once the fundamental input frequency returns to below 100 MHz.

#### **OUTPUT LOADING CONSIDERATIONS**

The AD8611 can deliver up to 10 mA of output current without increasing its propagation delay. The outputs of the device should not be connected to more than 40 TTL input logic gates or drive less than 400  $\Omega$  of load resistance.

The AD8611 output has a typical output swing between ground and 1 V below the positive supply voltage. Decreasing the output load resistance to ground lowers the maximum output voltage due to the increase in output current. Table 6 shows the typical output high voltage vs. load resistance to ground.

Table 6. Maximum Output Voltage vs. Resistive Load

|                       | -                               |
|-----------------------|---------------------------------|
| Output Load to Ground | V+ — V <sub>оит, ні</sub> (typ) |
| 300 Ω                 | 1.5 V                           |
| 500 Ω                 | 1.3 V                           |
| 1 kΩ                  | 1.2 V                           |
| 10 kΩ                 | 1.1 V                           |
| >20 kΩ                | 1.0 V                           |

Connecting a 500  $\Omega$  to 2 k $\Omega$  pull-up resistor to V+ on the output helps increase the output voltage so that it is closer to the positive rail; in this configuration, however, the output voltage will not reach its maximum until 20 ns to 50 ns after the output voltage switches. This is due to the R-C time constant between the pull-up resistor and the output and load capacitances. The output pull-up resistor cannot improve propagation delay.

The AD8611 is stable with all values of capacitive load; however, loading an output with greater than 30 pF increases the propagation delay of that channel. Capacitive loads greater than 500 pF also create some ringing on the output wave. Table 7 shows propagation delay vs. several values of load capacitance. The loading on one output of the AD8611 does not affect the propagation delay of the other output.

Table 7. Propagation Delay vs. Capacitive Load

| C <sub>L</sub> (pF) | t <sub>PD</sub> Rising (ns) | t <sub>PD</sub> Falling (ns) |
|---------------------|-----------------------------|------------------------------|
| <10                 | 3.5                         | 3.5                          |
| 33                  | 5                           | 5                            |
| 100                 | 8                           | 7                            |
| 390                 | 14.5                        | 10                           |
| 680                 | 26                          | 15                           |

# USING THE LATCH TO MAINTAIN A CONSTANT OUTPUT

With the  $V_{\rm CC}$  supply at a nominal 5 V, the latch input to the AD8611/AD8612 can be used to retain data at the output of the comparator. When the latch voltage goes high, the output voltage remains in its previous state, independent of changes in the input voltage.

The setup time for the AD8611/AD8612 is 0.5 ns and the hold time is 0.5 ns. Setup time is defined as the minimum amount of time the input voltage must remain in a valid state before the latch is activated for the latch to function properly. Hold time is defined as the amount of time the input must remain constant

after the latch voltage goes high for the output to remain latched to its voltage.

The latch input is TTL and CMOS compatible, so a logic high is a minimum of 2.0 V and a logic low is a maximum of 0.8 V. The latch circuitry in the AD8611/AD8612 has no built-in hysteresis. At or below approximately 4.1 V, the latch pin becomes unresponsive and should normally be tied low for low  $V_{\rm CC}$  operation.

#### INPUT STAGE AND BIAS CURRENTS

The AD8611 and AD8612 each use a bipolar PNP differential input stage. This enables the input common-mode voltage range to extend from within 2.0 V of the positive supply voltage to 200 mV below the negative supply voltage. Therefore, using a single 5 V supply, the input common-mode voltage range is  $-200~\mathrm{mV}$  to +3.0 V. Input common-mode voltage is the average of the voltages at the two inputs. For proper operation, the input common-mode voltage should be kept within the common-mode voltage range.

The input bias current for the AD8611/AD8612 is 4  $\mu A$ , which is the amount of current that flows from each input of the comparator. This bias current goes to zero on an input that is high and doubles on an input that is low, which is a characteristic common to any bipolar comparator. Care should be taken in choosing resistances to be connected around the comparator because large resistors could significantly decrease the voltage due to the input bias current.

The input capacitance for the AD8611/AD8612 is typically 3 pF. This is measured by inserting a 5 k $\Omega$  source resistance in series with the input and measuring the change in propagation delay.

#### **USING HYSTERESIS**

Hysteresis can easily be added to a comparator through the addition of positive feedback. Adding hysteresis to a comparator offers an advantage in noisy environments where it is undesirable for the output to toggle between states when the input signal is close to the switching threshold. Figure 24 shows a simple method for configuring the AD8611 or AD8612 with hysteresis.



Figure 24. Configuring the AD8611/AD8612 with Hysteresis

In Figure 24, the input signal is connected directly to the inverting input of the comparator. The output is fed back to the noninverting input through R1 and R2. The ratio of R1 to R1 + R2 establishes the width of the hysteresis window, with  $V_{\text{REF}}$  setting the center of the window, or the average switching voltage. The QA or QB output switches low when the input

voltage is greater than  $V_{\rm HI}$ , and does not switch high again until the input voltage is less than  $V_{\rm LO}$ , as given in Equation 1:

$$V_{HI} = \left(V + -1.5 V_{REF}\right) \frac{R1}{R1 + R2} + V_{REF}$$
 (1)

$$V_{LO} = V_{REF} \times \frac{R2}{R1 + R2}$$

where V+ is the positive supply voltage.

The capacitor  $C_F$  is optional and can be added to introduce a pole into the feedback network. This has the effect of increasing the amount of hysteresis at high frequencies, which is useful when comparing relatively slow signals in high frequency noise environments. At frequencies greater than  $f_P$ , the hysteresis window approaches  $V_{HI} = V + -1.5 \ V$  and  $V_{LO} = 0 \ V$ . For frequencies less than  $f_P$ , the threshold voltages remain as in Equation 1.

#### **CLOCK TIMING RECOVERY**

Comparators are often used in digital systems to recover clock timing signals. High speed square waves transmitted over any distance, even tens of centimeters, can become distorted due to stray capacitance and inductance. Poor layout or improper termination can also cause reflections on the transmission line, further distorting the signal waveform. A high speed comparator can be used to recover the distorted waveform while maintaining a minimum of delay.

Figure 25 shows  $V_{\rm OUT}$  vs.  $V_{\rm IN}$  as the AD8611 is used to recover a 65 MHz, 100 mV peak-to-peak distorted clock signal into a 4 V peak-to-peak square wave. The lower trace is the input to the AD8611, and the upper trace is the QA or QB output from the comparator. The AD8611 is powered from a 5 V single supply.



Figure 25. Using the AD8611 to Recover a Noisy Clock Signal

#### A 5 V, HIGH SPEED WINDOW COMPARATOR

A window comparator circuit is used to detect when a signal is between two fixed voltages. The AD8612 can be used to create a high speed window comparator, as shown in Figure 26. In this example, the reference window voltages are set as:

$$V_{HI} = \frac{R2}{R1 + R2}$$
  $V_{LO} = \frac{R4}{R3 + R4}$ 

The output of the A1 comparator goes high when the input signal exceeds  $V_{\rm HI}$ , and the output of A2 goes high only when  $V_{\rm IN}$  drops below  $V_{\rm LO}$ . When the input voltage is between  $V_{\rm HI}$  and  $V_{\rm LO}$ , both comparator outputs are low, turning off both Q1 and Q2, thus driving  $V_{\rm OUT}$  to a high state. If the input signal goes outside of the reference voltage window,  $V_{\rm OUT}$  goes low.

To ensure a minimum of switching delay, the use of high speed transistors is recommended for Q1 and Q2. Using the AD8612 with 2N3960 transistors provides a total propagation delay from  $V_{\rm IN}$  to  $V_{\rm OUT}$  of less than 10 ns.

**Table 8. Window Comparator Output States** 

| V <sub>OUT</sub> | Input Voltage              |
|------------------|----------------------------|
| ≈ 200 mV         | $V_{IN} < V_{LO}$          |
| +5 V             | $V_{LO} < V_{IN} < V_{HI}$ |
| ≈ 200 mV         | $V_{IN} > V_{HI}$          |



NOTES 1. Q1, Q2 = 2N3960. 2. PINS 2 AND 13 ARE NO CONNECTS.

Figure 26. A High Speed Window Comparator

NNECTS.

#### SPICE Model

```
* AD8611 SPICE Macro-Model Typical Values
```

- \* 1/2000, Ver. 1.0
- \* TAM/ADSC

\*

\* Node assignments

| *              | non-inverting input |      |                 |        |           |      |    |      |  |
|----------------|---------------------|------|-----------------|--------|-----------|------|----|------|--|
| *              |                     | inve | inverting input |        |           |      |    |      |  |
| *              |                     |      | positive supply |        |           |      |    |      |  |
| *              |                     |      |                 | negati | ve supply |      |    |      |  |
| *              |                     |      |                 | 1      | Latch     |      |    |      |  |
| *              |                     |      |                 | 1      |           | DGND |    |      |  |
| *              |                     |      |                 | I      |           |      | Q  |      |  |
| *              |                     |      |                 | 1      |           |      |    | QNOT |  |
| *              |                     |      |                 | I      |           |      |    |      |  |
| .SUBCKT AD8611 | 1                   | 2    | 99              | 50     | 80        | 51   | 45 | 65   |  |

\*

\* INPUT STAGE

\*

\* Q1

| -     |    |    |         |         |      |
|-------|----|----|---------|---------|------|
| Q2    | 6  | 2  | 5       | PIX     |      |
| IBIAS | 99 | 5  | 800E-6  |         |      |
| RC1   | 4  | 50 | 1E3     |         |      |
| RC2   | 6  | 50 | 1E3     |         |      |
| CL1   | 4  | 6  | 3E-13   |         |      |
| CIN   | 1  | 2  | 3E-12   |         |      |
| VCM1  | 99 | 7  | DC      | 1.9     |      |
| D1    | 5  | 7  | DX      |         |      |
| EOS   | 3  | 1  | POLY(1) | (31,98) | 1E-3 |

4 3 5 PIX

\*

\* Reference Voltages

\*

EREF 98 0 POLY(2) (99,0) (50,0) 0 0.5 0.5

RREF 98 0 100E3

\*

1

```
* CMRR = 66dB, ZERO AT 1 kHz
            30
                   98
                         POLY(2) (1,98) (2,98) 0 0.5 0.5
ECM1
RCM1
           30
                   31
                         10E3
RCM2
            31
                   98
CCM1
           30
                   31
                         15.9E-9
* Latch Section
RX
               80
                    51
                         100E3
               10
                    98
                         (4,6) 1
E1
S1
               10
                    11
                         (80,51) SLATCH1
R2
               11
                    12
                          1
C3
               12
                    98
                          5
                                  4E-12
                         (12,98)
E2
               13
                    98
                                   1
R3
               12
                    13
                          500
* Power Supply Section
GSY1
               99
                    52
                        POLY(1) (99,50) 4E-3 -2 6E-4
GSY2
               52
                   50 POLY(1) (99,50) 3
                                                    7E-3 -.6E-3
RSY
               52
                    51
                         10
* Gain Stage Av = 250 fp=100 MHz
G2
               98
                    20
                         (12,98)
                                 0.25
R1
               20
                    98
                          1000
C1
               20
                    98
                       10E-13
                         (99,0)
E3
               97
                    0
                                   1
E4
               52
                    0
                         (51,0)
                                   1
V1
               97
                    21
                         DC
                                   0.8
V2
               22
                    52
                         DC
                                   0.8
D2
               20
                    21
                          DX
D3
               22
                    20
                          DX
* Q Output
```

Rev. A | Page 14 of 20

```
Q3
                  99
                          41
                                46
                                           NOX
                  47
                          42
                                51
                                           NOX
Q4
                                2000
RB1
                  43
                          41
RB2
                  40
                          42
                                2000
CB1
                  99
                          41
                                0.5E-12
CB2
                          51
                              1E-12
                  42
RO1
                  46
                          44
                                1
                          45
                              DX
D4
                  44
RO2
                                500
                  47
                          45
                               (20,51)
EO1
                  97
                          43
EO2
                  40
                          51
                                (20,51)
                                           1
* Q NOT Output
Q5
                  99
                       61
                                66
                                           NOX
                                           NOX
Q6
                  67
                       62
                                51
RB3
                  63
                       61
                                2000
                                2000
RB4
                  60
                       62
CB3
                                           5E-12
                  99
                       61
                                0
CB4
                  62
                       51
                                1E-12
RO3
                  66
                       64
D5
                  64
                       65
                                DX
RO4
                  67
                       65
                                500
                                (20,51)
EO3
                  63
                       51
EO4
                  97
                       60
                                (20,51)
                                           1
* MODELS
.MODEL PIX PNP(BF=100, IS=1E-16)
.MODEL NOX NPN(BF=100, VAF=130, IS=1E-14)
.MODEL DX D(IS=1E-14)
.MODEL SLATCH1 VSWITCH (ROFF=1E6, RON=500,
+VOFF=2.1, VON=1.4)
.ENDS AD8611
```

### **OUTLINE DIMENSIONS**



#### COMPLIANT TO JEDEC STANDARDS MO-187-AA

Figure 27. 8-Lead Mini Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters



COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 28. 8-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-8)

Dimensions shown in millimeters and (inches)



COMPLIANT TO JEDEC STANDARDS MO-153-AB-1

Figure 29. 14-Lead Thin Shrink Small Outline Package [TSSOP] (RU-14) Dimensions shown in millimeters

### **ORDERING GUIDE**

|                              | Temperature    |                                                   |                |          |
|------------------------------|----------------|---------------------------------------------------|----------------|----------|
| Model                        | Range          | Package Description                               | Package Option | Branding |
| AD8611ARM-REEL               | -40°C to +85°C | 8-Lead Mini Small Outline Package [MSOP]          | RM-8           | G1A      |
| AD8611ARM-R2                 | -40°C to +85°C | 8-Lead Mini Small Outline Package [MSOP]          | RM-8           | G1A      |
| AD8611ARMZ-REEL <sup>1</sup> | -40°C to +85°C | 8-Lead Mini Small Outline Package [MSOP]          | RM-8           | G1A      |
| AD8611ARMZ-R2 <sup>1</sup>   | -40°C to +85°C | 8-Lead Mini Small Outline Package [MSOP]          | RM-8           | G1A      |
| AD8611AR                     | −40°C to +85°C | 8-Lead Standard Small Outline Package [SOIC_N]    | R-8            |          |
| AD8611AR-REEL                | -40°C to +85°C | 8-Lead Standard Small Outline Package [SOIC_N]    | R-8            |          |
| AD8611AR-REEL7               | -40°C to +85°C | 8-Lead Standard Small Outline Package [SOIC_N]    | R-8            |          |
| AD8611ARZ <sup>1</sup>       | -40°C to +85°C | 8-Lead Standard Small Outline Package [SOIC_N]    | R-8            |          |
| AD8611ARZ-REEL <sup>1</sup>  | -40°C to +85°C | 8-Lead Standard Small Outline Package [SOIC_N]    | R-8            |          |
| AD8611ARZ-REEL71             | -40°C to +85°C | 8-Lead Standard Small Outline Package [SOIC_N]    | R-8            |          |
| AD8612ARU                    | -40°C to +85°C | 14-Lead Thin Shrink Small Outline Package [TSSOP] | RU-14          |          |
| AD8612ARU-REEL               | -40°C to +85°C | 14-Lead Thin Shrink Small Outline Package [TSSOP] | RU-14          |          |
| AD8612ARUZ <sup>1</sup>      | -40°C to +85°C | 14-Lead Thin Shrink Small Outline Package [TSSOP] | RU-14          |          |
| AD8612ARUZ-REEL <sup>1</sup> | −40°C to +85°C | 14-Lead Thin Shrink Small Outline Package [TSSOP] | RU-14          |          |

 $<sup>^{1}</sup>$  Z = Pb-free part.

| AD8 | 61 | 1/AD | 186 | 2 |
|-----|----|------|-----|---|
| _   |    | _    |     |   |

NOTES

| AD861 | 1/AD86 | 12 |
|-------|--------|----|
|       |        |    |

**NOTES** 

| 4 P | Λ | A 1 | 11    |     | <b>^</b> | <b>∩</b> 1 | <b>^</b> |
|-----|---|-----|-------|-----|----------|------------|----------|
| ΔΗ  | × | h I | 1 I / | 'AD | X        | h I        |          |
| עח  | v | U I | I I/  | עח  | v        | U          | _        |

**NOTES**