## FEATURES

Integrated charge pump<br>Supply range: 3 V to 5.5 V<br>Output range: $\mathbf{- 3 . 3} \mathbf{V}$ to $\mathbf{- 1 . 8} \mathrm{V}$<br>50 mA maximum output current at $\mathbf{- 3} \mathrm{V}$ for external use<br>High speed amplifiers<br>-3 dB bandwidth: 195 MHz<br>Slew rate: 740 V/ $\mu \mathrm{s}$<br>0.1 dB gain flatness: 60 MHz<br>$0.1 \%$ settling time: 20 ns<br>Low power<br>Total quiescent current: $\mathbf{3 8} \mathbf{~ m A}$<br>Power-down feature<br>High input common-mode voltage range<br>-1.8 V to +3.8 V at +5 V supply<br>Current feedback architecture<br>Differential gain error: 0.01\%<br>Differential phase error: $\mathbf{0 . 0 2}^{\circ}$<br>Available in 16-lead LFCSP

## APPLICATIONS

## Professional video

Consumer video
Imaging
Active filters

## GENERAL DESCRIPTION

The ADA4859-3 (triple) is a single-supply, high speed current feedback amplifier with an integrated charge pump that eliminates the need for negative supplies in order to output negative voltages or output a 0 V level for video applications. The 195 MHz , large signal -3 dB bandwidth at a fixed gain of 2 , as well as the $740 \mathrm{~V} / \mu \mathrm{s}$ slew rate, make this amplifier ideal for high resolution professional and consumer video applications. The amplifier also has a wide input common-mode voltage range that extends from 1.8 V below ground to 1.2 V below the positive rail at 5 V supply.

Rev. 0
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## ADA4859-3

## TABLE OF CONTENTS

Features .1
Applications. ..... 1
Connection Diagram .....  1
General Description ..... 1
Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings .....  5
Maximum Power Dissipation ..... 5
ESD Caution ..... 5
Pin Configuration and Function Descriptions .....  6
Typical Performance Characteristics .....  7
Theory of Operation ..... 12
Overview ..... 12
Charge Pump Operation ..... 12
Applications Information ..... 13
Using the ADA4859-3 in Gains Equal to $+1,-1$ ..... 13
Video Line Driver ..... 14
Power-Down ..... 14
Layout Considerations ..... 14
Power Supply Bypassing ..... 14
Outline Dimensions ..... 15
Ordering Guide ..... 15

## REVISION HISTORY

11/08—Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{G}=2, \mathrm{R}_{\mathrm{F}}=550 \Omega, \mathrm{R}_{\mathrm{L}}=150 \Omega$, unless otherwise noted.
Table 1.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Settling Time to $0.1 \%$ |  |  | $\begin{aligned} & 265 \\ & 195 \\ & 60 \\ & 740 \\ & 20 \\ & \hline \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Harmonic Distortion (HD2/HD3) <br> Crosstalk <br> Total Output Noise <br> Input Current Noise <br> Differential Gain Error <br> Differential Phase Error | $\begin{aligned} & \mathrm{f}_{\mathrm{c}}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{f}_{\mathrm{c}}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{f}=5 \mathrm{MHz} \\ & \mathrm{f}=1 \mathrm{MHz} \\ & \mathrm{f}=1 \mathrm{MHz} \end{aligned}$ |  | $\begin{aligned} & -84 /-93 \\ & -70 /-83 \\ & -80 \\ & 17 \\ & 2 \\ & 0.01 \\ & 0.02 \end{aligned}$ |  | dBc <br> dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ <br> \% <br> Degrees |
| DC PERFORMANCE <br> Output Offset Voltage +Input Bias Current Closed-Loop Gain |  | $\begin{aligned} & -25 \\ & -2 \\ & 1.9 \end{aligned}$ | $\begin{aligned} & +9 \\ & +0.7 \\ & 2 \end{aligned}$ | $\begin{aligned} & +25 \\ & +2 \\ & 2.1 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mu \mathrm{~A} \\ & \mathrm{~V} / \mathrm{V} \end{aligned}$ |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range | $\begin{aligned} & +\mathrm{IN} \\ & +\mathrm{IN} \end{aligned}$ | $-1.8$ | $\begin{aligned} & 15 \\ & 1.5 \end{aligned}$ | +3.8 | $\begin{aligned} & \mathrm{M} \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Output Overdrive Recovery Time <br> Maximum Linear Output Current @ $\mathrm{V}_{\mathrm{O}}=1 \mathrm{~V}_{\text {PEAK }}$ | $\begin{aligned} & \text { Rise/fall, } \mathrm{f}=5 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{c}}=1 \mathrm{MHz}, \mathrm{HD} 2 \leq-50 \mathrm{dBc} \end{aligned}$ | -1.4 to +3.6 | $\begin{aligned} & -1.7 \text { to }+3.8 \\ & 15 \\ & 19 \end{aligned}$ |  | V <br> ns <br> mA |
| POWER-DOWN Input Voltage <br> Bias Current Turn-On Time Turn-Off Time | Enabled <br> Powered down | -0.1 | $\begin{aligned} & 1.9 \\ & 2 \\ & 0.5 \\ & 2 \end{aligned}$ | +0.1 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| POWER SUPPLY <br> Operating Range <br> Total Quiescent Current <br> Amplifier <br> Charge Pump <br> Total Quiescent Current When Powered Down <br> Amplifier <br> Charge Pump <br> Positive Power Supply Rejection Ratio <br> Negative Power Supply Rejection Ratio <br> Charge Pump Output Voltage <br> Charge Pump Sink Current | Referred to output Referred to output | 3 <br> 15 <br> 0.15 $-3.2$ | $\begin{aligned} & 17 \\ & 21 \\ & 0.25 \\ & 4 \\ & -55 \\ & -51 \\ & -3 \end{aligned}$ | 5.5 <br> 21 <br> 0.3 <br> -50 <br> -47 <br> -2.5 <br> 150 | V <br> mA <br> mA <br> mA <br> mA <br> dB <br> dB <br> V <br> mA |

## ADA4859-3

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}=3.3 \mathrm{~V}, \mathrm{G}=2, \mathrm{R}_{\mathrm{F}}=550 \Omega, \mathrm{R}_{\mathrm{L}}=150 \Omega$, unless otherwise noted.
Table 2.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Settling Time to $0.1 \%$ | $\begin{aligned} & \text { Vout }=0.1 \mathrm{~V} \text { p-p } \\ & \text { Vout }=2 \mathrm{~V} \text { p-p } \\ & \text { Vout }=2 \mathrm{~V} \text { p-p, } \mathrm{CL}_{\mathrm{L}}=6 \mathrm{pF} \\ & \text { Vout }=2 \mathrm{~V} \text { step, } \mathrm{RL}=150 \Omega \\ & \text { V out }=2 \mathrm{~V} \text { step } \end{aligned}$ |  | $\begin{aligned} & 260 \\ & 165 \\ & 65 \\ & 530 \\ & 20 \\ & \hline \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> V/ $/ \mathrm{s}$ <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Total Harmonic Distortion <br> Crosstalk <br> Total Output Noise Input Current Noise Differential Gain Error Differential Phase Error | $\begin{aligned} & \mathrm{f}_{\mathrm{c}}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{f}_{\mathrm{c}}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{f}=5 \mathrm{MHz} \\ & \mathrm{f}=1 \mathrm{MHz} \\ & \mathrm{f}=1 \mathrm{MHz} \end{aligned}$ |  | $\begin{aligned} & -84 /-86 \\ & -73 /-77 \\ & -80 \\ & 17 \\ & 2 \\ & 0.02 \\ & 0.03 \end{aligned}$ |  | dBc <br> dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ <br> \% <br> Degrees |
| DC PERFORMANCE <br> Output Offset Voltage +Input Bias Current Closed-Loop Gain |  | $\begin{aligned} & -25 \\ & -2 \\ & 1.9 \end{aligned}$ | $\begin{aligned} & +9 \\ & +0.7 \\ & 2 \end{aligned}$ | $\begin{aligned} & +25 \\ & +2 \\ & 2.1 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mu \mathrm{~A} \\ & \mathrm{~V} / \mathrm{V} \end{aligned}$ |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range | $\begin{aligned} & +\mathrm{IN} \\ & +\mathrm{IN} \end{aligned}$ | $-0.9$ | $\begin{aligned} & 15 \\ & 1.5 \end{aligned}$ | +2.2 | $\begin{aligned} & \mathrm{M} \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Output Overdrive Recovery Time <br> Maximum Linear Output Current @ $\mathrm{V}_{\mathrm{O}}=1 \mathrm{~V}_{\text {PEAK }}$ | $\begin{aligned} & \text { Rise/fall, } \mathrm{f}=5 \mathrm{MHz} \\ & \mathrm{fc}=1 \mathrm{MHz}, \mathrm{HD} 2 \leq-50 \mathrm{dBc} \end{aligned}$ | -0.7 to +2.1 | $\begin{aligned} & -1 \text { to }+2.3 \\ & 15 \\ & 18 \end{aligned}$ |  | V <br> ns <br> mA |
| POWER-DOWN Input Voltage Bias Current Turn-On Time Turn-Off Time | Enabled <br> Powered down | -0.1 | $\begin{aligned} & 1.25 \\ & 1.35 \\ & 0.5 \\ & 2 \end{aligned}$ | +0.1 | V <br> V <br> $\mu \mathrm{A}$ $\mu \mathrm{s}$ $\mu \mathrm{s}$ |
| POWER SUPPLY <br> Operating Range <br> Total Quiescent Current <br> Amplifier <br> Charge Pump <br> Total Quiescent Current When Powered Down <br> Amplifier <br> Charge Pump <br> Positive Power Supply Rejection Ratio <br> Negative Power Supply Rejection Ratio <br> Charge Pump Output Voltage <br> Charge Pump Sink Current | Referred to output Referred to output | 3 <br> 14 <br> 0.15 $-2.1$ | $\begin{aligned} & 17 \\ & 19 \\ & \\ & 0.25 \\ & 2 \\ & -54 \\ & -50 \\ & -2 \end{aligned}$ | 5.5 <br> 20 <br> 0.3 <br> -50 <br> -47 <br> -1.8 <br> 45 | V <br> mA <br> mA <br> mA <br> mA <br> dB <br> dB <br> V <br> mA |

## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 6 V |
| Internal Power Dissipation ${ }^{1}$ |  |
| $\quad$ 16-Lead LFCSP | See Figure 2 |
| Input Voltage (Common-Mode) | $\left(-\mathrm{V}_{\mathrm{s}}-0.2 \mathrm{~V}\right)$ to $\left(+\mathrm{V}_{\mathrm{s}}-1.8 \mathrm{~V}\right)$ |
| Differential Input Voltage | $\pm \mathrm{V}_{\mathrm{s}}$ |
| Output Short-Circuit Duration | Observe power derating curves |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |
| Lead Temperature | $300^{\circ} \mathrm{C}$ |
| $\quad$ (Soldering, 10 sec) |  |

${ }^{1}$ Specification is for device in free air.
Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## MAXIMUM POWER DISSIPATION

The maximum power that can be safely dissipated by the ADA4859-3 is limited by the associated rise in junction temperature. The maximum safe junction temperature for plastic encapsulated devices is determined by the glass transition temperature of the plastic, approximately $150^{\circ} \mathrm{C}$. Temporarily exceeding this limit may cause a shift in parametric performance due to a change in the stresses exerted on the die by the package. Exceeding a junction temperature of $175^{\circ} \mathrm{C}$ for an extended period can result in device failure.

To ensure proper operation, it is necessary to observe the maximum power derating curves in Figure 2.


Figure 2. Maximum Power Dissipation vs. Ambient Temperature

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | $+V_{s}$ | Positive Supply for Charge Pump. |
| 2 | C1_a | Charge Pump Capacitor Side a. |
| 3 | C1_b | Charge Pump Capacitor Side b. |
| 4 | CPO | Charge Pump Output. |
| 5 | $+V_{s}$ | Positive Supply. |
| 6 | + IN3 | Noninverting Input 3. |
| 7 | - IN3 | Inverting Input 3. |
| 8 | OUT3 | Output 3. |
| 9 | PD | Power Down. |
| 10 | OUT2 | Output 2. |
| 11 | - IN2 | Inverting Input 2. |
| 12 | + IN2 | Noninverting Input 2. |
| 13 | NC | No Connect. |
| 14 | + IN1 | Noninverting Input 1. |
| 15 | - IN1 | Inverting Input 1. |
| 16 | OUT1 | Output 1. |
| 17 (EPAD) | Exposed Pad (EPAD) | The exposed pad must be connected to the ground plane. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{G}=2, \mathrm{R}_{\mathrm{F}}=550 \Omega, \mathrm{R}_{\mathrm{L}}=150 \Omega$, large signal $\mathrm{V}_{\text {out }}=2 \mathrm{~V}$ p-p, small signal $\mathrm{V}_{\text {out }}=0.1 \mathrm{~V}$ p-p, and $\mathrm{T}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 4. Small Signal Frequency Response vs. Supply Voltage


Figure 5. Large Signal 0.1dB Flatness vs. Supply Voltage


Figure 6. Harmonic Distortion vs. Frequency


Figure 7. Large Signal Frequency Response vs. Supply Voltage


Figure 8. Large Signal 0.1dB Flatness vs. Capacitive Load


Figure 9. Harmonic Distortion vs. Frequency

## ADA4859-3



Figure 10. Power Supply Rejection Ratio (PSRR) vs. Frequency


Figure 11. Forward Isolation vs. Frequency


Figure 12. Total Output Voltage Noise vs. Frequency


Figure 13. Large Signal 0.1 dB Flatness vs. Capacitive Load


Figure 14. Crosstalk vs. Frequency


Figure 15. Noninverting Input Current Noise vs. Frequency


Figure 16. Small Signal Transient Response vs. Capacitive Load


Figure 17. Small Signal Transient Response vs. Supply Voltage, $C_{L}=4$ pF


Figure 18. Slew Rate vs. Output Voltage


Figure 19. Large Signal Transient Response vs. Capacitive Load


Figure 20. Large Signal Transient Response vs. Supply Voltage, $C_{L}=4 p F$


Figure 21. Slew Rate vs. Output Voltage

## ADA4859-3



Figure 22. Output Overdrive Recovery


Figure 23. Settling Time (Rise)


Figure 24. Charge Pump Voltage and Current vs. Supply Voltage


Figure 25. Output Overdrive Recovery


Figure 26. Settling Time, (Fall)


Figure 27. Enable/Power-Down Time

## ADA4859-3



Figure 28. Output Spectrum vs. Frequency


Figure 29. Output Spectrum vs. Frequency

## THEORY OF OPERATION <br> OVERVIEW

The ADA4859-3 is a fixed gain of two, current feedback amplifier designed for exceptional performance as a triple video amplifier. Its specifications make it especially suitable for SD and HD video applications. The ADA4859-3 provides HD video output on a single supply as low as 3.0 V while only consuming 13 mA per amplifier. It also features a power-down pin (PD) that reduces the quiescent current to 4 mA when activated.
The ADA4859-3 can be used in applications that require both ac- and dc-coupled inputs and outputs. The output stage on the ADA4859-3 is capable of driving 2 V p-p video signals into two doubly terminated video loads ( $150 \Omega$ each) on a single 5 V supply. The input range of the ADA4859-3 includes ground, whereas the output range is limited by the output headroom set by the voltage drop across two diodes from each rail, which occurs 1.2 V from the positive and negative supply rails.

## CHARGE PUMP OPERATION

The on-board charge pump creates a negative supply for the amplifier. It provides different negative voltages depending on the power supply voltage. For a +5 V supply, the negative supply generated is equal to -3 V with 150 mA of output supply current, and for $\mathrm{a}+3.3 \mathrm{~V}$ supply, the negative supply is equal to -2 V with 45 mA of output supply current.
Figure 30 shows the charging cycle when the supply voltage, $+V_{s}$, charges C 1 through $\Phi_{1}$ to ground. During this cycle, C1 quickly charges to reach the $+V_{s}$ voltage. The discharge cycle then begins with switching $\Phi_{1}$ off and switching $\Phi_{2}$ on, as shown in Figure 31. When $\mathrm{C} 1=\mathrm{C} 2$, the charge in C 1 is divided between the two capacitors and slowly increases the voltage in C2 until it reaches a predetermined voltage $(-3 \mathrm{~V}$ for the +5 V supply and -2 V
for the +3.3 V supply). The typical charge pump charging and discharging frequency is 550 kHz with a $150 \Omega$ load and no input signal. This frequency changes with the load current, and it can get much slower if the amplifier is powered down and no external current is used.


Figure 30. Charging Cycle


Figure 31. Discharging Cycle
The ADA4859-3 specifications make it especially suitable for SD and HD video applications. It also allows dc-coupled video signal with its black level set to 0 V and its sync tip down to -300 mV for YPbPr video.
The charge pump is always on, even when the power-down pin (PD) is enabled and the amplifier is off. However, it would be in an idle state if the negative current were not used. Each amplifier needs -6.3 mA of current, which totals -19 mA for all three amplifiers. This means additional negative current may be available by the charge pump for external use. Pin 4 (CPO) is the charge pump output, which provides access to the negative supply generated by the charge pump. Placing a $1 \mu \mathrm{~F}$ charge capacitor at the CPO pin is essential to hold the charge and regulate the ripple.
If the negative supply is used to power another device in the system, it is only possible for the 5 V supply operation. In the 3.3 V supply operation, the charge pump output current is very limited. The capacitor at the CPO pin, which regulates the ripple of the negative voltage, can be used as a coupling capacitor for the external device. However, the charge pump current should be limited to a maximum of 50 mA for external use. When powering down the ADA4859-3, the charge pump is not affected and its output voltage and current remain available for external use.

## APPLICATIONS INFORMATION

## USING THE ADA4859-3 IN GAINS EQUAL TO +1, -1

The ADA4859-3 was designed to offer outstanding video performance, simplify applications, and minimize board area.
The ADA4859-3 is a triple amplifier with on-chip feedback and gain set resistors. The gain is fixed internally at $\mathrm{G}=+2$. The inclusion of the on-chip resistors not only simplifies the design of the application but also eliminates six surface-mount resistors, saving valuable board space and lowering assembly costs. Although the ADA4859-3 has a fixed gain of $G=+2$, it can be used in other gain configurations, such as $G=-1$ and $G=+1$.

## Unity-Gain Operation

## Option 1

There are two options for obtaining unity gain $(\mathrm{G}=+1)$. The first is shown in Figure 32. In this configuration, the -IN input pin is tied to the output. (Feedback is provided through the two internal $550 \Omega$ resistors in parallel), and the input is applied to the noninverting input. The noise gain for this configuration is 1 .


Figure 32. Unity Gain of Option 1

## Option 2

Another option exists for running the ADA4859-3 as a unitygain amplifier. In this configuration, the noise gain is +2 , see Figure 33. The frequency response and transient response for this configuration closely match the gain of +2 plots because the noise gains are equal. This method does have twice the noise gain of Option 1; however, in applications that do not require low noise, Option 2 offers less peaking and ringing. By tying the inputs together, the net gain of the amplifier becomes +1 . Equation 1 shows the transfer characteristic for the schematic shown in Figure 33.

$$
\begin{equation*}
V_{\text {OUT }}=V_{I N}\left(\frac{-R_{F}}{R_{G}}\right)+V_{I N}\left(\frac{R_{F}+R_{G}}{R_{G}}\right) \tag{1}
\end{equation*}
$$

which simplifies to $V_{\text {OUT }}=V_{I N}$.


Figure 33. Unity Gain of Option 2

## Inverting Unity-Gain Operation

In this configuration, the noninverting input is tied to ground and the input signal is applied to the inverting input. The noise gain for this configuration is +2 , see Figure 34 .


Figure 34. Inverting Configuration $(G=-1)$
Figure 35 shows the small signal frequency response for both gain of +1 (Option 1 and Option 2) and gain of -1 configurations. It is clear that the $\mathrm{G}=+1$ Option 2 has better flatness and no peaking compared to Option 1.


Figure 35. Large Signal, $G=+1$ and $G=-1$

## VIDEO LINE DRIVER

The ADA4859-3 was designed to excel in video driver applications. Figure 36 shows a typical schematic for a video driver operating on bipolar supplies.


Figure 36. Video Driver Schematic
In applications that require multiple video loads be driven simultaneously, the ADA4859-3 can deliver. Figure 37 shows the ADA4856-3 configured with two video loads, and Figure 38 shows the large signal performance for multiple video loads.


Figure 37. Video Driver Schematic for Two Video Loads


Figure 38. Large Signal Frequency Response for Various Loads

## POWER-DOWN

The ADA4859-3 is equipped with a PD (power-down) pin for all three amplifiers. This allows the user the ability to reduce the quiescent supply current when an amplifier is not active. The power-down threshold levels are derived from ground level. The amplifiers are powered down when the voltage applied to the PD pin is greater than a certain voltage from ground. In a 5 V supply application, the voltage is greater than 2 V , and in a 3.3 V supply application, the voltage is greater than 1.5 V . The amplifier is enabled whenever the PD pin is left floating (not connected). If the PD pin is not used, it is best to leave it floating or connected to ground. Note that the power-down feature does not control the charge pump output voltage and current.

Table 5. Power-Down Voltage Control

| PD Pin | $\mathbf{5}$ V | $\mathbf{3 . 3} \mathbf{V}$ |
| :--- | :--- | :--- |
| Not Active | $<1.5 \mathrm{~V}$ | $<1 \mathrm{~V}$ |
| Active | $>2 \mathrm{~V}$ | $>1.5 \mathrm{~V}$ |

## LAYOUT CONSIDERATIONS

As is the case with all high speed applications, careful attention to printed circuit board (PCB) layout details prevents associated board parasitics from becoming problematic. Proper RF design technique is mandatory. The PCB should have a ground plane covering all unused portions of the component side of the board to provide a low impedance return path. Removing the ground plane on all layers from the area near the input and output pins reduces stray capacitance. Locate termination resistors and loads as close as possible to their respective inputs and outputs. Keep input and output traces as far apart as possible to minimize coupling (crosstalk) through the board. Adherence to microstrip or stripline design techniques for long signal traces (greater than about 1 inch) is recommended.

## POWER SUPPLY BYPASSING

Careful attention must be paid to bypassing the power supply pins of the ADA4859-3. Use high quality capacitors with low equivalent series resistance (ESR), such as multilayer ceramic capacitors (MLCCs), to minimize supply voltage ripple and power dissipation. A large, usually tantalum, $10 \mu \mathrm{~F}$ to $47 \mu \mathrm{~F}$ capacitor located in proximity to the ADA4859-3 is required to provide good decoupling for lower frequency signals. In addition, locate $0.1 \mu \mathrm{~F}$ MLCC decoupling capacitors as close to each of the power supply pins as is physically possible, no more than $1 / 8$-inch away. The ground returns should terminate immediately into the ground plane. Locating the bypass capacitor return close to the load return minimizes ground loops and improves performance.

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-220-VGGC


Figure 39.16-Lead Lead Frame Chip Scale Package [LFCSP_VQ]
$4 \mathrm{~mm} \times 4 \mathrm{~mm}$ Body, Very Thin Quad (CP-16-4)
Dimensions shown in millimeters

ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option | Ordering Quantity |
| :--- | :--- | :--- | :--- | :--- |
| ADA4859-3ACPZ-R2 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | $16-$ Lead LFCSP_VQ | CP-16-4 | 250 |
| ADA4859-3ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | 16 -Lead LFCSP_VQ | CP-16-4 | 1,500 |
| ADA4859-3ACPZ-RL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | 16 -Lead LFCSP_VQ | CP-16-4 | 5,000 |

[^0]
## ADA4859-3

## NOTES

Rev. $0 \mid$ Page 16 of 16


[^0]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

