# **General Description**

Applications

The MAX3971A is a compact 10.7Gbps limiting amplifier. It accepts signals over a wide range of input voltage levels and provides constant-level output voltages with controlled edge speeds. It functions as a data quantizer with a 240mVP-p differential CML output signal with a 100 $\Omega$  differential termination. The MAX3971A has a disable function that allows the outputs to be squelched if required by the application.

The MAX3971A is designed to work with the MAX3970 transimpedance amplifier (TIA). The limiting amplifier operates on a single +3.3V supply and functions over a 0°C to +85°C temperature range.

The MAX3971A is offered in die form and in a compact  $4mm \times 4mm$  20-pin QFN and thin QFN package.

### \_Features

- Single +3.3V Power Supply
- ♦ 2mV<sub>P-P</sub> Input Sensitivity
- ◆ 1.8ps Typical Deterministic Jitter (VIN = 800mVP-P)
- Dice and 4mm × 4mm QFN or Thin QFN Package Available
- Output Disable Feature

# **Ordering Information**

| PART         | TEMP RANGE   | PIN-PACKAGE     | PKG<br>CODE |
|--------------|--------------|-----------------|-------------|
| MAX3971AUGP  | 0°C to +85°C | 20 QFN-EP*      | G2044-4     |
| MAX3971AUTP  | 0°C to +85°C | 20 Thin QFN-EP* | T2044-3     |
| MAX3971AUTP+ | 0°C to +85°C | 20 Thin QFN-EP* | T2044-3     |
| MAX3971AU/D  | 0°C to +85°C | Dice**          | _           |

\*EP = Exposed pad.

- \*\*Dice are designed to operate over a 0°C to +110°C junctiontemperature ( $T_J$ ) range, but are tested and guaranteed at  $T_A = +25$ °C.
- +Denotes lead-free package.

# **Typical Application Circuit**



## M/IXI/M

\_ Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

Pin Configurations appear at end of data sheet.

10Gbps Ethernet Optical Receivers 10Gbps Fibre Channel Receivers

VSR OC-192 Receivers

## **ABSOLUTE MAXIMUM RATINGS**

Supply Voltage, V\_CC1, V\_CC2, V\_CC3 .....-0.5V to +5.0 V Voltage at IN+, IN-, DISABLE, CZ+, CZ-,

| OUT+, OUT                                 | +0.5V to (V <sub>CC</sub> + 0.5V) |
|-------------------------------------------|-----------------------------------|
| Differential Voltage Between CZ+ and      | CZ±1V                             |
| Differential Voltage Between IN+ and II   | N±2.5V                            |
| Continuous Power Dissipation ( $T_A = +8$ | 35°C)                             |

20-Pin QFN (derate 20mW/°C above +85°C) ......1.3W

| Operating Ambient Temperature Range | 40°C to +85°C  |
|-------------------------------------|----------------|
| Storage Temperature Range           | 55°C to +150°C |
| Die Attach Temperature              | +400°C         |
| Lead Temperature (soldering, 10s)   | +300°C         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = +3.0V \text{ to } +3.6V, \text{ output load} = 50\Omega \text{ to } V_{CC}, T_A = 0^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted}$ . All AC parameters are measured with a 2<sup>23</sup> - 1 PRBS pattern applied to the input at 10.7Gbps. Typical values are at  $V_{CC} = +3.3V$ ,  $T_A = +25^{\circ}C$ , unless otherwise noted.)

| PARAMETER                                  | SYMBOL                          | CONDITIONS                                                       | MIN  | ТҮР                     | MAX  | UNITS             |
|--------------------------------------------|---------------------------------|------------------------------------------------------------------|------|-------------------------|------|-------------------|
| Supply Current                             | ICC                             |                                                                  |      | 50                      | 85   | mA                |
| Small-Signal Bandwidth                     | BW                              |                                                                  |      | 10                      |      | GHz               |
| Input Sensitivity                          | VIN-min                         | (Notes 1, 2)                                                     |      | 2                       | 5    | mV <sub>P-P</sub> |
| Input Overload                             | VIN-max                         | (Note 1)                                                         | 1200 |                         |      | mV <sub>P-P</sub> |
| Low-Frequency Cutoff                       |                                 | $CZ = 0.1 \mu F$ (Note 1)                                        |      | 60                      | 75   | kHz               |
|                                            |                                 | 5mV <sub>P-P</sub> input (Notes 1, 3)                            |      | 5.2                     | 16.0 |                   |
| Deterministic Jitter                       |                                 | 10mV <sub>P-P</sub> input (Notes 1, 3)                           |      | 3.5                     | 14.0 | 20                |
|                                            |                                 | 800mV <sub>P-P</sub> input (Notes 1, 3)                          |      | 1.8                     | 7.0  | ps                |
|                                            |                                 | 1200mV <sub>P-P</sub> input (Notes 1, 3)                         |      | 1.9                     | 11.0 | 1                 |
| Random Jitter                              |                                 | 20mV <sub>P-P</sub> < input < 1200mV <sub>P-P</sub> (Notes 1, 4) |      | 0.6                     | 1.1  | psrms             |
| Transition Time                            | t <sub>r</sub> , t <sub>f</sub> | 20% to 80%, differential output (Note 1)                         |      | 20                      | 30   | ps                |
| Data Input Impedance                       |                                 | Single ended                                                     | 42   | 50                      | 58   | Ω                 |
| Data Output-Voltage Swing                  |                                 | Differential signal amplitude between<br>OUT+ and OUT-           | 190  | 240                     | 400  | mV <sub>P-P</sub> |
| Data Output Voltage when<br>Disabled       |                                 | Differential signal amplitude<br>between OUT+ and OUT-           |      | 0.25                    | 50   | mV <sub>P-P</sub> |
| Data Output Common-Mode<br>Voltage         |                                 |                                                                  |      | V <sub>CC</sub> -<br>75 |      | mV                |
| Data Output Impedance                      |                                 | Single ended                                                     | 42   | 50                      | 58   | Ω                 |
| Data Output Offset when<br>DISABLE is High |                                 |                                                                  |      | 75                      | 200  | mV                |
| Disable Input Current                      |                                 |                                                                  |      | 30                      | 60   | μA                |
| DISABLE High Voltage                       | VIH                             |                                                                  | 2    |                         |      | V                 |
| DISABLE Low Voltage                        | VIL                             |                                                                  |      |                         | 0.8  | V                 |
| Disable Response Time                      |                                 |                                                                  |      | 20                      |      | ns                |

Note 1: Guaranteed by design and characterization.

Note 2: The output signal amplitude at the sensitivity is  $\geq .95 \times$  the amplitude with large input.

Note 3: Deterministic jitter is measured with K28.5 pattern (0011 1110 1011 0000 0101) at 10.7Gbps. It is the peak-to-peak devia-

tion from the ideal time crossing, measured at the zero-level crossing of the differential output.

Note 4: For a bit-error rate of 10<sup>-12</sup>, the peak-to-peak random jitter is 14.1 × the RMS random jitter.



## **Typical Operating Characteristics**

 $(V_{CC} = +3.3V, output load = 50\Omega to V_{CC}, T_A = +25^{\circ}C, unless otherwise noted.)$ 



3



M/IXI/M

**Pin Description** 

| PIN         | NAME             | FUNCTION                                                                                                                             |
|-------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 1           | GNDIN+           | Input Ground for Shielding Input Signal IN+. Not connected internally.                                                               |
| 2           | IN+              | Noninverting Input Signal                                                                                                            |
| 3           | IN-              | Inverting Input Signal                                                                                                               |
| 4           | GNDIN-           | Input Ground for Shielding Input Signal IN Not connected internally.                                                                 |
| 5, 7, 9, 10 | N.C.             | No Connection. Leave unconnected.                                                                                                    |
| 6, 8, 11    | GND              | Ground                                                                                                                               |
| 12, 15      | V <sub>CC3</sub> | Output Circuitry Power Supply                                                                                                        |
| 13          | OUT-             | Inverting Output of Amplifier                                                                                                        |
| 14          | OUT+             | Noninverting Output of Amplifier                                                                                                     |
| 16          | DISABLE          | When DISABLE is connected to $V_{CC}$ or left floating, outputs are disabled. When DISABLE is connected to GND, outputs are enabled. |
| 17          | VCC2             | Power Supply to Circuitry other than Input and Output Circuits                                                                       |
| 18          | CZ+              | Filter Capacitor for Offset Correction. Connect CZ between pin 18 and pin 19. See the <i>Detailed Description</i> section.           |
| 19          | CZ-              | Filter Capacitor for Offset Correction. Connect CZ between pin 18 and pin 19. See the <i>Detailed Description</i> section.           |
| 20          | VCC1             | Input Circuitry Power Supply                                                                                                         |
| _           | EP               | Exposed Pad. Must be soldered to supply ground for proper electrical and thermal operation.                                          |

## **Detailed Description and Applications Information**

Figure 1 is a functional diagram of the MAX3971A limiting amplifier. The signal path consists of an input buffer followed by a gain stage and output amplifier. A feedback loop provides offset correction by driving the average value of the differential output to zero.



Figure 1. Functional Diagram

M/XI/M

#### **Gain Stage and Offset Correction**

The limiting amplifier provides approximately 42dB gain. The large gain makes the amplifier susceptible to small DC offsets, which cause deterministic jitter. A low-frequency loop is integrated into the limiting amplifier to reduce output offset, typically to less than 2mV.

The external capacitor (CZ) is required for stability and to set the low-frequency cutoff for the offset correction loop. The time constant of the loop is set by the product of an equivalent  $20k\Omega$  on-chip resistor and the value of the off-chip capacitor (CZ). For stable operation, the minimum value of CZ is  $0.01\mu$ F. To minimize pattern-dependent jitter, CZ should be as large as possible. For 10Gbps ethernet and SONET applications, the typical value of CZ is  $0.1\mu$ F. Keep CZ close to the package to reduce parasitic inductance.

#### **CML Input Circuit**

The input buffer is designed to accept CML input signals such as the output from the MAX3970 transimpedance amplifier. An equivalent circuit for the input is shown in Figure 2. For lowest deterministic jitter in all operating conditions, AC-coupling capacitors are recommended on the input.





Figure 2. CML Input Equivalent Circuit



Figure 3. CML Output Equivalent Circuit

#### **CML Output Circuit**

An equivalent circuit for the output network is shown in Figure 3. It consists of a pair of  $50\Omega$  resistors connected to V<sub>CC</sub> driven by the collectors of an output differential transistor pair (Q1 and Q2). The differential output signals are clamped by transistors Q3 and Q4 when the DISABLE input is high.

#### **DISABLE** Function

A logic signal can be applied to the DISABLE pin to squelch the output signal. When the output is disabled, an offset is added to the output, preventing the following stage from oscillating, if DC-coupled. See Figure 4 for the input stage of the DISABLE function.



Figure 4. TTL Input Stage



Figure 5. Power-Supply Filter

## Layout Considerations

Circuit board layout and design can significantly affect the performance of the MAX3971A. Use good high-frequency techniques, including fixed-impedance transmission lines for the high-frequency data signal. Use a multilayer board with solid ground plane. Minimize the inductance between the MAX3971A and the ground plane.

The MAX3971A uses three power-supply pins (V<sub>CC1</sub>, V<sub>CC2</sub>, and V<sub>CC3</sub>). The input circuitry of the MAX3971A is supplied by V<sub>CC1</sub>. The output drivers have a separate supply (V<sub>CC3</sub>), which usually has large pulsing currents. All other circuitry is powered by V<sub>CC2</sub>. It is possible to simply connect the three pins together. However, using a supply filter ensures better isolation of the input circuitry. For optimal isolation, Figure 5 shows a possible supply-filtering circuit. Element L, a ferrite bead, provides isolation between a noisy V<sub>CC3</sub> and a sensitive V<sub>CC1</sub>.

#### Chip Information

TRANSISTOR COUNT: 324 PROCESS: SiGe Bipolar SUBSTRATE: Electrically Isolated





\_Pin Configurations

MAX3971A

+3.3V, 10.7Gbps Limiting Amplifier



Chip Topography

|            | MAX3971A            |                     |
|------------|---------------------|---------------------|
| PAD NUMBER | X DIMENSION<br>(μm) | Y DIMENSION<br>(µm) |
| 1          | 16                  | 554                 |
| 2          | 26                  | 418                 |
| 3          | 26                  | 287                 |
| 4          | 16                  | 151                 |
| 5          | 16                  | 39                  |
| 6          | 191                 | -92                 |
| 7          | 303                 | -92                 |
| 8          | 415                 | -92                 |
| 9          | 527                 | -92                 |
| 10         | 639                 | -92                 |
| 11         | 978                 | 67                  |
| 12         | 978                 | 179                 |
| 13         | 974                 | 315                 |
| 14         | 974                 | 446                 |
| 15         | 978                 | 582                 |
| 16         | 825                 | 647                 |
| 17         | 713                 | 647                 |
| 18         | 601                 | 647                 |
| 19         | 489                 | 647                 |
| 20         | 377                 | 647                 |

# Chip Topography (continued)

- Pad dimensions: PASSIVATION OPENING: 94.4µm ×94.4µm METAL: 102.4µm ×102.4µm
- All measurements specify the lower left corner of the pad. Refer to Application Note H Fan-08.0: Understanding Bonding Coordinates and Physical Die Size.

## **Package Information**

For the latest package outline information, go to **www.maxim-ic.com/packages**.

# **Revision History**

9

Rev 0; 4/02: Initial data sheet release.

- Rev 1; 5/03: Added package code to *Ordering Information* and deleted EP references from *Ordering Information* (page 1); updated package drawing (page 10).
- Rev 2; 2/07: Added thin QFN package (pages 1 and 7); removed package drawing.

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_

© 2007 Maxim Integrated Products

is a registered trademark of Maxim Integrated Products.