Wired Communications Never stop thinking. ### **Edition March 2001** Published by Infineon Technologies AG, St.-Martin-Strasse 53, D-81541 München, Germany © Infineon Technologies AG 2001. All Rights Reserved. ### Attention please! The information herein is given to describe certain components and shall not be considered as warranted characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. Infineon Technologies is an approved CECC manufacturer. ### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list). ### **Warnings** Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. Q-SMINT<sup>®</sup>O 2B1**Q S**econd Gen. **M**odular **I**SDN **NT** (**O**rdinary) PEF 80912/80913 Version 1.3 # Wired Communications | Previous Version: Preliminary Data Sheet 10.00 Page Subjects (major changes since last revision) All Editorial changes, addition of notes for clarification etc. Table 1, Chapter 1.3 Chapter 2.4.5.1 S-transceiver NT state machine: added note: 'By setting the Test Mode pins TM0-2 to '010' / '011': Continuous Pulses / Single Pulses, the S-transceiver starts sending the corresponding test signal, but no state transition is invoked.' Chapter 2.4.5.1 'DR' Figure 16 Corrected figure: 'Complete Activation Initiated by Exchange': info4 is sent by the NT (not byTE) Chapter 4.1 Absolute Maximum Ratings: Maximum Voltage on VDD: 4.2V (before: 4.6V) Chapter 4.2 Input/output leakage current set to 10μA (before: 1μA) Table 19 U-transceiver characteristics: enhanced S/N+D for 80913 and threshold level for 80912 and 80913 distinguished Chapter 4.6.3 External circuitry for T-SMINT updated | Revision History: | | March 2001 | | DS 1 | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------|---------------|--|--| | All Editorial changes, addition of notes for clarification etc. Table 1, Chapter 1.3 Chapter 2.4.5.1 S-transceiver NT state machine: added note: 'By setting the Test Mode pins TM0-2 to '010' / '011': Continuous Pulses / Single Pulses, the S-transceiver starts sending the corresponding test signal, but no state transition is invoked.' Chapter 2.4.5.1 C/I commands: removed 'unconditional command' from description C/I-command 'DR' Figure 16 Corrected figure: 'Complete Activation Initiated by Exchange': info4 is sent by the NT (not byTE) Chapter 4.1 Absolute Maximum Ratings: Maximum Voltage on VDD: 4.2V (before: 4.6V) Chapter 4.1 Input/output leakage current set to 10μA (before: 1μA) Table 19 U-transceiver characteristics: enhanced S/N+D for 80913 and threshold level for 80912 and 80913 distinguished Chapter 4.6.3 Parameters of the UVD/POR Circuit: defined reduced range of hysteresis: min. 30mV/max. 90mV relaxed upper limit of Detection Threshold to 2.92V (before: 2.9V) defined max. rising VDD for power-on | Previous Version: | | Preliminary Data Sh | eet 10.00 | | | | | Table 1, Chapter 1.3 Chapter 2.4.5.1 S-transceiver NT state machine: added note: 'By setting the Test Mode pins TM0-2 to '010' / '011': Continuous Pulses / Single Pulses, the S-transceiver starts sending the corresponding test signal, but no state transition is invoked.' Chapter 2.4.5.1 C/I commands: removed 'unconditional command' from description C/I-command 'DR' Figure 16 Corrected figure: 'Complete Activation Initiated by Exchange': info4 is sent by the NT (not byTE) Chapter 4.1 Absolute Maximum Ratings: Maximum Voltage on VDD: 4.2V (before: 4.6V) Chapter 4.1 Refined references for ESD requirements:'(CDM), EIA/JESD22-A114B (HBM)' Chapter 4.2 Input/output leakage current set to 10μA (before: 1μA) Table 19 U-transceiver characteristics: enhanced S/N+D for 80913 and threshold level for 80912 and 80913 distinguished Chapter 4.6.3 Parameters of the UVD/POR Circuit: defined reduced range of hysteresis: min. 30mV/max. 90mV relaxed upper limit of Detection Threshold to 2.92V (before: 2.9V) defined max. rising VDD for power-on | Page | Subjects (ma | ajor changes since la | st revision) | | | | | <ul> <li>Chapter 1.3</li> <li>Chapter 2.4.5.1</li> <li>S-transceiver NT state machine:</li></ul> | All | Editorial chan | Editorial changes, addition of notes for clarification etc. | | | | | | <ul> <li>added note: 'By setting the Test Mode pins TM0-2 to '010' / '011': Continuous Pulses / Single Pulses, the S-transceiver starts sending the corresponding test signal, but no state transition is invoked.'</li> <li>Chapter 2.4.5.1</li></ul> | • | introduced ne | w version 80913 with ex | tended performance of the | e U-interface | | | | <ul> <li>2.4.5.1 'DR'</li> <li>Figure 16 Corrected figure: 'Complete Activation Initiated by Exchange': info4 is sent by the NT (not byTE)</li> <li>Chapter 4.1 Absolute Maximum Ratings: Maximum Voltage on VDD: 4.2V (before: 4.6V)</li> <li>Chapter 4.1 Refined references for ESD requirements:'(CDM), EIA/JESD22-A114B (HBM)'</li> <li>Chapter 4.2 Input/output leakage current set to 10μA (before: 1μA)</li> <li>Table 19 U-transceiver characteristics: enhanced S/N+D for 80913 and threshold level for 80912 and 80913 distinguished</li> <li>Chapter 4.6.3 defined reduced range of hysteresis: min. 30mV/max. 90mV relaxed upper limit of Detection Threshold to 2.92V (before: 2.9V) defined max. rising VDD for power-on</li> </ul> | • | added note :<br>Pulses / Sing | 'By setting the Test M<br>le Pulses, the S-transo | eiver starts sending the | | | | | info4 is sent by the NT (not byTE) Chapter 4.1 Absolute Maximum Ratings: Maximum Voltage on VDD: 4.2V (before: 4.6V) Chapter 4.1 Refined references for ESD requirements:'(CDM), EIA/JESD22-A114B (HBM)' Chapter 4.2 Input/output leakage current set to 10μA (before: 1μA) Table 19 U-transceiver characteristics: enhanced S/N+D for 80913 and threshold level for 80912 and 80913 distinguished Chapter Parameters of the UVD/POR Circuit: defined reduced range of hysteresis: min. 30mV/max. 90mV relaxed upper limit of Detection Threshold to 2.92V (before: 2.9V) defined max. rising VDD for power-on | • | | · | | | | | | <ul> <li>Chapter 4.1 Refined references for ESD requirements:'(CDM), EIA/JESD22-A114B (HBM)'</li> <li>Chapter 4.2 Input/output leakage current set to 10μA (before: 1μA)</li> <li>Table 19 U-transceiver characteristics: enhanced S/N+D for 80913 and threshold level for 80912 and 80913 distinguished</li> <li>Chapter Parameters of the UVD/POR Circuit: defined reduced range of hysteresis: min. 30mV/max. 90mV relaxed upper limit of Detection Threshold to 2.92V (before: 2.9V) defined max. rising VDD for power-on</li> </ul> | Figure 16 | _ | · · · · · · · · · · · · · · · · · · · | | | | | | <ul> <li>Chapter 4.2 Input/output leakage current set to 10μA (before: 1μA)</li> <li>Table 19 U-transceiver characteristics: enhanced S/N+D for 80913 and threshold level for 80912 and 80913 distinguished</li> <li>Chapter 4.6.3 Parameters of the UVD/POR Circuit: defined reduced range of hysteresis: min. 30mV/max. 90mV relaxed upper limit of Detection Threshold to 2.92V (before: 2.9V) defined max. rising VDD for power-on</li> </ul> | Chapter 4.1 | Absolute Max | Absolute Maximum Ratings: Maximum Voltage on VDD: 4.2V (before: 4.6V) | | | | | | Table 19 U-transceiver characteristics: enhanced S/N+D for 80913 and threshold level for 80912 and 80913 distinguished Chapter 4.6.3 Parameters of the UVD/POR Circuit: defined reduced range of hysteresis: min. 30mV/max. 90mV relaxed upper limit of Detection Threshold to 2.92V (before: 2.9V) defined max. rising VDD for power-on | Chapter 4.1 | Refined references for ESD requirements:'(CDM), EIA/JESD22-A114B (HBM) - | | | | | | | Chapter 4.6.3 Parameters of the UVD/POR Circuit: defined reduced range of hysteresis: min. 30mV/max. 90mV relaxed upper limit of Detection Threshold to 2.92V (before: 2.9V) defined max. rising VDD for power-on | Chapter 4.2 | Input/output le | Input/output leakage current set to 10μA (before: 1μA) | | | | | | defined reduced range of hysteresis: min. 30mV/max. 90mV relaxed upper limit of Detection Threshold to 2.92V (before: 2.9V) defined max. rising VDD for power-on | Table 19 | | | | | | | | Chapter 6.3 External circuitry for T-SMINT updated | • | defined reduced range of hysteresis: min. 30mV/max. 90mV relaxed upper limit of Detection Threshold to 2.92V (before: 2.9V) | | | | | | | | Chapter 6.3 | External circu | External circuitry for T-SMINT updated | | | | | For questions on technology, delivery and prices please contact the Infineon Technologies Offices in Germany or the Infineon Technologies Companies and Representatives worldwide: see our webpage at http://www.infineon.com | Table of | Contents | Page | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------| | 1<br>1.1<br>1.2<br>1.3<br>1.4<br>1.5<br>1.6<br>1.7<br>1.7.1 | Overview References Features PEF 80912 Features PEF 80913 Not Supported are Pin Configuration Block Diagram Pin Definitions and Functions Specific Pins System Integration | 2 3 4 5 6 7 10 | | 2<br>2.1<br>2.2<br>2.2.1<br>2.3<br>2.3.1<br>2.3.2<br>2.3.3<br>2.3.4<br>2.3.5<br>2.3.5.1<br>2.3.5.2<br>2.3.5.3<br>2.3.5.4<br>2.3.5.5<br>2.3.5.5<br>2.3.5.5<br>2.3.6<br>2.4.1<br>2.4.2<br>2.4.3<br>2.4.4<br>2.4.5<br>2.4.5.1 | Functional Description Reset Generation IOM®-2 Interface IOM,-2 Functional Description U-Transceiver 2B1Q Frame Structure Cyclic Redundancy Check / FEBE bit Scrambling/ Descrambling C/I Codes State Machine for Line Activation / Deactivation Notation Standard NT State Machine (IEC-Q / NTC-Q Compatible) Inputs to the U-Transceiver: Outputs of the U-Transceiver: Description of the NT-States Metallic Loop Termination S-Transceiver Line Coding, Frame Structure S/Q Channels, Multiframing Data Transfer between IOM,-2 and S0 Loopback 2 State Machine State Machine NT Mode | 13 14 15 15 18 19 20 21 22 24 27 30 32 34 34 34 | | 3<br>3.1<br>3.1.1<br>3.1.2<br>3.1.3<br>3.1.4<br>3.1.5<br>3.1.6 | Operational Description Layer 1 Activation/Deactivation Complete Activation Initiated by Exchange Complete Activation Initiated by TE Complete Deactivation Partial Activation Activation from Exchange with U Active Activation from TE with U Active | 41<br>41<br>42<br>43<br>44 | | Table of | Contents | Page | |----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | 3.1.7<br>3.1.8<br>3.2<br>3.2.1<br>3.2.1.1<br>3.2.1.2<br>3.3<br>3.3.1<br>3.3.2<br>3.3.3<br>3.3.4<br>3.3.5 | Partial Deactivation with U Active Loop 2 Layer 1 Loopbacks Loopback No.2 Complete Loopback Loopback No.2 - Single Channel Loopbacks External Circuitry Power Supply Blocking Recommendation U-Transceiver S-Transceiver Oscillator Circuitry General | 48<br>49<br>50<br>50<br>51<br>51<br>53 | | 4.1<br>4.2<br>4.3<br>4.4<br>4.5<br>4.6<br>4.6.1<br>4.6.2<br>4.6.3 | Electrical Characteristics Absolute Maximum Ratings DC Characteristics Capacitances Power Consumption Supply Voltages AC Characteristics IOM-2 Interface Reset Undervoltage Detection Characteristics | 57<br>58<br>60<br>60<br>61<br>62<br>63<br>63 | | 5 | Package Outlines | 68 | | 6<br>6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3<br>6.3 | Appendix: Differences between Q- and T-SMINT,O Pinning U-Transceiver U-Interface Conformity U-Transceiver State Machines Command/Indication Codes External Circuitry | 69<br>70<br>70<br>71<br>73 | | 7 | Index | 76 | | List of Fig | gures | age | |-------------|------------------------------------------------------------------|------| | Figure 1 | Pin Configuration | . 5 | | Figure 2 | Block Diagram | . 6 | | Figure 3 | Application Example Q-SMINT,O: Standard NT1 | 12 | | Figure 4 | IOM®-2 Frame Structure of the Q-SMINT,O | 14 | | Figure 5 | U-Superframe Structure | . 15 | | Figure 6 | U-Basic Frame Structure | | | Figure 7 | U2B1Q Framer - Data Flow Scheme | . 17 | | Figure 8 | U2B1Q Deframer - Data Flow Scheme | . 18 | | Figure 9 | Explanation of State Diagram Notation | 20 | | Figure 10 | Standard NT State Machine (IEC-Q / NTC-Q Compatible) (Footnotes: | see | | | "Dependence of Outputs" on Page 26) | 21 | | Figure 11 | Pulse Streams Selecting Quiet Mode | . 31 | | Figure 12 | S/T -Interface Line Code | . 32 | | Figure 13 | Frame Structure at Reference Points S and T (ITU I.430) | 33 | | Figure 14 | State Diagram Notation | | | Figure 15 | State Machine NT Mode | . 37 | | Figure 16 | Complete Activation Initiated by Exchange | | | Figure 17 | Complete Activation Initiated by TE | 42 | | Figure 18 | Complete Deactivation Initiated by Exchange | 43 | | Figure 19 | Partial Activation | 44 | | Figure 20 | Activation from LT with U Active | 45 | | Figure 21 | Activation from TE with U Active | 46 | | Figure 22 | Partial Deactivation with U Active | 47 | | Figure 23 | Loop 2 | 48 | | Figure 24 | Test Loopbacks | 49 | | Figure 25 | Power Supply Blocking | . 51 | | Figure 26 | External Circuitry U-Transceiver | 52 | | Figure 27 | External Circuitry S-Interface Transmitter | 54 | | Figure 28 | External Circuitry S-Interface Receiver | 55 | | Figure 29 | Crystal Oscillator | . 55 | | Figure 30 | Maximum Sinusoidal Ripple on Supply Voltage | 61 | | Figure 31 | Input/Output Waveform for AC Tests | | | Figure 32 | IOM®-2 Interface - Bit Synchronization Timing | 63 | | Figure 33 | IOM-2 Interface - Frame Synchronization Timing | 63 | | Figure 34 | Reset Input Signal | 65 | | Figure 35 | Undervoltage Control Timing | 66 | | Figure 36 | NTC-Q Compatible State Machine Q-SMINT,O: 2B1Q | 71 | | Figure 37 | · | | | Figure 38 | External Circuitry Q- and T-SMINT,O | 74 | | List of Tab | oles | Page | |-------------|----------------------------------------|------| | Table 1 | NT Products of the 2nd Generation | 1 | | Table 2 | Pin Definitions and Functions | 7 | | Table 3 | ACT States | 10 | | Table 4 | LP2I States | 11 | | Table 5 | Test Modes | 11 | | Table 6 | U-Superframe Format | 16 | | Table 7 | U - Transceiver C/I Codes | 19 | | Table 8 | Timers Used | 23 | | Table 9 | U-Interface Signals | 24 | | Table 10 | States with Operational Data on IOM,-2 | 26 | | Table 11 | Signal Output on Uk0 | 26 | | Table 12 | C/I-Code Output | 27 | | Table 13 | ANSI Maintenance Controller States | 30 | | Table 14 | U-Transformer Parameters | 52 | | Table 15 | S-Transformer Parameters | 54 | | Table 16 | Crystal Parameters | 56 | | Table 17 | Maximum Input Currents | 57 | | Table 18 | S-Transceiver Characteristics | 58 | | Table 19 | U-Transceiver Characteristics | 59 | | Table 20 | Pin Capacitances | 60 | | Table 21 | Reset Input Signal Characteristics | 65 | | Table 22 | Parameters of the UVD/POR Circuit | 67 | | Table 23 | Pin Definitions and Functions | 69 | | Table 24 | Related Documents to the U-Interface | 70 | | Table 25 | C/I Codes | | | Table 26 | Dimensions of External Components | 75 | # 1 Overview The **PEF 80912 / 80913** (Q-SMINT®O) offers all NT1 features known from the PEB / PEF 8091 [11] and can hence replace the latter in all NT1 applications. Table 1 summarizes the 2nd generation NT products. Table 1 NT Products of the 2nd Generation | | PEF80912 | PEF80913 | PEF81912 | PEF81913 | PEF82912 | PEF82913 | | |---------------------------------------------------------------------------------------------------------------------------------|------------------------|----------|-------------------------|-------------------------------|------------------------------------------|------------------------|--| | | Q-SMINT <sup>®</sup> O | | Q-SMINT <sup>®</sup> IX | | Q-SMINT <sup>®</sup> I | | | | Package | P-MQFP-44 | | | P-MQFP-64<br>P-TQFP-64 | | P-MQFP-64<br>P-TQFP-64 | | | Register access | n | 0 | U+S+HDLC+ IOM®-2 | | U+S+ IOM <sup>®</sup> -2 | | | | Access via | n.a. | | | or SCI or<br><sup>®</sup> -2) | parallel (or SCI or IOM <sup>®</sup> -2) | | | | MCLK,<br>watchdog<br>timer, SDS,<br>BCL, D-<br>channel<br>arbitration,<br>IOM®-2 access<br>and<br>manipulation<br>etc. provided | no | | yes | | yes | | | | HDLC controller | no | | yes | | no | | | | NT1 mode<br>available | yes (only) | | n | 0 | n | 0 | | | Extended U-<br>Performance<br>20kft | no | yes | no | yes | no | yes | | | 1.1 | References | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [1] | TS 102 080, Transmission and Multiplexing; ISDN basic rate access; Digital transmission system on metallic local lines, ETSI, November 1998 | | [2] | T1.601-1998 (Revision of ANSI T1.601-1992), ISDN-Basic Access Interface for Use on Metallic Loops for Application on the Network Side of the NT (Layer 1 Specification), ANSI, 1998 | | [3] | ST/LAA/ELR/DNP/822, CNET, France | | [4] | RC7355E, 2B1Q Generic Physical Layer Specification, British Telecommunications plc., 1997 | | [5] | FZA TS 0095/01:1997-10, Technische Spezifikationen für<br>Netzabschlußgeräte für den ISDN Basisanschluß (NT-BA), Post & Telekom<br>Austria, 1997 | | [6] | pr ETS 300 012 Draft, ISDN; Basic User Network Interface (UNI), ETSI, November 1996 | | [7] | T1.605-1991, ISDN-Basic Access Interface for S and T Reference Points (Layer 1 Specification), ANSI, 1991 | | [8] | I.430, ISDN User-Network Interfaces: Layer 1 Recommendations, ITU, November 1988 | | [9] | IEC-Q, ISDN Echocancellation Circuit, PEB 2091 V4.3, User's Manual 02.95, Siemens AG, 1995 | | [10] | SBCX, S/T Bus Interface Circuit Extended, PEB 2081 V3.4, User's Manual 11.96, Siemens AG, 1996 | | [11] | NTC-Q, Network Termination Controller (2B1Q), PEB / PEF 8091 V1.1, Data Sheet 10.97, Siemens AG, 1997 | | [12] | INTC-Q, Intelligent Network Termination Controller (2B1Q), PEB / PEF 8191 V1.1, Data Sheet 10.97, Siemens AG, 1997 | | [13] | IOM®-2 Interface Reference Guide, Siemens AG, 03.91 | | [14] | SCOUT-S(X), Siemens Codec with S/T-Transceiver, PSB 2138x V1.3, Preliminary Data Sheet 8.99, Infineon Technologies, 1999 | | [15] | PITA, PCI Interface for Telephony/Data Applications V0.3, SICAN GmbH, September 1997 | | [16] | Dual Channel SLICOFI-2, HV-SLIC; DUSLIC; PEB3265, 4265, 4266; Data Sheet DS2, Infineon Technologies, July 2000. | # 2B1Q Second Gen. Modular ISDN NT (Ordinary) Q-SMINT®O PEF 80912/80913 ### Version 1.3 ### 1.2 Features PEF 80912 ### Features known from the PEB / PEF 8091 - Single chip solution including U- and S-transceiver - Perfectly suited for the NT1 in the ISDN - Fully automatic activation and deactivation - U-interface (2B1Q) conform to ETSI [1], ANSI [2] and CNET [3]: - Meets all transmission requirements on all ETSI, ANSI and CNET loops with margin - Conform to British Telecom's RC7355E [4] - Compliant with ETSI 10 ms micro interruptions - MLT input and decode logic (ANSI [2]) - S/T-interface conform to ETSI [6], ANSI [7] and ITU [8] - Supports point-to-point and bus configurations - Meets and exceeds all transmission requirements - Pin programmable CSO-bit - Optional IOM®-2 interface eases chip testing and evaluation - Activation status LED supported | Туре | Package | |-----------------|-----------| | PEF 80912/80913 | P-MQFT-44 | ### **New Features** - Reduced number of external components for external U-hybrid required - Optional use of up to $2x20\Omega$ resistors on the line side of the transformer (e.g. PTCs) - Pin Uref and the according external capacitor removed - Improved ESD (2 kV instead of <850 V)</li> - Inputs accept 3.3 V and 5 V - I/O (open drain) accepts pull-up to 3.3 V<sup>1)</sup> - Pin compatible with T-SMINT®O (2nd Generation) - LED indicates Loopback 2 (LBBD) - Power-on reset and Undervoltage Detection with no external components - Lowest power consumption due to - Low power CMOS technology (0.35μ) - Newly optimized low power libraries - High output swing on U- and S-line interface leads to minimized power consumption - Single 3.3 Volt power supply - 200 mW (NTC-Q: 285 mW) power consumption with random data over ETSI Loop 2. - 15 mW typical power consumption in power down (NTC-Q: 28 mW) # 1.3 Features PEF 80913 The Q-SMINT®O PEF 80913 provides all features of the PEF 80912. Additionally, a significantly enhanced performance of the U-interface as compared to ETSI [1], ANSI [2] and CNET [3] requirements is guaranteed: Transparent transmission on 20kft AWG26 with a BER < 10<sup>-7</sup> (without noise). <sup>1)</sup> Pull-ups to 5 V must be avoided. A so-called 'hot-electron-effect' would lead to long term degradation. # 1.4 Not Supported are ... - Integrated U-hybrid - 'NT-Star' with star point on the IOM<sup>®</sup>-2 bus (already not supported in NTC-Q). - The oscillator architecture was changed with respect to the NTC-Q to reduce power consumption. As a consequence, the Q-SMINT®O always needs a crystal and pin XIN can not be connected to an external clock as it was possible for IEC-Q and NTC-Q. This does not limit the use of the Q-SMINT®O in NTs since all NT designs use crystals anyway. # 1.5 Pin Configuration Figure 1 Pin Configuration # 1.6 Block Diagram Figure 2 Block Diagram # 1.7 Pin Definitions and Functions **Table 2** Pin Definitions and Functions | Pin | Symbol | Type | Function | |-----|---------|------|-----------------------------------------------------------------------------------------------------------------------| | 2 | VDDa_UR | - | Supply voltage for U-Receiver (3.3 V $\pm$ 5 %) | | 1 | VSSa_UR | _ | Analog ground (0 V) U-Receiver | | 42 | VDDa_UX | _ | Supply voltage for U-Transmitter (3.3 V $\pm$ 5 %) | | 43 | VSSa_UX | _ | Analog ground (0 V) U-Transmitter | | 36 | VDDa_SR | - | Supply voltage for S-Receiver (3.3 V $\pm$ 5 %) | | 37 | VSSa_SR | _ | Analog ground (0 V) S-Receiver | | 31 | VDDa_SX | - | Supply voltage for S-Transmitter (3.3 V $\pm$ 5 %) | | 30 | VSSa_SX | _ | Analog ground (0 V) S-Transmitter | | 19 | VDDD | - | Supply voltage digital circuits (3.3 V $\pm$ 5 %) | | 20 | VSSD | _ | Ground (0 V) digital circuits | | 8 | VDDD | - | Supply voltage digital circuits (3.3 V $\pm$ 5 %) | | 9 | VSSD | - | Ground (0 V) digital circuits | | | | | | | 22 | FSC | 0 | Frame Sync:<br>8-kHz frame synchronization signal | | 21 | DCL | 0 | Data Clock: IOM®-2 interface clock signal (double clock): 512 kHz | | 25 | LP2I | 0 | Loopback 2 indication: Can directly drive a LED (4 mA). 0: LBBD received, Loopback 2 closed 1: Loopback 2 not closed. | | 23 | DD | 0 | Data Downstream: Data on the IOM®-2 interface | | 24 | DU | 0 | Data Upstream: Data on the IOM®-2 interface | **Table 2 Pin Definitions and Functions** (cont'd) | Pin Deminions and Functions (Cont a) | | | | | | | |--------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Symbol | Type | Function | | | | | | | | | | | | | | DIO | I | Disable IOM®-2: 1: FSC, DCL, DU and DD high Z 0: FSC, DCL, DU and DD push-pull | | | | | | AUA | I | Auto U Activation: 1: U-transceiver attempts one automatic activation after reset. Tie to '0' in applications that do not require auto-start after reset. | | | | | | CSO | I | Cold Start Only: '1' selects CSO-bit to '0'. (normal) '0' selects CSO-bit to '1'. (special cases) The pin only controls the CSO-bit in the U- frame. The U-transceiver itself is always a warm-start transceiver according to ANSI and ETSI. | | | | | | BUS | (PU) | Bus mode on S-interface: 1: passive S-bus (fixed timing) 0: point-to-point / extended passive S-bus (adaptive timing) | | | | | | RST | I | Reset: Low active reset input. Schmitt-Trigger input with hysteresis of typical 360 mV. Tie to '1' if not used. | | | | | | RSTO | OD | Reset Output: Low active reset output. | | | | | | TLL | I | Triple-Last-Look Select validation algorithm for received M4 bit towards state machine: '0': CRC & TLL '1': CRC | | | | | | ТМО | I | Test Mode 0 Selects test pattern (see Page 11). | | | | | | TM1 | 1 | Test Mode 1 Selects test pattern (see Page 11). | | | | | | TM2 | I | Test Mode 2 Selects test pattern (see Page 11). | | | | | | | BUS RST RST TILL TM0 TM1 | Symbol Type DIO | | | | | **Table 2 Pin Definitions and Functions** (cont'd) | Pin | Sym | nbol Typ | pe Function | |-----|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | 28 | SX1 | 0 | S-Bus Transmitter Output (positive) | | 29 | SX2 | . O | S-Bus Transmitter Output (negative) | | 32 | SR1 | 1 | S-Bus Receiver Input | | 33 | SR2 | 2 1 | S-Bus Receiver Input | | | | | | | 40 | XIN | I | Crystal 1:<br>Connected to a 15.36 MHz crystal | | 39 | XOL | JT O | Crystal 2:<br>Connected to a 15.36 MHz crystal | | | • | | • | | 44 | AOL | JT O | Differential U-interface Output | | 41 | BOU | JT O | Differential U-interface Output | | 3 | AIN | I | Differential U-interface Input | | 4 | BIN | I | Differential U-interface Input | | | | | | | 34 | VDD | DET I | VDD Detection: This pin selects if the V <sub>DD</sub> detection is active ('0') and reset pulses are generated on pin RSTO or whether it is deactivated ('1') and an external reset has to be applied on pin RST. | | 11 | МТІ | I | Metallic Termination Input. Input to evaluate Metallic Termination pulses. Tie to '1' if not used. | | 38 | PS1 | I | Power Status (primary). The pin status is passed to the overhead bit 'PS1' in the U frame to indicate the status of the primary power supply ('1' = ok). | | 26 | PS2 | ! I | Power Status (secondary). The pin status is passed to the overhead bit 'PS2' in the U frame to indicate the status of the secondary power supply ('1' = ok). | **Table 2 Pin Definitions and Functions** (cont'd) | Pin | Symbol | Туре | Function | |-----|--------|------|-----------------------------------------------------------------------------------------------------------| | 12 | ACT | 0 | Activation LED. Indicates the activation status of U- and S-transceiver. Can directly drive a LED (4 mA). | | 27 | TP1 | I | Test Pin 1. Used for factory device test. Tie to V <sub>SS</sub> | | 35 | TP2 | I | Test Pin 2. Used for factory device test. Tie to V <sub>SS</sub> | PU: Internal pull-up resistor (typ. 100 μA) I: Input O: Output (Push-Pull) OD: Output (Open Drain) # 1.7.1 Specific Pins # LED Pins ACT, LP2I A LED can be connected to pin $\overline{ACT}$ to display four different states (off, slow flashing, fast flashing, on). It displays the activation status of the U- and S-transceiver according to Table 3. with: Table 3 ACT States | Pin ACT | LED | U_Deactivated | U_Activated | S_Activated | |----------|-----|---------------|-------------|-------------| | $V_{DD}$ | off | 1 | x | x | | 8Hz | 8Hz | 0 | 0 | x | | 1Hz | 1Hz | 0 | 1 | 0 | | GND | on | 0 | 1 | 1 | **U\_Deactivated**: 'Deactivated State' as defined in **Chapter 2.3.5.5**. **U\_Activated**: 'Synchronized 1', 'Synchronized 2', 'Wait for ACT', 'Transparent', 'Error S/T', 'Pend. Deact. S/T', 'Pend. Deact. U' as defined in **Chapter 2.3.5.5**. S-Activated: 'Activated State' as defined in Chapter 2.4.5. Note: Optionally, pin ACT can drive a second LED with inverse polarity (connect this additional LED to 3.3 V only). Another LED can be connected to pin **LP2I** to indicate an active Loopback 2 according to **Table 4**. Table 4 LP2I States | Pin LP2I | LED | EOC-Command LBBD | |----------|-----|---------------------------------------------------------------------------------------------------| | $V_{DD}$ | off | received no EOC-LBBD or received RTN after an LBBD command. | | GND | on | EOC-command LBBD (50) has been received. Complete analog loop is being closed on the S-interface. | ### **Test Modes** Different test patterns on the U- and S-interface can be generated via pins TM0-2 according to Table 5. Table 5 Test Modes | TMO | TM1 | TM2 | U-transceiver | S-transceiver | | | |-----|-----|-----|---------------------------------------------------|----------------------------------------|--|--| | 0 | 0 | 0 | Reserved for future use. Normal operation in this | | | | | 0 | 0 | 1 | version. | | | | | 0 | 1 | 0 | Normal operation | 96 kHz <sup>1)</sup> Continuous Pulses | | | | 0 | 1 | 1 | | 2 kHz <sup>2)</sup> Single Pulses | | | | 1 | 0 | 0 | Data Through <sup>3)</sup> | Normal operation | | | | 1 | 0 | 1 | Send Single Pulses <sup>4)</sup> | | | | | 1 | 1 | 0 | Quiet Mode <sup>5)</sup> | | | | | 1 | 1 | 1 | normal operation | | | | <sup>1)</sup> The S-transceiver transmits pulses with alternating polarity at a rate of 192 kHz resulting in a 96 kHz envelope. <sup>2)</sup> The S-transceiver transmits pulses with alternating polarity at a rate of 4 kHz resulting in a 2 kHz envelope. <sup>3)</sup> Forces the U-transceiver into the state 'Transparent' where it transmits signal SN3T. <sup>&</sup>lt;sup>4)</sup> Forces the U-transceiver to go into state 'Test' and to send single pulses. The pulses are issued at 1.5 ms intervals and have a duration of 12.5 μs. <sup>5)</sup> The U-transceiver is hardware reset. # 1.8 System Integration The Q-SMINT®O provides NT1 functionality without a microcontroller being necessary. Special selections can be done via pin strapping (CSO, $\overline{TLL}$ , BUS, etc.). The device has no $\mu P$ interface. The $IOM^{\$}$ -2 Interface serves only for monitoring and debugging purposes. It can be regarded as a window to the internal $IOM^{\$}$ -2. Figure 3 Application Example Q-SMINT®O: Standard NT1 # **2** Functional Description ### 2.1 Reset Generation # **External Reset Input** At the $\overline{RST}$ input an external reset can be applied forcing the Q-SMINT®O in the reset state. This external reset signal is additionally fed to the $\overline{RSTO}$ output. ### **Reset Ouput** If $\overline{\text{VDDDET}}$ is active, then the deactivation of a reset output on $\overline{\text{RSTO}}$ is delayed by $t_{\text{DEACT}}$ (see **Table 22**). ### **Reset Generation** The Q-SMINT®O has an on-chip reset generator based on a Power-On Reset (POR) and Under Voltage Detection (UVD) circuit (see **Table 22**). The POR/UVD requires no external components. The POR/UVD circuit can be disabled via pin VDDDET. The requirements on V<sub>DD</sub> ramp-up during power-on reset are described in Chapter 4.6.3. ### **Clocks and Data Lines During Reset** During reset the data clock (DCL) and the frame synchronization (FSC) keep running. During reset DD and DU are high; with the exception of: - The output C/I code from the U-Transceiver on DD is 'DR' = 0000 - The output C/I code from the S-Transceiver on DU is 'TIM' = 0000. # 2.2 IOM®-2 Interface The IOM®-2 interface always operates in NT mode according to the IOM®-2 Reference Guide [13]. # 2.2.1 IOM®-2 Functional Description The IOM®-2 interface consists of four lines: FSC, DCL, DD, DU. The rising edge of FSC indicates the start of an IOM®-2 frame. The DCL clock signal synchronizes the data transfer on both data lines DU and DD. The DCL is twice the bit rate. The bits are shifted out with the rising edge of the first DCL clock cycle. Note: It is not possible to write any data via IOM<sup>®</sup>-2 into the Q-SMINT<sup>®</sup>O. The IOM®-2 interface can be enabled/disabled with pin DIO. The FSC signal is an 8 kHz frame sync signal. The number of PCM timeslots on the transmit line is determined by the frequency of the DCL clock, with the 512 kHz clock 1 channel consisting of 4 timeslots is available. # IOM®-2 Frame Structure of the Q-SMINT®O The frame structure on the IOM<sup>®</sup>-2 data ports (DU,DD) of the Q-SMINT<sup>®</sup>O with a DCL clock of 512 kHz is shown in **Figure 4.** Figure 4 IOM®-2 Frame Structure of the Q-SMINT®O The frame is composed of one channel: Channel 0 contains 144-kbit/s of user and signaling data (2B + D), a MONITOR programming channel (not available in Q-SMINT $^{\otimes}$ O) and a command/indication channel (CI0) for control of e.g. the U-transceiver. ### 2.3 U-Transceiver The state machine of the U-Transceiver is based on the NT state machine in the PEB / PEF 8091 documentation [11]. Basic configurations are selected via pin strapping. ### 2.3.1 2B1Q Frame Structure Transmission on the $U_{2B1Q}$ -interface is performed at a rate of 80 kbaud. The code used is reducing two bits to one quaternary symbol (2B1Q). Data is grouped together into U-superframes of 12 ms each. Each superframe consists of eight basic frames which begin with a synchronization word and contain 222 bits of information. The first basic frame of a superframe starts with an inverted synchword (ISW) compared to the other basic frames (SW). The structure of one U-superframe is illustrated in **Figure 5** and **Figure 6**. | ISW | 1. Basic Frame | SW | 2. Basic Frame | <br>SW | 8. Basic Frame | |-----|----------------|----|----------------|--------|----------------| | <12 | ms> | | | | | Figure 5 U-Superframe Structure | (I) SW | 12 × 2B + D | M1 – M6 | |-----------------------|---------------------|-------------------------| | (Inverted) Synch Word | User Data | <u>Maintenance</u> Data | | 18 Bit (9 Quat) | 216 Bits (108 Quat) | 6 Bits (3 Quat) | | <1,5 ms> | | | # Figure 6 U-Basic Frame Structure Out of the 222 information bits 216 contain 2B + D data from 12 $IOM^{@}$ -frames, the remaining 6 bits are used to transmit maintenance information. Thus 48 maintenance bits are available per U-superframe. They are used to transmit two EOC-messages (24 bit), 12 Maintenance (overhead) bits and one checksum (12 bit). Table 6 U-Superframe Format | | | Fram-<br>ing | 2B +<br>D | Overhead Bits (M1 – M6) | | | | | | |------------------|-----------------------|--------------|-------------|-------------------------|-----------|-----------|--------------|-----------|-----------| | | Quat<br>Position<br>s | 1 – 9 | 10 –<br>117 | 118 s | 118 m | 119 s | 119 m | 120 s | 120 m | | | Bit<br>Position<br>s | 1 – 18 | 19 –<br>234 | 235 | 236 | 237 | 238 | 239 | 240 | | Super<br>Frame # | Basic<br>Frame # | Sync<br>Word | 2B +<br>D | M1 | M2 | МЗ | M4 | M5 | M6 | | 1 | 1 | ISW | 2B +<br>D | EOC<br>a1 | EOC<br>a2 | EOC<br>a3 | ACT/<br>ACT | 1 | 1 | | | 2 | SW | 2B +<br>D | EOC<br>dm | EOC<br>i1 | EOC<br>i2 | DEA /<br>PS1 | 1 | FEBE | | | 3 | SW | 2B +<br>D | EOC<br>i3 | EOC<br>i4 | EOC<br>i5 | SCO/<br>PS2 | CRC1 | CRC2 | | | 4 | SW | 2B +<br>D | EOC<br>i6 | EOC<br>i7 | EOC<br>i8 | 1/ NTM | CRC3 | CRC4 | | | 5 | SW | 2B +<br>D | EOC<br>a1 | EOC<br>a2 | EOC<br>a3 | 1/ CSO | CRC5 | CRC6 | | | 6 | SW | 2B +<br>D | EOC<br>dm | EOC<br>i1 | EOC<br>i2 | 1 | CRC7 | CRC8 | | | 7 | SW | 2B +<br>D | EOC<br>i3 | EOC<br>i4 | EOC<br>i5 | UOA /<br>SAI | CRC9 | CRC<br>10 | | | 8 | SW | 2B +<br>D | EOC<br>i6 | EOC<br>i7 | EOC<br>i8 | AIB /<br>NIB | CRC<br>11 | CRC<br>12 | | 2,3 | | | | | | | | | | | | | | - L | 1 | LT- to N | NT dir. > | / | < NT- to | LT dir. | - ISW Inverted Synchronization Word (quad): -3-3+3+3+3-3+3-3-3- SW Synchronization Word (quad): +3+3-3-3-3+3+3+3+3 CRC Cyclic Redundancy Check EOC Embedded Operation Channel a = address bit d/m = data / message bit i = information (data / message) ACT Activation bit ACT = (1) -> Layer 2 ready for communication | _ | DEA | Deactivation bit | DEA | = (0) -> LT informs NT that it will turn off | |---|------|-----------------------------------|------|-------------------------------------------------| | _ | CSO | Cold Start Only | CSO | = (1) -> NT-activation with cold start only | | _ | UOA | U-Only Activation | UOA | = (0) -> U-only activated | | _ | SAI | S-Activity Indicator | SAI | = (0) -> S-interface is deactivated | | _ | FEBE | Far-end Block Error | FEBE | = (0) -> Far-end block error occurred | | _ | PS1 | Power Status Primary Source | PS1 | = (1) -> Primary power supply ok | | _ | PS2 | Power Status Secondary Source | PS2 | = (1) -> Secondary power supply ok | | _ | NTM | NT-Test Mode | NTM | = (0) -> NT busy in test mode | | _ | AIB | Alarm Indication Bit | AIB | = (0) -> Interruption (according to ANSI) | | _ | NIB | Network Indication Bit | NIB | = (1) -> no function (reserved for network use) | | _ | SCO | Start on Command only bit | | | | _ | 1 | (currently not defined by ANSI/E) | ΓSI) | | can be accessed by the system interface for proprietary use The principle signal flow is depicted in **Figure 7** and **Figure 8**. The data is first grouped in bits that are covered by the CRC and bits that are not. After the CRC generation the bits are arranged in the proper sequence according to the 2B1Q frame format, encoded and finally transmitted. In receive direction the data is first decoded, descrambled, deframed and handed over for further processing. Figure 7 U<sub>2B1Q</sub> Framer - Data Flow Scheme Figure 8 U<sub>2B1O</sub> Deframer - Data Flow Scheme # 2.3.2 Cyclic Redundancy Check / FEBE bit An error monitoring function is implemented covering the 2B + D and M4 data transmission of a U-superframe by a Cyclic Redundancy Check (CRC). The computed polynomial is: G (u) = $$u^{12} + u^{11} + u^3 + u^2 + u + 1$$ (+ modulo 2 addition) The check digits (CRC bits CRC1, CRC2, ..., CRC12) generated are transmitted in the U-superframe. The receiver will compute the CRC of the received 2B + D and M4 data and compare it with the received CRC-bits generated by the transmitter. A CRC-error will be indicated to both sides of the U-interface, as a NEBE (Near-end Block Error) on the side where the error is detected, as a FEBE (Far-end Block Error) on the remote side. The FEBE-bit will be placed in the next available U-superframe transmitted to the originator. # 2.3.3 Scrambling/ Descrambling The scrambling algorithm ensures that no sequences of permanent binary 0s or 1s are transmitted. The scrambling / descrambling process is controlled fully by the Q-SMINT®O. Hence, no influence can be taken by the user. ### 2.3.4 **C/I Codes** The operational status of the U-transceiver is controlled by the Control/Indicate channel (C/I-channel). Table 7 presents all defined C/I codes. An indication is issued permanently by the U-transceiver on DD until a new indication needs to be forwarded. Because a number of states issue identical indications it is not possible to identify every state individually. Table 7 U - Transceiver C/I Codes | Code | IN | OUT | | | |------|-----|-----|--|--| | 0000 | TIM | DR | | | | 0001 | RES | _ | | | | 0010 | - | - | | | | 0011 | - | _ | | | | 0100 | El1 | El1 | | | | 0101 | SSP | - | | | | 0110 | DT | _ | | | | 0111 | - | PU | | | | 1000 | AR | AR | | | | 1001 | - | _ | | | | 1010 | ARL | ARL | | | | 1011 | _ | - | | | | 1100 | Al | Al | | | | 1101 | - | _ | | | | 1110 | - | AIL | | | | 1111 | DI | DC | | | AI: Activation Indication **AIL: Activation Indication Loop** AR: Activation Request ARL: Activation Request Local Loop DC: Deactivation Confirmation DI: Deactivation Indication DR: Deactivation Request DT: Data Through test mode EI1: Error Indication 1 PU: Power-Up **RES: Reset** SSP: Send Single Pulses test mode TIM: Timing request ### 2.3.5 State Machine for Line Activation / Deactivation ### 2.3.5.1 Notation The state machines control the sequence of signals at the U-interface that are generated during the start-up procedure. The informations contained in the following state diagrams are: - State name - U-signal transmitted - Overhead bits transmitted - C/I-code transmitted - Transition criteria - Timers Figure 9 shows how to interpret the state diagrams. Figure 9 Explanation of State Diagram Notation Combinations of transition criteria are possible. Logical "AND" is indicated by "&" (TN & DC), logical "OR" is written "or" and for a negation "/" is used. The start of a timer is indicated with "TxS" ("x" being equivalent to the timer number). Timers are always started when entering the new state. The action resulting after a timer has expired is indicated by the path labelled "TxE". # 2.3.5.2 Standard NT State Machine (IEC-Q / NTC-Q Compatible) Figure 10 Standard NT State Machine (IEC-Q / NTC-Q Compatible) (Footnotes: see "Dependence of Outputs" on Page 26) Note: The test modes 'Data Through' (DT), 'Send Single Pulses' (SSP) and 'Quiet Mode' (QM) can be generated via pins TM0-2 according to **Table 5**. If the Metallic Loop Termination is used, then the U-transceiver is forced into the states 'Reset' and 'Transparent' by valid pulse streams on pin MTI according to **Table 13**. # 2.3.5.3 Inputs to the U-Transceiver: ### C/I-Commands: Al Activation Indication The downstream device issues this indication to announce that its layer-1 is available. The U-transceiver informs the LT side by setting the "ACT" bit to "1". AR Activation Request The U-transceiver is requested to start the activation process by sending the wakeup signal TN. ARL Activation Request Local Loop-back The U-transceiver is requested to operate an analog loop-back (close to the U-interface) and to begin the start-up sequence by sending SN1 (without starting timer T1). This command may be issued only after the U-transceiver has been HW- or SW-reset. This eases that the EC- and EQ-coefficient updating algorithms converge correctly. The ARL-command has to be issued continuously as long as the loop-back is required. DI Deactivation Indication This indication is used during a deactivation procedure to inform the U-transceiver that it may enter the deactivated (power-down) state. DT Data Through This unconditional command is used for test purposes only and forces the U-transceiver into the "Transparent" state. EI1 Error Indication 1 The downstream device indicates an error condition (loss of frame alignment or loss of incoming signal). The U-transceiver informs the LT-side by setting the ACT-bit to "0" thus indicating that transparency has been lost. RES Reset Unconditional command which resets the U-transceiver. SSP Send Single Pulses Unconditional command which requests the transmission of single pulses on the U-interface. TIM Timing The U-transceiver is requested to enter state 'IOM®-2 Awaked'. ### **U-Interface Events:** - ACT = 0/1 ACT-bit received from LT-side. - ACT = 1 requests the U-transceiver to transmit transparently in both directions. In the case of loop-backs, however, transparency in both directions of transmission is established when the receiver is synchronized. - ACT = 0 indicates that layer-2 functionality is not available. - DEA = 0/1 DEA-bit received from the LT-side - DEA = 0 informs the U-transceiver that a deactivation procedure has been started by the LT-side. - DEA = 1 reflects the case when DEA = 0 was detected by faults due to e.g. transmission errors and allows the U-transceiver to recover from this situation. - UOA = 0/1 UOA-bit received from network side - UOA = 0 informs the U-transceiver that only the U-interface is to be activated. The S/T-interface must be deactivated. - UOA = 1 requests the S/T-interface (if present) to activate. ### **Timers** The start of timers is indicated by TxS, the expiry by TxE. **Table 8** shows which timers are used: Table 8 Timers Used | Timer | Duration (ms) | Function | State | |-------|---------------|-------------------------|---------------------| | T1 | 15000 | Supervisor for start-up | | | T7 | 40 | Hold time | Receive reset | | T11 | 9 | TN-transmission | Alerting | | T12 | 5500 | Supervisor EC-converge | EC-training | | T13 | 15000 | Frame synchronization | Pend. receive reset | | T14 | 0.5 | Hold time | Pend. timing | | T20 | 10 | Hold time | Wait for SF | # 2.3.5.4 Outputs of the U-Transceiver: The following signals and indications are issued on IOM®-2 (C/I-indications) and on the U-interface (predefined U-signals): ### **C/I-Indications** Al Activation Indication The U-transceiver has established transparency of transmission. The downstream device is requested to establish layer-1 functionality. AIL Activation Indication Loopback The U-transceiver has established transparency of transmission. The downstream device is requested to establish a loopback #2. AR Activation Request The downstream device is requested to start the activation procedure. ARL Activation Request Loop-back The U-transceiver has detected a loop-back 2 command in the EOC-channel and has established transparency of transmission in the direction $IOM^{\textcircled{R}}$ -2 to U-interface. The downstream device is requested to start the activation procedure and to establish a loopback #2. DC Deactivation Confirmation Idle code on the IOM®-2-interface. DR Deactivation Request The U-transceiver has detected a deactivation request command from the LT-side for a complete deactivation or a S/T only deactivation. The downstream device is requested to start the deactivation procedure. EI1 Error Indication 1 The U-transceiver has entered a failure condition caused by loss of framing on the U-interface or expiry of timer T1. ### Signals on U-Interface The signals SNx, TN and SP transmitted on the U-interface are defined in Table 9. Table 9 U-Interface Signals | Signal | Synch. Word<br>(SW) | Superframe (ISW) | 2B + D | M-Bits | |--------|---------------------|------------------|-----------|-----------| | TN 1) | ± 3 | ± 3 | ± 3 | ± 3 | | SN0 | no signal | no signal | no signal | no signal | | SN1 | present | absent | 1 | 1 | | SN2 | present | absent | 1 | 1 | | SN3 | present | present | 1 | normal | | able 9 U-Interface Signals(cont'd) | |------------------------------------| | able 9 U-Interface Signals(cont'd | | Signal | Synch. Word<br>(SW) | Superframe (ISW) | 2B + D | M-Bits | |------------------|----------------------|------------------|-------------|-------------| | SN3T | SN3T present present | | normal | normal | | Test Mode | | | | | | SP <sup>2)</sup> | test signal | test signal | test signal | test signal | Note: 1) Alternating ± 3 symbols at 10 kHz. Note: <sup>2)</sup>A series of single pulses spaced at intervals of 1.5 ms; alternating +/-3. # Input Signals of the State Machine and related U-Signals The table below summarizes the input signals that control the NT state machine and that are extracted from the U-interface signal sequences. LOF Loss of framing This condition is fulfilled if framing is lost for 573 ms. **LSEC** Loss of signal behind echo canceller Internal Signal which indicates that the echo canceller has converged LSU Loss of Signal on U-Interface This signal indicates that a loss of signal level for a duration of 3 ms has been detected on the U-interface. This short response time is relevant in all cases where the NT waits for a response (no signal level) from the LTside. **LSUE** Loss of Signal on U-Interface - Error condition After a loss of signal has been noticed, a 588 ms timer is started. When it has elapsed, the LSUE-criterion is fulfilled. This long response time (see also LSU) is valid in all cases where the NT is not prepared to lose signal level i.e. the LT has stopped transmission because of loss of framing, an unsuccessful activation, or the transmission line is interrupted. FD Frame Detected SFD **Super Frame Detected** | BBD0 /<br>BBD1 | BBD0/1 Detected These signals are set if either '1' (BBD1) or '0' (BBD0) were detected in 4 subsequent basic frames. It is used as a criterion that the receiver has acquired frame synchronization and both its EC- and EQ-coefficients have converged. BBD0 corresponds to the received signal SL2 in case of a normal activation, BBD1 corresponds to the internally received signal SN3 in case of analog loop back. | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TL | Awake tone detected The U-transceiver is requested to start an activation procedure. | # Signals on IOM®-2 The Data (B+B+D) is set to all '1's in all states besides the states listed in **Table 10**. Table 10 States with Operational Data on IOM®-2 | Synchronized1 | | | |------------------|--|--| | Synchronized2 | | | | Wait for ACT | | | | Transparent | | | | Error S/T | | | | Pend. Deac. S/T | | | | Pend. Deac. U | | | | Analog Loop Back | | | # **Dependence of Outputs** Outputs denoted with <sup>1)</sup> in Figure 10: Signal output on U<sub>k0</sub> depends on the received EOC command and on the history of the state machine according to Table 11: Table 11 Signal Output on U<sub>k0</sub> | EOC Command | History of the State Machine | Signal output on U <sub>k0</sub> | | |---------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------|--| | received 'LBBD' | no influence | SN3T | | | received no 'LBBD' or 'RTN' after an 'LBBD' | state 'Transparent' has not been reached previously during this activation procedure | SN3 | | | | state 'Transparent' has been reached previously during this activation procedure | SN3T | | Outputs denoted with <sup>2)</sup> in Figure 10: C/I-code output depends on received EOC-command 'LBBD' according to Table 12: Table 12 C/I-Code Output | EOC Command | Synchroni<br>zed 2 | Wait for Act | Transparent | Error S/T | |---------------------------------------------|--------------------|--------------|-------------|-----------| | received no 'LBBD' or 'RTN' after an 'LBBD' | AR | AR | AI | AR | | received 'LBBD' | ARL | ARL | AIL | ARL | - Outputs denoted with <sup>3)</sup> in Figure 10: In States 'Pend. Deact. S/T' and 'Pend. Deact. U' the ACT-bit output depends on its value in the previous state. - The value of the issued SAI-bit depends on the received C/I-code: DI and TIM lead to SAI = 0, any other C/I-code sets the SAI-bit to 1 indicating activity of the downstream device. - If state Alerting is entered from state Deactivated, then C/I-code 'PU' is issued, else C/I-code 'DC' is issued. # 2.3.5.5 Description of the NT-States The following states are used: # **Alerting** The wake-up signal TN is transmitted for a period of T11 either in response to a received wake-up signal TL or to start an activation procedure on the LT-side. # Alerting 1 "Alerting 1" state is entered when a wake-up tone was received in the "Receive Reset" state and the deactivation procedure on the NT-side was not yet finished. The transmission of wake-up tone TN is started. # **Analog Loop-Back** Transparency is achieved in both directions of transmission. This state can be left by making use of any unconditional command. ### **Deactivated** Only in state Deactivated the device may enter the power-down mode. # **EC Training** The signal SN1 is transmitted on the U-interface to allow the NT-receiver to update the EC-coefficients. The automatic gain control (AGC), the timing recovery and the EQ updating algorithm are disabled. # **EC-Training 1** The "EC-Training 1" state is entered if transmission of signal SN1 has to be started and the deactivation procedure on the NT-side is not yet finished. # **EC-Training AL** The signal SN1 is transmitted on the U-interface to allow the NT-receiver to update the EC-coefficients. The automatic gain control (AGC), the timing recovery and the EQ updating algorithm are disabled. # **EQ-Training** The receiver waits for signal SL1 or SL2 to be able to update the AGC, to recover the timing phase, to detect the synch-word (SW), and to update the EQ-coefficients. ### **Error S/T** The downstream device is in an error condition (EI1). The LT-side is informed by setting the ACT-bit to "0" (loss of transparency on the NT-side). # IOM®-2-Awaked The U-transceiver is deactivated, but may not enter the power-down mode. # Pending Deactivation of S/T The U-transceiver has received the UOA-bit at zero after a complete activation of the S/T-interface. The U-transceiver requests the downstream device to deactivate by issuing DR. ### **Pending Deactivation of U-Interface** The U-transceiver waits for the receive signal level to be turned off (LSU) to start the deactivation procedure. ### **Pending Receive Reset** The "Pending Receive Reset" state is entered upon detection of loss of framing on the U-interface or expiry of timer T1. This failure condition is signalled to the LT-side by turning off the transmit level (SN0). The U-transceiver then waits for a response (no signal level LSU) from the LT-side. ### **Pending Timing** In the NT-mode the pending timing state assures that the C/I-channel code DC is issued four times before entering the 'Deactivated' state. #### **Receive Reset** In state 'Receive Reset' a reset of the Uk0-receiver is performed, except in case that state 'Receive Reset' was entered from state 'Pend. Deact. U'. Timer T7 assures that no activation procedure is started from the NT-side for a minimum period of time of T7. This gives the LT a chance to activate the NT. #### Reset In state 'Reset' a software-reset is performed. ## Synchronized 1 State 'Synchronized 1' is the fully active state of the U-transceiver, while the downstream device is deactivated. ## Synchronized 2 In this state the U-transceiver has received UOA = 1. This is a request to activate the downstream device. #### **Test** The test signal SSP is issued as long as TM2-0 = '101'. For further details see **Table 9**. ### **Transparent** This state is entered upon the detection of ACT = 1 received from the LT-side and corresponds to the fully active state. #### Wait for ACT Upon the receipt of AI, the NT waits for a response (ACT = 1) from the LT-side. ### Wait for SF The signal SN2 is sent on the U-interface and the receiver waits for detection of the superframe. #### Wait for SF AL This state is entered in the case of an analog loop-back and allows the receiver to update the AGC, to recover the timing phase, and to update the EQ-coefficients. ## 2.3.6 Metallic Loop Termination For North American applications a maintenance controller according to ANSI T1.601 section 6.5 is implemented. The maintenance pulse stream from the U-interface Metallic Loop Termination circuit (MLT) is fed to pin MTI, usually via an optocoupler. It is digitally filtered for 20 ms and decoded independently on the polarity by the maintenance controller according to **Table 13**. Therefore, the maintenance controller is capable of detecting the DC and AC signaling format. The Q-SMINT®O automatically sets the U-transceiver in the proper state and issues an interrupt. The state selected by the MLT is indicated via two bits. The Q-SMINT®O reacts on a valid pulse stream independently of the current U-transceiver state. This includes the power-down state. A test mode is valid for 75 seconds. If during the 75 seconds a valid pulse sequence is detected the 75 s timer starts again. After expiry of the 75 s timer the MLT maintenance controller goes back to normal operation. Table 13 ANSI Maintenance Controller States | Number of counted pulses | ANSI maintenance controller state | U-transceiver State Machine | | | |--------------------------|-----------------------------------|---------------------------------------------------|--|--| | <= 5 | ignored | no impact | | | | 6 | Quiet Mode | transition to state 'Reset'<br>start timer 75s | | | | 7 | ignored | no impact | | | | 8 | Insertion Loss Measurement | transition to state 'Transparent' start timer 75s | | | | 9 | ignored | no impact | | | | 10 | normal operation | transition to state 'Reset' | | | | >= 11 | ignored | no impact | | | Figure 11 shows examples for pulse streams with inverse polarity selecting Quiet Mode. Figure 11 Pulse Streams Selecting Quiet Mode ### 2.4 S-Transceiver The S-Transceiver offers the NT state machine described in the User's Manual V3.4 [10]. The S-transceiver basic configurations are performed via pin strapping. ## 2.4.1 Line Coding, Frame Structure ## **Line Coding** The following figure illustrates the line code. A binary ONE is represented by no line signal. Binary ZEROs are coded with alternating positive and negative pulses with two exceptions: For the required frame structure a code violation is indicated by two consecutive pulses of the same polarity. These two pulses can be adjacent or separated by binary ONEs. In bus configurations a binary ZERO always overwrites a binary ONE. Figure 12 S/T -Interface Line Code #### Frame Structure Each S/T frame consists of 48 bits at a nominal bit rate of 192 kbit/s. For user data (B1+B2+D) the frame structure applies to a data rate of 144 kbit/s (see **Figure 12**). In the direction $TE \rightarrow NT$ the frame is transmitted with a two bit offset. For details on the framing rules please refer to ITU I.430 section 6.3. The following figure illustrates the standard frame structure for both directions (NT $\rightarrow$ TE and TE $\rightarrow$ NT) with all framing and maintenance bits. Figure 13 Frame Structure at Reference Points S and T (ITU I.430) | – F | Framing Bit | $F = (0b) \rightarrow identifies new frame (always positive pulse, always code violation)$ | |------------------|-----------------------|--------------------------------------------------------------------------------------------| | – L. | D.C. Balancing Bit | $L. = (0b) \rightarrow \text{number of binary ZEROs sent}$ after the last L. bit was odd | | – D | D-Channel Data Bit | Signaling data specified by user | | – E | D-Channel Echo Bit | $E = D \to received \; E-bit \; is \; equal \; to \; transmitted \; D-bit$ | | - F <sub>A</sub> | Auxiliary Framing Bit | See section 6.3 in ITU I.430 | | – N | | $N = \overline{F_A}$ | | – B1 | B1-Channel Data Bit | User data | | – B2 | B2-Channel Data Bit | User data | | - A | Activation Bit | $A = (0b) \rightarrow INFO 2$ transmitted<br>$A = (1b) \rightarrow INFO 4$ transmitted | | - S | S-Channel Data Bit | S <sub>1</sub> channel data (see note below) | | – M | Multiframing Bit | $M = (1b) \rightarrow Start of new multi-frame$ | Note: The ITU I.430 standard specifies S1 - S5 for optional use. # 2.4.2 S/Q Channels, Multiframing The S/Q channels are not supported. # 2.4.3 Data Transfer between IOM®-2 and S<sub>0</sub> In the state G3 (Activated) the B1, B2 and D bits are transferred transparently from the S/T to the IOM®-2 interface and vice versa. In all other states '1's are transmitted to the IOM®-2 interface. ## 2.4.4 **Loopback 2** C/I commands ARL and AIL close the analog loop as close to the S-interface as possible. ETSI refers to this loop under 'loopback 2'. ETSI requires, that B1, B2 and D channels have the same propagation delay when being looped back. The D-channel Echo bit is set to bin. 0 during an analog loopback (i.e. loopback 2). The loop is transparent. Note: After C/I-code AIL has been recognized by the S-transceiver, zeros are looped back in the B and D-channels (DU) for four frames. ### 2.4.5 State Machine The state diagram notation is given in Figure 14. The information contained in the state diagrams are: - state name - Signal received from the line interface (INFO) - Signal transmitted to the line interface (INFO) - C/I code received (commands) - C/I code transmitted (indications) - transition criteria The transition criteria are grouped into: - C/I commands - Signals received from the line interface (INFOs) - Reset Figure 14 State Diagram Notation As can be seen from the transition criteria, combinations of multiple conditions are possible as well. A "\*" stands for a logical AND combination. And a "+" indicates a logical OR combination. ### **Test Signals** - 2 kHz Single Pulses (TM1) One pulse with a width of one bit period per frame with alternating polarity. - 96 kHz Continuous Pulses (TM2) Continuous pulses with a pulse width of one bit period. Note: The test signals TM1 and TM2 can be generated via pins TM0-2 according to **Table 5**. ### **Reset States** After an active signal on the reset pin $\overline{RST}$ the S-transceiver state machine is in the reset state. #### C/I Codes in Reset State In the reset state the C/I code 0000 (TIM) is issued. This state is entered after a hardware reset (RST). #### C/I Codes in Deactivated State If the S-transceiver is in state 'Deactivated' and receives $\overline{i0}$ , the C/I code 0000 (TIM) is issued until expiration of the 8 ms timer. Otherwise, the C/I code 1111 (DI) is issued. ## Receive Infos on S/T I0 INFO 0 detected lo Level detected (signal different to I0) I3 INFO 3 detected Any INFO other than INFO 3 ## **Transmit Infos on S/T** 10 INFO 0 12 INFO 2 14 INFO 4 It Send Single Pulses (TM1). Send Continuous Pulses (TM2). ## 2.4.5.1 State Machine NT Mode Figure 15 State Machine NT Mode Note: By setting the Test Mode pins TM0-2 to '010' / '011': Continuous Pulses / Single Pulses, the S-transceiver starts sending the corresponding test signal, but no state transition is invoked. #### G1 Deactivated The S-transceiver is not transmitting. There is no signal detected on the S/T-interface, and no activation command is received in the C/I channel. Activation is possible from the S/T interface and from the IOM®-2 interface. ### G1 10 Detected An INFO 0 is detected on the S/T-interface, translated to an "Activation Request" indication in the C/I channel. The S-transceiver is waiting for an AR command, which normally indicates that the transmission line upstream is synchronized. ### **G2 Pending Activation** As a result of the ARD command, an INFO 2 is sent on the S/T-interface. INFO 3 is not yet received. In case of ARL command, loop 2 is closed. #### G2 wait for AID INFO 3 was received, INFO 2 continues to be transmitted while the S-transceiver waits for a "switch-through" command AID from the device upstream. #### G3 Activated INFO 4 is sent on the S/T-interface as a result of the "switch through" command AID: the B and D-channels are transparent. On the command AIL, loop 2 is closed. ## **G2 Lost Framing S/T** This state is reached when the transceiver has lost synchronism in the state G3 activated. ### **G3 Lost Framing U** On receiving an RSY command which usually indicates that synchronization has been lost on the transmission line, the S-transceiver transmits INFO 2. ### **G4 Pending Deactivation** This state is triggered by a deactivation request DR, and is an unstable state. Indication DI (state "G4 wait for DR") is issued by the transceiver when: either INFO0 is received for a duration of 16 ms or an internal timer of 32 ms expires. ## G4 wait for $\overline{DR}$ Final state after a deactivation request. The S-transceiver remains in this state until DC is issued. #### **Unconditional States** ### **Test Mode TM1** Send Single Pulses ### **Test Mode TM2** Send Continuous Pulses #### C/I Commands Command Abbr. Code Remark Deactivation Request. Initiates a complete **Deactivation Request** DR 0000 deactivation by transmitting INFO 0. Reset Reset of state machine. Transmission of RES 0001 Info0. No reaction to incoming infos. RES is an unconditional command. Send Single Pulses TM1 0010 Send Single Pulses. **Send Continuous** TM2 0011 Send Continuous Pulses. **Pulses** Receiver not **RSY** 0100 Receiver is not synchronous **Synchronous Activation Request** AR 1000 Activation Request. This command is used to start an activation. **ARL** Activation request loop. The transceiver is **Activation Request** 1010 requested to operate an analog loop-back Loop close to the S/T-interface. Activation Indication. Synchronous receiver, **Activation Indication** ΑI 1100 i.e. activation completed. | Command | Abbr. | Code | Remark | |------------------------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | Activation Indication Loop | AIL | 1110 | Activation Indication Loop | | Deactivation<br>Confirmation | DC | 1111 | Deactivation Confirmation. Transfers the transceiver into a deactivated state in which it can be activated from a terminal (detection of INFO 0 enabled). | | Indication | Abbr. | Code | Remark | |-----------------------------|-------|------|----------------------------------------------------------------------------------------------| | Timing | TIM | 0000 | Interim indication during deactivation procedure. | | Receiver not<br>Synchronous | RSY | 0100 | Receiver is not synchronous. | | Activation Request | AR | 1000 | INFO 0 received from terminal. Activation proceeds. | | Illegal Code Ciolation | CVR | 1011 | Illegal code violation received. This function has to be enabled in S_CONF0.EN_ICV. | | Activation Indication | Al | 1100 | Synchronous receiver, i.e. activation completed. | | Deactivation<br>Indication | DI | 1111 | Timer (32 ms) expired or INFO 0 received for a duration of 16 ms after deactivation request. | . # **3 Operational Description** # 3.1 Layer 1 Activation/Deactivation # 3.1.1 Complete Activation Initiated by Exchange Figure 16 depicts the procedure if activation has been initiated by the exchange side (LT). Figure 16 Complete Activation Initiated by Exchange ## 3.1.2 Complete Activation Initiated by TE Figure 17 depicts the procedure if activation has been initiated by the terminal side (TE). Figure 17 Complete Activation Initiated by TE # 3.1.3 Complete Deactivation **Figure 18** depicts the procedure if deactivation has been initiated. Deactivation of layer 1 is always initiated by the exchange. Figure 18 Complete Deactivation Initiated by Exchange ## 3.1.4 Partial Activation Figure 19 depicts the procedure if partial activation has been initiated by the exchange. Figure 19 Partial Activation ## 3.1.5 Activation from Exchange with U Active Figure 20 depicts the procedure if activation has been initiated by the exchange with U already being active. Figure 20 Activation from LT with U Active ## 3.1.6 Activation from TE with U Active Figure 21 depicts the procedure if activation has been initiated by the TE with U already being active. Figure 21 Activation from TE with U Active ## 3.1.7 Partial Deactivation with U Active Figure 22 depicts the procedure if partial deactivation has been initiated by the exchange; i.e. U remains active. Figure 22 Partial Deactivation with U Active # 3.1.8 Loop 2 Figure 23 depicts the procedure if loop 2 is closed and opened. Figure 23 Loop 2 Note: Closing / resolving loop 2 may provoke the S-transceiver to resynchronize. In this case, the following C/I-codes are exchanged immediately upon receipt of AIL / AI, respectively: DU: 'RSY', DD: 'ARL', DU: 'AI', DD: 'AIL' / 'AI'. ## 3.2 Layer 1 Loopbacks Test loopbacks are specified by the national PTTs in order to facilitate the location of defect systems. Four different loopbacks are defined. The position of each loopback is illustrated in **Figure 24**. Figure 24 Test Loopbacks Loopbacks #1, #1A and #2 are controlled by the exchange. Loopback #3 is controlled locally on the remote side. All four loopback types are transparent. This means all bits that are looped back will also be passed onwards in the normal manner. Only the data looped back internally is processed; signals on the receive pins are ignored. The propagation delay of actually looped B and D channels data must be identical in all loopbacks. ## 3.2.1 Loopback No.2 For loopback #2 several alternatives exist. Both the type of loopback and the location may vary. The following loopback types belong to the loopback-#2 category: - complete loopback (B1,B2,D), in a downstream device - B1-channel loopback, always performed in the U-transceiver - B2-channel loopback, always performed in the U-transceiver All loop variations performed by the U-transceiver are closed as near to the internal IOM®-2 interface as possible. Normally loopback #2 is controlled by the exchange. The maintenance channel is used for this purpose. All loopback functions are latched. This allows channel B1 and channel B2 to be looped back simultaneously. ## 3.2.1.1 Complete Loopback When receiving the request for a complete loopback, the U transceiver passes it on to the downstream device, e.g. the S-bus transceiver. This is achieved by issuing the C/I-code AIL in the "Transparent" state or C/I = ARL in states different than "Transparent" ## 3.2.1.2 Loopback No.2 - Single Channel Loopbacks Single channel loopbacks are always performed directly in the U-Transceiver. No difference between the B1-channel and the B2-channel loopback control procedure exists. # 3.3 External Circuitry ## 3.3.1 Power Supply Blocking Recommendation The following blocking circuitry is suggested. Figure 25 Power Supply Blocking ### 3.3.2 U-Transceiver The Q-SMINT®O is connected to the twisted pair via a transformer. **Figure 26** shows the recommended external circuitry. The recommended protection circuitry is not displayed. Note: The integrated hybrid as specified for Version 1.1 is no more available in Version 1.3 and an external hybrid is required. Figure 26 External Circuitry U-Transceiver ## **U-Transformer Parameters** The following **Table 14** lists parameters of typical U-transformers: **Table 14** U-Transformer Parameters | U-Transformer Parameters | Symbol | Value | Unit | |------------------------------------------------------------------------------------------------|----------------|-------------------|------| | U-Transformer ratio;<br>Device side : Line side | n | 1:2 | | | Main inductance of windings on the line side | L <sub>H</sub> | 14.5 | mH | | Leakage inductance of windings on the line side | L <sub>S</sub> | <75 | μH | | Coupling capacitance between the windings on the device side and the windings on the line side | C <sub>K</sub> | 100 | pF | | DC resistance of the windings on device side | R <sub>B</sub> | 2.5 <sup>1)</sup> | Ω | | DC resistance of the windings on line side | R <sub>L</sub> | 5 <sup>1)</sup> | Ω | <sup>&</sup>lt;sup>1)</sup>R<sub>B</sub> / R<sub>L</sub> according to equation[2] ## Resistors of the External Hybrid R3, R4 and R<sub>T</sub> $R3 = 1.3 k\Omega$ $R4 = 1.0 k\Omega$ $R_T = 9.5 \Omega$ ## Resistors on the Line Side R<sub>PTC</sub> / Chip Side R<sub>T</sub> Optional use of up to 2x20 $\Omega$ resistors (2xR<sub>PTC</sub>) on the line side of the transformer requires compensation resistors R<sub>COMP</sub> depending on R<sub>PTC</sub>: $$2R_{PTC} + 8R_{COMP} = 40 \Omega \tag{1}$$ $$2R_{PTC} + 4(2R_{COMP} + 2R_T + R_{OUT} + R_B) + R_L = 135 \Omega$$ (2) $R_B$ , $R_L$ : see **Table 14** $R_{OUT}$ : see **Table 19** ## 27 nF Capacitor C To achieve optimum performance the 27 nF capacitor should be MKT. A Ceramic capacitor is not recommended. ### **Tolerances** • Rs: ±1% C=27 nF: ±10-20%L=14.5 mH: ±10% ### 3.3.3 S-Transceiver In order to comply to the physical requirements of ITU recommendation I.430 and considering the national requirements concerning overvoltage protection and electromagnetic compatibility (EMC), the S-transceiver needs some additional circuitry. #### **S-Transformer Parameters** The following **Table 15** lists parameters of a typical S-transformer: | Table 15 | S-Transformer | Parameters | |----------|---------------|------------| |----------|---------------|------------| | Transformer Parameters | Symbol | Value | Unit | |------------------------------------------------------------------------------------------------|----------------|-----------|------| | Transformer ratio; Device side : Line side | n | 2:1 | | | Main inductance of windings on the line side | L <sub>H</sub> | typ. 30 | mH | | Leakage inductance of windings on the line side | L <sub>S</sub> | typ. <3 | μH | | Coupling capacitance between the windings on the device side and the windings on the line side | C <sub>K</sub> | typ. <100 | pF | | DC resistance of the windings on device side | R <sub>B</sub> | typ. 2.4 | Ω | | DC resistance of the windings on line side | R <sub>L</sub> | typ. 1.4 | Ω | ### **Transmitter** The **transmitter** requires external resistors $R_{\text{stx}} = 47\Omega$ in order to adjust the output voltage to the pulse mask (nominal 750 mV according to ITU I.430, to be tested with the test mode "TM1") on the one hand and in order to meet the output impedance of minimum 20 $\Omega$ on the other hand (to be tested with the testmode 'Continuous Pulses') on the other hand. Note: The resistance of the S-transformer must be taken into account when dimensioning the external resistors $R_{\text{stx}}$ . If the transmit path contains additional components (e.g. a choke), then the resistance of these additional components must be taken into account, too. Figure 27 External Circuitry S-Interface Transmitter #### Receiver The **receiver** of the S-transceiver is symmetrical. $10 \text{ k}\Omega$ overall resistance are recommended in each receive path. It is preferable to split the resistance into two resistors for each line. This allows to place a high resistance between the transformer and the diode protection circuit (required to pass 96 kHz input impedance test of ITU I.430 [8] and ETS 300012-1). The remaining resistance (1.8 k $\Omega$ ) protects the S-transceiver itself from input current peaks. Figure 28 External Circuitry S-Interface Receiver # 3.3.4 Oscillator Circuitry Figure 29 illustrates the recommended oscillator circuit. Figure 29 Crystal Oscillator | Table 16 | Crystal | <b>Parameters</b> | |----------|---------|-------------------| |----------|---------|-------------------| | Parameter | Symbol | Limit Values | Unit | |---------------------------------|----------------|--------------|------| | Frequency | f | 15.36 | MHz | | Frequency calibration tolerance | | +/-60 | ppm | | Load capacitance | C <sub>L</sub> | 20 | рF | | Max. resonance resistance | R1 | 20 | Ω | | Max. shunt capacitance | C <sub>0</sub> | 7 | pF | | Oscillator mode | | fundamental | | ## **External Components and Parasitics** The load capacitance $C_L$ is computed from the external capacitances $C_{LD}$ , the parasitic capacitances $C_{Par}$ (pin and PCB capacitances to ground and $V_{DD}$ ) and the stray capacitance $C_{IO}$ between XIN and XOUT: $$C_{L} = \frac{(C_{LD} + C_{Par}) \times (C_{LD} + C_{Par})}{(C_{LD} + C_{Par}) + (C_{LD} + C_{Par})} + C_{IO}$$ For a specific crystal the total load capacitance is predefined, so the equation must be solved for the external capacitances $C_{LD}$ , which is usually the only variable to be determined by the circuit designer. Typical values for the capacitances $C_{LD}$ connected to the crystal are 22 - 33 pF. ### 3.3.5 General - low power LEDs - MLT input supports - APC13112 - AT&T LH1465AB - discrete as proposed by Infineon ## 4 Electrical Characteristics ## 4.1 Absolute Maximum Ratings | Parameter | Symbol | Limit Values | Unit | |---------------------------------------------------|------------------|-----------------------------------------------|------| | Ambient temperature under bias | $T_{A}$ | -40 to 85 | °C | | Storage temperature | $T_{ t STG}$ | - 65 to 150 | °C | | Maximum Voltage on V <sub>DD</sub> | $V_{ extsf{DD}}$ | 4.2 | V | | Maximum Voltage on any pin with respect to ground | $V_{\mathtt{S}}$ | -0.3 to V <sub>DD</sub> + 3.3<br>(max. < 5.5) | V | ESD integrity (according EIA/JESD22-A114B (HBM)): 2 kV Note: Stress above those listed here may cause permanent damage to the device. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability. ### **Line Overload Protection** The Q-SMINT®O is compliant to ESD tests according to ANSI / EOS / ESD-S 5.1-1993 (CDM), EIA/JESD22-A114B (HBM) and to Latch-up tests according to JEDEC EIA / JESD78. From these tests the following max. input currents are derived (Table 17): **Table 17 Maximum Input Currents** | Test | Pulse Width | Current | Remarks | |----------|-------------|-----------|-----------------------------| | ESD | 100 ns | 1.3 A | 3 repetitions | | Latch-up | 5 ms | +/-200 mA | 2 repetitions, respectively | | DC | | 10 mA | | # 4.2 DC Characteristics $V_{\rm DD}/V_{\rm DDA} = 3.3~{\rm V}$ +/- 5% ; $V_{\rm SS}/V_{\rm SSA} = 0~{\rm V}$ ; $T_{\rm A} =$ -40 to 85 °C | Digital | Parameter | Symbol | Limit | Values | Unit | Test<br>Condition | |---------------------|------------------------------------------|-------------------|-------|--------|------|------------------------------------------------------------------| | Pins | | | min. | max. | | | | All | Input low voltage | V <sub>IL</sub> | -0.3 | 0.8 | V | | | | Input high voltage | V <sub>IH</sub> | 2.0 | 5.25 | ٧ | | | All except<br>DD/DU | Output low voltage | V <sub>OL1</sub> | | 0.45 | V | I <sub>OL1</sub> = 3.0 mA | | ACT,LP2I<br>MCLK | Output high voltage | V <sub>OH1</sub> | 2.4 | | V | I <sub>OH1</sub> = 3.0 mA | | DD/DU<br>ACT,LP2I | Output low voltage | V <sub>OL2</sub> | | 0.45 | V | $I_{OL2} = 4.0 \text{ mA}$ | | MCLK | Output high voltage (DD/DU push-pull) | V <sub>OH2</sub> | 2.4 | | V | $I_{OH2} = 4.0 \text{ mA}$ | | All | Input leakage current | ILI | | 10 | μΑ | $0 \text{ V} \le V_{\text{IN}} \le V_{\text{DD}}$ | | | Output leakage current | I <sub>LO</sub> | | 10 | μΑ | $0 \text{ V} \leq V_{\text{IN}} \leq V_{\text{DD}}$ | | | Input leakage current (internal pull-up) | I <sub>LIPU</sub> | 50 | 200 | μΑ | $0 \text{ V} \le V_{\text{IN}} \le V_{\text{DD}}$ | | Analog<br>Pins | | | | | | | | AIN, BIN | Input leakage current | ILI | | 70 | μΑ | $\begin{array}{c} 0 \ V \leq V_{IN} \leq V_{D} \\ D \end{array}$ | **Table 18 S-Transceiver Characteristics** | Pin | Parameter | Symbol | Limit | Values | <b>;</b> | Unit | Test<br>Condition | | |-------|---------------------------------------------------------------------------------|----------------|-----------|--------|----------|---------|-------------------------------------------------|--| | | | | min. | typ. | max. | | | | | SX1,2 | Absolute value of output pulse amplitude (V <sub>SX2</sub> - V <sub>SX1</sub> ) | V <sub>X</sub> | 2.03 | 2.2 | 2.31 | V | R <sub>L</sub> = 50 Ω | | | SX1,2 | S-Transmitter | Z <sub>X</sub> | 10 | 34 | | kΩ | see 1) | | | | output impedance | | 0 | | | | see <sup>2)3)</sup> | | | SR1,2 | S-Receiver input impedance | Z <sub>R</sub> | 10<br>100 | | | kΩ<br>Ω | $V_{DD} = 3.3 \text{ V}$ $V_{DD} = 0 \text{ V}$ | | - 1) Requirement ITU-T I.430, chapter 8.5.1.1a): 'At all times except when transmitting a binary zero, the output impedance, in the frequency range of 2kHz to 1 MHz, shall exceed the impedance indicated by the template in Figure 11. The requirement is applicable with an applied sinusoidal voltage of 100 mV (r.m.s value)' - Requirement ITU-T I.430, chapter 8.5.1.1b): 'When transmitting a binary zero, the output impedance shall be $> 20 \Omega$ .': Must be met by external circuitry. - 3) Requirement ITU-T I.430, chapter 8.5.1.1b), Note: 'The output impedance limit shall apply for a nominal load impedance (resistive) of 50 Ω. The output impedance for each nominal load shall be defined by determining the peak pulse amplitude for loads equal to the nominal value +/- 10%. The peak amplitude shall be defined as the the amplitude at the midpoint of a pulse. The limitation applies for pulses of both polarities.' Table 19 U-Transceiver Characteristics | | Limit V | Unit | | | |--------------------------------------------------------------|------------------|------|-------------------|------------| | | min. | typ. | max. | | | Receive Path | | | | • | | Signal / (noise + total harmonic distortion) <sup>1)</sup> | 65 <sup>2)</sup> | | | dB | | DC-level at AD-output | 45 | 50 | 55 | %3) | | Threshold of level detect (measured between AIN and BIN with | 4 | 5 | 16 (PEF<br>80912) | mV<br>peak | | respect to zero signal) | | | 9 (PEF<br>80913) | | | Input impedance AIN/BIN | 80 | | | kΩ | ### **Transmit Path** | Signal / (noise + total harmonic distortion) <sup>4)</sup> | 70 | | | dB | |------------------------------------------------------------------------------------------------|------|------|----------|----| | Common mode DC-level | 1.61 | 1.65 | 1.69 | V | | Offset between AOUT and BOUT | | | 35 | mV | | Absolute peak voltage for a single +3 or -3 pulse measured between AOUT and BOUT <sup>5)</sup> | 2.42 | 2.5 | 2.58 | V | | Output impedance AOUT/BOUT: Power-up Power-down | | 0.8 | 1.5<br>6 | Ω | <sup>1)</sup> Test conditions: 1.4 Vpp differential sine wave as input on AIN/BIN with long range (low, critical range). Data Sheet 59 2001-03-29 <sup>&</sup>lt;sup>2)</sup> Versions PEF 8x913 with enhanced performance of the U-interface are tested with tightened limit values <sup>3)</sup> The percentage of the "1 "-values in the PDM-signal. <sup>4)</sup> Interpretation and test conditions: The sum of noise and total harmonic distortion, weighted with a low pass filter 0 to 80 kHz, is at least 70 dB below the signal for an evenly distributed but otherwise random sequence of +3, +1, -1, -3. # 4.3 Capacitances TA = 25 °C, 3.3 V $\pm$ 5 % VSSA = 0 V, VSSD = 0 V, fc = 1 MHz, unmeasured pins grounded. ## **Table 20 Pin Capacitances** | Parameter | Symbol | Limit Values | | Unit | Remarks | |-------------------------------------------------------|-------------------------------------|--------------|--------|----------|--------------| | | | min. | max. | | | | Digital pads:<br>Input Capacitance<br>I/O Capacitance | C <sub>IN</sub><br>C <sub>I/O</sub> | | 7<br>7 | pF<br>pF | | | Analog pads:<br>Load Capacitance | C <sub>L</sub> | | 3 | pF | pin AIN, BIN | # 4.4 Power Consumption ## **Power Consumption** VDD=3.3 V, VSS=0 V, Inputs at VSS/VDD, no LED connected, 50% bin. zeros, no output loads except SX1,2 (50 $\Omega^{1)}$ ) | Parameter | Limit Values | | | Unit | Test Condition | | | |-----------------------------------------|--------------|------------|------|------|----------------------------------------------------|--|--| | | min. | typ. | max. | | | | | | Operational U and S enabled, IOM®-2 off | | 235<br>200 | | | U: ETSI loop 1 (0 m) U: ETSI Loop 2.(typical line) | | | | Power Down | | 15 | | mW | | | | <sup>&</sup>lt;sup>1)</sup> 50 $\Omega$ (2 x TR) on the S-bus. Data Sheet 60 2001-03-29 <sup>&</sup>lt;sup>5)</sup> The signal amplitude measured over a period of 1 min. varies less than 1%. # 4.5 Supply Voltages $VDD_D = + Vdd \pm 5\%$ $VDD_A = + Vdd \pm 5\%$ The maximum sinusoidal ripple on VDD is specified in the following figure: Figure 30 Maximum Sinusoidal Ripple on Supply Voltage ## 4.6 AC Characteristics TA = -40 to 85 °C, VDD = 3.3 V $\pm$ 5% Inputs are driven to 2.4 V for a logical "1" and to 0.4 V for a logical "0". Timing measurements are made at 2.0 V for a logical "1" and 0.8 V for a logical "0". The AC testing input/output waveforms are shown in **Figure 31.** Figure 31 Input/Output Waveform for AC Tests | Parameter | Symbol | Limit values | | Unit | |-----------------|--------|--------------|-----|------| | All Output Pins | | Min | Max | ] | | Fall time | | | 30 | ns | | Rise time | | | 30 | ns | ## 4.6.1 IOM-2 Interface Figure 32 IOM®-2 Interface - Bit Synchronization Timing Figure 33 IOM-2 Interface - Frame Synchronization Timing Note: At the start and end of a reset period, a frame jump may occur. This results in a DCL and FSC high time of min. 130 ns after this specific event. | Parameter | Symbol | Limit v | Unit | | | |-----------------------------------------------------------------------------------|------------------------|---------|--------------------------------|------|----| | IOM <sup>®</sup> -2 Interface | | Min | Тур | Max | | | DCL period | <i>t</i> <sub>1</sub> | 1875 | 1953 | 2035 | ns | | DCL high | $t_2$ | 850 | 960 | 1105 | ns | | DCL low | $t_3$ | 850 | 960 | 1105 | ns | | Output data from high impedance to active (FSC high or other than first timeslot) | <i>t</i> <sub>6</sub> | | | 100 | ns | | Output data from active to high impedance | <i>t</i> <sub>7</sub> | | | 100 | ns | | Output data delay from clock | t <sub>8</sub> | | | 80 | ns | | FSC high | t <sub>9</sub> | | 50% of<br>FSC<br>cycle<br>time | | ns | | FSC advance to DCL | <i>t</i> <sub>10</sub> | 65 | 130 | 195 | ns | | DCL, FSC rise/fall | <i>t</i> <sub>15</sub> | | | 30 | ns | | Data out rise/fall<br>(C <sub>L</sub> = 50 pF, tristate) | t <sub>17</sub> | | | 150 | ns | #### **Electrical Characteristics** ### 4.6.2 Reset Table 21 Reset Input Signal Characteristics | Parameter | Symbol | Limit Values | | | Unit | Test Conditions | |----------------------------|------------------|----------------------------------------------|------|------|------|----------------------------------------------------------------------------------------------| | | | min. | typ. | max. | | | | Length of active low state | t <sub>RST</sub> | 4 | | | ms | Power On<br>the 4 ms are assumed to<br>be long enough for the<br>oscillator to run correctly | | | | 2 x<br>DCL<br>clock<br>cycles<br>+ 400<br>ns | | | | After Power On | Figure 34 Reset Input Signal ### **Electrical Characteristics** ## 4.6.3 Undervoltage Detection Characteristics Figure 35 Undervoltage Control Timing #### **Electrical Characteristics** #### Table 22 Parameters of the UVD/POR Circuit $V_{DD}$ = 3.3 V ± 5 %; $V_{SS}$ = 0 V; $T_A$ = -40 to 85 °C | Parameter | Symbol | Limit Values | | | Unit | Test Condition | |------------------------------------------------------------------------------|----------------------|--------------|------|------|----------|-----------------------------------| | | | min. | typ. | max. | | | | Detection Threshold <sup>1)</sup> | V <sub>DET</sub> | 2.7 | 2.8 | 2.92 | V | $V_{DD} = 3.3 \text{ V} \pm 5 \%$ | | Hysteresis | V <sub>Hys</sub> | 30 | | 90 | mV | | | Max. rising/falling V <sub>DD</sub> edge for activation/ deactivation of UVD | dV <sub>DD</sub> /dt | | | 0.1 | V/µs | | | Max. rising V <sub>DD</sub> for power-on <sup>2)</sup> | | | | 0.1 | V/<br>ms | | | Min. operating voltage | $V_{DDmin}$ | 1.5 | | | V | | | Delay for activation of RSTO | t <sub>ACT</sub> | | | 10 | μs | | | Delay for deactivation of RSTO | t <sub>DEACT</sub> | | 64 | | ms | | The Detection Threshold V<sub>DET</sub> is far below the specified supply voltage range of analog and digital parts of the Q-SMINT<sup>®</sup>O. Therefore, the board designer must take into account that a range of voltages is existing, where neither performance and functionality of the Q-SMINT<sup>®</sup>O are guaranteed, nor a reset is generated. <sup>&</sup>lt;sup>2)</sup> If the integrated Power-On Reset of the Q-SMINTO is selected ( $\overline{\text{VDDDET}}$ = '0') and the supply voltage V<sub>DD</sub> is ramped up from 0V to 3.3V +/- 5%, then the Q-SMINTO is kept in reset during V<sub>DDmin</sub> < V<sub>DD</sub> < V<sub>DET</sub> + V<sub>Hys</sub>. V<sub>DD</sub> must be ramped up so slowly that the Q-SMINTO leaves the reset state after the oscillator circuit has already finished start-up. The start-up time of the oscillator circuit is typically in the range between 3ms and 12ms. #### **Package Outlines** # 5 Package Outlines # 6 Appendix: Differences between Q- and T-SMINT®O The Q- and T-SMINT $^{\$}$ O have been designed to be as compatible as possible. However, some differences between them are unavoidable due to the different line codes 2B1Q and 4B3T used for data transmission on the $U_{k0}$ line. Especially the pin compatibility between Q- and T-SMINT®O allows for one single PCB design for both series with only some mounting differences. The following chapter summarizes the main differences between the Q- and T-SMINT®O. ### 6.1 Pinning **Table 23** Pin Definitions and Functions | Pin<br>MQFT-44 | Q-SMINT®O: 2B1Q | T-SMINT®O: 4B3T | |----------------|----------------------------------|-----------------| | 10 | Triple-Last-Look (TLL) | Tie to '1' | | 11 | Metallic Termination Input (MTI) | Tie to '1' | | 16 | Auto U Activation (AUA) | Tie to '1' | | 17 | Cold Start Only (CSO) | Tie to '1' | | 38 | Power Status (primary)<br>(PS1) | Tie to '1' | | 26 | Power Status (secondary) (PS2) | Tie to '1' | ### 6.2 U-Transceiver ## **6.2.1 U-Interface Conformity** Table 24 Related Documents to the U-Interface | Document | Q-SMINT®O: 2B1Q | T-SMINT®O: 4B3T | |---------------------------------------------------------|-----------------------------------------------------|--------------------| | ETSI: TS 102 080 | conform to annex A compliant to 10 ms interruptions | conform to annex B | | ANSI: T1.601-1998<br>(Revision of ANSI T1.601-<br>1992) | conform<br>MLT input and decode logic | not required | | CNET: ST/LAA/ELR/DNP/<br>822 | conform | not required | | RC7355E | conform | not required | | FTZ-Richtlinie 1 TR 220 | not required | conform | #### 6.2.2 U-Transceiver State Machines Figure 36 NTC-Q Compatible State Machine Q-SMINT®O: 2B1Q Figure 37 IEC-T/NTC-T Compatible State Machine T-SMINT®O: 4B3T ## 6.2.3 Command/Indication Codes Table 25 C/I Codes | Code | Q-SMINT <sup>®</sup> O: 2B1Q | | T-SMINT <sup>®</sup> O: 4B3T | | | |------|------------------------------|-----|------------------------------|-----|--| | | IN | OUT | IN | OUT | | | 0000 | TIM | DR | TIM | DR | | | 0001 | RES | _ | _ | _ | | | 0010 | _ | _ | _ | _ | | | 0011 | _ | _ | _ | _ | | | 0100 | El1 | El1 | _ | RSY | | | 0101 | SSP | _ | SSP | _ | | | 0110 | DT | _ | DT | _ | | | 0111 | _ | PU | _ | _ | | | 1000 | AR | AR | AR | AR | | | 1001 | _ | _ | _ | _ | | | 1010 | ARL | ARL | _ | ARL | | | 1011 | _ | _ | _ | _ | | | 1100 | Al | Al | Al | Al | | | 1101 | _ | _ | RES | _ | | | 1110 | _ | AIL | _ | AIL | | | 1111 | DI | DC | DI | DC | | ### 6.3 External Circuitry The external circuitry of the Q- and T-SMINT®O is equivalent; however, some external components of the U-transceiver hybrid must be dimensioned different for 2B1Q and 4B3T. All information on the external circuitry is preliminary and may be changed in future documents. Figure 38 External Circuitry Q- and T-SMINT®O the necessary protection circuitry is not displayed in Figure 38 ## Table 26 Dimensions of External Components. | Component | Q-SMINT®O: 2B1Q | T-SMINT®O: 4B3T | |----------------------------------------|------------------------------------|-------------------------------------------------| | Transformer: | | | | Ratio | 1:2 | 1:1.6 | | Main Inductivity | 14.5 mH | 7.5 mH | | Resistance R3 | 1.3 kΩ | 1.75 kΩ | | Resistance R4 | 1.0 kΩ | 1.0 kΩ | | Resistance R <sub>T</sub> | 9.5 Ω | 25 Ω | | Capacitor C | 27 nF | 15 nF | | R <sub>PTC</sub> and R <sub>Comp</sub> | $2R_{PTC} + 8R_{Comp} = 40 \Omega$ | $n^2 \times (2R_{COMP} + R_B) + R_L = 20\Omega$ | #### Index | 7 Index | P | | | |-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | A Absolute Maximum Ratings 57 | Package Outlines 68 Pin Configuration 5 Pin Definitions and Functions 7 Power Consumption 60 Power Supply Blocking 51 Power-On Reset 13, 66 | | | | <b>B</b> Block Diagram 6 | | | | | C C/I Codes | Reset Generation 13 Input Signal Characteristics 65 Power-On Reset 13, 66 Under Voltage Detection 13, 66 S S/Q Channels 33 Scrambling/ Descrambling 18 S-Transceiver Functional Description 32 State Machine, NT 37 Supply Voltages 61 System Integration 12 T Test Modes 11 U U-Interface Hybrid 51 Under Voltage Detection 13, 66 U-Transceiver Functional Description 15 State Machine, Standard NT 21 | | | | Metallic Loop Termination 30 | | | | | 0 | | | | Oscillator Circuitry 55 # Infineon goes for Business Excellence "Business excellence means intelligent approaches and clearly defined processes, which are both constantly under review and ultimately lead to good operating results. Better operating results and business excellence mean less idleness and wastefulness for all of us, more professional success, more accurate information, a better overview and, thereby, less frustration and more satisfaction." Dr. Ulrich Schumacher http://www.infineon.com