# **Quad SPST JFET Analog Switches** LF11331, LF13331 4 Normally Open Switches with Disable LF11332, LF13332 4 Normally Closed Switches with Disable LF11333, LF13333 2 Normally Closed Switches and 2 Normally Open Switches with Disable LF11201, LF13201 4 Normally Closed Switches LF11202, LF13202 4 Normally Open Switches # **General Description** These devices are a monolithic combination of bipolar and JFET technology producing the industry's first one chip quad JFET switch. A unique circuit technique is employed to maintain a constant resistance over the analog voltage range of $\pm 10$ V. The input is designed to operate from minimum TTL levels, and switch operation also ensures a break-before-make action. These devices operate from $\pm 15$ V supplies and swing a $\pm 10$ V analog signal. The JFET switches are designed for applications where a dc to medium frequency analog signal needs to be controlled. # **Features** - Analog signals are not loaded - Constant "ON" resistance for signals up to ±10V and 100 kHz - Pin compatible with CMOS switches with the advantage of blow out free handling - Small signal analog signals to 50 MHz - Break-before-make action - toff < ton - High open switch isolation at 1.0 MHz - -50 dB - Low leakage in "OFF" state - <1.0 nA - TTL, DTL, RTL compatibility - Single disable pin opens all switches in package on LF11331, LF11332, LF11333 - LF11201 is pin compatible with DG201 # Test Circuit and Schematic Diagram FIGURE 1. Typical Circuit for One Switch FIGURE 2. Schematic Diagram (Normally Open) # **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. (Note 1) Supply Voltage (V<sub>CC</sub>-V<sub>EE</sub>) 36V Reference Voltage $V_{EE} \le V_{R} \le V_{CC}$ Logic Input Voltage $V_{R} - 4.0V \le V_{IN} \le V_{R} + 6.0V$ Analog Voltage $V_{EE} \le V_A \le V_{CC} + 6V$ ; $V_{EE} \le V_A \le V_{CC} + 6V;$ $V_A \le V_{EE} + 36V$ rrent IIal< V<sub>A</sub> ≤ V<sub>EE</sub> + 30V |I<sub>A</sub>|<20 mA **Analog Current** Molded DIP (N Suffix) Cavity DIP (D Suffix) 500 mW 900 mW Operating Temperature Range Power Dissipation (Note 2) LF11201, 2 and LF11331, 2, 3 -55°C to +125°C -65°C to +150°C LF13201, 2 and LF13331, 2, 3 0°C to +70°C Storage Temperature Soldering Information N and D Package (10 sec.) 300°C SO Package Vapor Phase (60 sec.) Infrared (15 sec.) 215°C 220°C # **Electrical Characteristics** (Note 3) | Symbol | Parameter | Conditions | | LF11331/2/3<br>LF11201/2 | | | LF13331/2/3<br>LF13201/2 | | | Units | |--------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------|--------------------------|------------|------------|--------------------------|------------|-------------|----------| | | | | | Min | Тур | Max | Min | Тур | Max | | | R <sub>ON</sub> | "ON" Resistance | $V_A = 0, I_D = 1 \text{ mA}$ | T <sub>A</sub> = 25°C | | 150<br>200 | 200<br>300 | | 150<br>200 | 250<br>350 | Ω | | VA | "ON" Resistance Matching<br>Analog Range | | T <sub>A</sub> =25°C | ±10 | 5<br>±11 | 20 | ± 10 | 10<br>±11 | 50 | Ω | | IS(ON) +<br>ID(ON) | Leakage Current in "ON" Condition | Switch "ON," V <sub>S</sub> =V <sub>D</sub> = ±10V | T <sub>A</sub> =25°C | | 0.3<br>3 | 5<br>100 | | 0.3<br>3 | 10<br>30 | nA<br>nA | | <sup>I</sup> S(OFF) | Source Current in "OFF" Condition | Switch "OFF," $V_S = +10V$ , $V_D = -10V$ | T <sub>A</sub> = 25°C | | 0.4<br>3 | 5<br>100 | | 0.4<br>3 | 10<br>30 | nA<br>nA | | D(OFF) | Drain Current in "OFF" Condition | Switch "OFF," $V_S = +10V$ , $V_D = -10V$ | T <sub>A</sub> = 25°C | | 0.1<br>3 | 5<br>100 | | 0.1<br>3 | 10<br>30 | nA<br>nA | | V <sub>INH</sub><br>V <sub>INL</sub> | Logical "1" Input Voltage<br>Logical "0" Input Voltage | | | 2.0 | | 0.8 | 2.0 | | 0.8 | V | | INH | Logical "1" Input Current | V <sub>IN</sub> = 5V | T <sub>A</sub> =25°C | | 3.6 | 10<br>25 | | 3.6 | 40<br>100 | μA<br>μA | | I <sub>INL</sub> | Logical "0" Input Current | V <sub>IN</sub> =0.8 | T <sub>A</sub> =25°C | | | 0.1 | | | 0.1 | μA<br>μA | | t <sub>ON</sub><br>t <sub>OFF</sub> | Delay Time "ON"<br>Delay Time "OFF" | $V_S = \pm 10V$ , (Figure 3)<br>$V_S = \pm 10V$ , (Figure 3) | $T_A = 25^{\circ}C$<br>$T_A = 25^{\circ}C$ | | 500<br>90 | | | 500<br>90 | | ns<br>ns | | ton-toff | Break-Before-Make | V <sub>S</sub> = ± 10V, (Figure 3) | TA = 25°C | | 80 | | | 80 | | ns | | C <sub>S(OFF)</sub><br>C <sub>D(OFF)</sub> | Source Capacitance<br>Drain Capacitance | Switch "OFF," $V_S = \pm 10V$<br>Switch "OFF," $V_D = \pm 10V$ | $T_A = 25^{\circ}C$<br>$T_A = 25^{\circ}C$ | | 4.0<br>3.0 | | | 4.0<br>3.0 | | pF<br>pF | | C <sub>S(ON)</sub> +<br>C <sub>D(ON)</sub> | Active Source and Drain Capacitance | Switch "ON," V <sub>S</sub> =V <sub>D</sub> =0V | T <sub>A</sub> = 25°C | | 5.0 | | | 5.0 | | pF | | I <sub>SO(OFF)</sub> | "OFF" Isolation<br>Crosstalk | (Figure 4), (Note 4)<br>(Figure 4), (Note 4) | T <sub>A</sub> = 25°C<br>T <sub>A</sub> = 25°C | | -50<br>-65 | | | -50<br>-65 | | dB<br>dB | | SR | Analog Slew Rate | (Note 5) | $T_A = 25^{\circ}C$ | | 50 | | : | 50 | | V/μs | | I <sub>DIS</sub> | Disable Current | (Figure 5), (Note 6) | T <sub>A</sub> =25°C | | 0.4<br>0.6 | 1.0<br>1.5 | | 0.6 | 1.5<br>2.3 | mA<br>mA | | IEE | Negative Supply Current | All Switches "OFF," $V_S = \pm 10V$ | T <sub>A</sub> =25°C | | 3.0<br>4.2 | 5.0<br>7.5 | | 4.3<br>6.0 | 7.0<br>10.5 | mA<br>mA | | I <sub>R</sub> | Reference Supply Current | All Switches "OFF," $V_S = \pm 10V$ | T <sub>A</sub> =25°C | | 2.0 | 4.0<br>6.0 | | 2.7<br>3.8 | 5.0<br>7.5 | mA<br>mA | | lcc | Positive Supply Current | All Switches "OFF," V <sub>S</sub> = ±10V | T <sub>A</sub> =25°C | | 4.5<br>6.3 | 6.0<br>9.0 | | 7.0 | 9.0<br>13.5 | mA | Note 1: Refer to RETSF11201X, RETSF11331X, RETSF11332X and RETSF11333X for military specifications. Note 2: For operating at high temperature the molded DIP products must be derated based on a +100°C maximum junction temperature and a thermal resistance of +150°C/W, devices in the cavity DIP are based on a +150°C maximum junction temperature and are derated at ±100°C/W. Note 3: Unless otherwise specified, $V_{CC} = +15V$ , $V_{EE} = -15V$ , $V_{H} = 0V$ , and limits apply for $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ for the LF11331/2/3 and the LF13201/2, $-25^{\circ}C \le T_{A} \le +85^{\circ}C$ for the LF13331/2/3 and the LF13201/2. Note 4: These parameters are limited by the pin to pin capacitance of the package. Note 5: This is the analog signal slew rate above which the signal is distorted as a result of finite internal slew rates. Note 6: All switches in the device are turned "OFF" by saturating a transistor at the disable node as shown in Figure 5. The delay time will be approximately equal to the ton or toff plus the delay introduced by the external transistor. Note 7: This graph indicates the analog current at which 1% of the analog current is lost when the drain is positive with respect to the source. Note 8: $\theta_{\rm JA}$ (Typical) Thermal Resistance Molded DIP (N) Cavity DIP (D) Small Outline (M) 85°C/W 100°C/W 105°C/W # Connection Diagrams (Top View for SO and Dual-In-Line Packages) (All Switches Shown are For Logical "0") # LF11331/LF13331 IN4 D4 S4 DISABLE +V<sub>CC</sub> S3 D3 IN<sub>3</sub> 16 15 14 13 12 11 10 9 1 2 3 4 5 6 7 8 IN1 D1 S1 V<sub>R</sub> -V<sub>EE</sub> S2 D2 IN<sub>2</sub> TL/H/5667~1 # LF11333/LF13333 TL/H/5667-14 ### LF11202/LF13202 TL/H/5667-16 # LF11332/LF13332 TL/H/5667-13 ### LF11201/LF13201 TL/H/5667-15 Order Number LF13201D, LF11201D, LF11201D/883, LF13202D, LF11202D, LF11202D/883, LF13331D, LF11331D, LF11331D/883, LF13332D, LF11332D, LF11332D/883, LF13333D, LF11333D or LH11333D/883 See NS Package Number D16C Order Number LF13201M, LF13202M, LF13331M, LF13332M or LF13333M See NS Package Number M16A Order Number LF13201N, LF13202N, LF13331N, LF13332N or LF13333N See NS Package Number N16A 200 ns/div TL/H/5667-3 # Test Circuit and Typical Performance Curves Delay Time, Rise Time, Settling Time, and Switching Transients Van 1.597 V # **Additional Test Circuits** 200 ns/div 200 ns/div FIGURE 3. t<sub>ON</sub>, t<sub>OFF</sub> Test Circuit and Waveforms for a Normally Open Switch FIGURE 4. "OFF" Isolation, Crosstalk, Small Signal Response TL/H/5667-4 # **Application Hints** ### **GENERAL INFORMATION** These devices are monolithic quad JFET analog switches with "ON" resistances which are essentially independent of analog voltage or analog current. The leakage currents are typically less than 1 nA at 25°C in both the "OFF" and "ON" switch states and introduce negligible errors in most applications. Each switch is controlled by minimum TTL logic levels at its input and is designed to turn "OFF" faster than it will turn "ON." This prevents two analog sources from being transiently connected together during switching. The switches were designed for applications which require break-before-make action, no analog current loss, medium speed switching times and moderate analog currents. Because these analog switches are JFET rather than CMOS, they do not require special handling. ### **LOGIC INPUTS** The logic input (IN), of each switch, is referenced to two forward diode drops (1.4V at 25°C) from the reference supply (V<sub>R</sub>) which makes it compatible with DTL, RTL, and TTL logic families. For normal operation, the logic "0" voltage can range from 0.8V to -4.0V with respect to V<sub>R</sub> and the logic "1" voltage can range from 2.0V to 6.0V with respect to V<sub>R</sub>, provided V<sub>IN</sub> is not greater than (V<sub>CC</sub>-2.5V). If the input voltage is greater than (V<sub>CC</sub>-2.5V), the input current will increase. If the input voltage exceeds 6.0V or -4.0V with respect to V<sub>R</sub>, a resistor in series with the input should be used to limit the input current to less than $100\,\mu\text{A}$ . ### **ANALOG VOLTAGE AND CURRENT** ### **Analog Voltage** Each switch has a constant "ON" resistance ( $R_{ON}$ ) for analog voltages from ( $V_{EE}+5V$ ) to ( $V_{CC}-5V$ ). For analog voltages greater than ( $V_{CC}-5V$ ), the switch will remain ON independent of the logic input voltage. For analog voltages less than ( $V_{EE}+5V$ ), the ON resistance of the switch will increase. Although the switch will not operate normally when the analog voltage is out of the previously mentioned range, the source voltage can go to either ( $V_{EE}+36V$ ) or ( $V_{CC}+6V$ ), whichever is more positive, and can go as negative as $V_{EE}$ without destruction. The drain (D) voltage can also go to either ( $V_{EE}+36V$ ) or ( $V_{CC}+6V$ ), whichever is more positive, and can go as negative as ( $V_{CC}-36V$ ) without destruction. ## **Analog Current** With the source (S) positive with respect to the drain (D), the R<sub>ON</sub> is constant for low analog currents, but will increase at higher currents (>5 mA) when the FET enters the saturation region. However, if the drain is positive with respect to the source and a small analog current loss at high analog currents (Note 6) is tolerable, a low R<sub>ON</sub> can be maintained for analog currents greater than 5 mA at 25°C. ### **LEAKAGE CURRENTS** The drain and source leakage currents, in both the ON and the OFF states of each switch, are typically less than 1 nA at 25°C and less than 100 nA at 125°C. As shown in the typical curves, these leakage currents are Dependent on power supply voltages, analog voltage, analog current and the source to drain voltage. ### **DELAY TIMES** The delay time OFF ( $t_{OFF}$ ) is essentially independent of both the analog voltage and temperature. The delay time ON ( $t_{ON}$ ) will decrease as either ( $V_{CC}-V_A$ ) decreases or the temperature decreases. # **POWER SUPPLIES** The voltage between the positive supply ( $V_{CC}$ ) and either the negative supply ( $V_{EE}$ ) or the reference supply ( $V_{R}$ ) can be as much as 36V. To accommodate variations in input logic reference voltages, $V_{R}$ can range from $V_{EE}$ to ( $V_{CC}-4.5V$ ). Care should be taken to ensure that the power supply leads for the device never become reversed in polarity or that the device is never inadvertantly installed backwards in a test socket. If one of these conditions occurs, the supplies would zener an internal diode to an unlimited current; and result in a destroyed device. ### **SWITCHING TRANSIENTS** When a switch is turned OFF or ON, transients will appear at the load due to the internal transient voltage at the gate of the switch JFET being coupled to the drain and source by the junction capacitances of the JFET. The magnitude of these transients is dependent on the load. A lower value R<sub>L</sub> produces a lower transient voltage. A negative transient occurs during the delay time ON, while a positive transient occurs during the delay time OFF. These transients are relatively small when compared to faster switch families. ### **DISABLE NODE** This node can be used, as shown in Figure 5, to turn all the switches in the unit off independent of logic inputs. Normally, the node floats freely at an internal diode drop ( $\approx$ 0.7V) above $V_{\rm R}$ . When the external transistor in Figure 5 is saturated, the node is pulled very close to $V_{\rm R}$ and the unit is disabled. Typically, the current from the node will be less than 1 mA. This feature is not available on the LF11201 or LF11202 series. FIGURE 5. Disable Function TL/H/5667-6 # Typical Applications (Continued) # **Self-Zeroing Operational Amplifier**