## FEATURES

Low cost
$33 \times 17$, fully differential, nonblocking array
$>1.5$ Gbps per port NRZ data rate
Wide power supply range: +5 V, +3.3 V, -3.3 V, -5 V
Low power
400 mA (outputs enabled)
30 mA (outputs disabled)
PECL and ECL compatible
CMOS/TTL-level control inputs: 3 V to 5 V
Low jitter: < 50 ps p-p
No heat sinks required
Drives a backplane directly
Programmable output current
Optimize termination impedance
User-controlled voltage at the load
Minimize power dissipation
Individual output disable for busing and building
Larger arrays
Double row latch
Buffered inputs
Available in 184-lead LQFP
APPLICATIONS
HD and SD digital video
Fiber optic network switching

## GENERAL DESCRIPTION

AD8150 is a member of the Xstream line of products and is a breakthrough in digital switching, offering a large switch array $(33 \times 17)$ on very little power, typically less than 1.5 W . Additionally, it operates at data rates in excess of 1.5 Gbps per port, making it suitable for HDTV applications. Further, the pricing of the AD8150 makes it affordable enough to be used for SD applications. The AD8150 is also useful for OC-24 optical network switching.

The AD8150's flexible supply voltages allow the user to operate with either PECL or ECL data levels and will operate down to 3.3 V for further power reduction. The control interface is CMOS/TTL compatible ( 3 V to 5 V ).

Its fully differential signal path reduces jitter and crosstalk while allowing the use of smaller single-ended voltage swings. The AD8150 is offered in a 184 -lead LQFP package that operates over the industrial temperature range of $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

## Rev. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

FUNCTIONAL BLOCK DIAGRAM


Figure 1. Functional Block Diagram


Figure 2. Output Eye Pattern, 1.5 Gbps

## AD8150

## TABLE OF CONTENTS

Specifications .....  3
Absolute Maximum Ratings ..... 4
Maximum Power Dissipiation. ..... 4
ESD Caution .....  4
Pin Configuration and Function Descriptions ..... 5
Typical Performance Characteristics ..... 9
Test Circuit ..... 13
Control Interface ..... 14
Control Interface Truth Tables ..... 14
Control Interface Timing Diagrams ..... 15
Control Interface Programming Example ..... 20
Control Interface Description ..... 21
Control Pin Description ..... 21
Control Interface Translators ..... 22
Circuit Description. ..... 23
High Speed Data Inputs (INxxP, INxxN) ..... 23
REVISION HISTORY
9/05—Rev. 0 to Rev. A
Updated Format ..... Universal
Change to Absolute Maximum Ratings. ..... 4
Changes to Maximum Power Dissipation Section ..... 4
Change to Figure 3 ..... 4
Changes to Figure 40 ..... 26
Updated Outline Dimensions ..... 42
Changes to Ordering Guide ..... 42

## Revision 0: Initial Version

High Speed Data Outputs (OUTyyP, OUTyyN) ..... 23
Output Current Set Pin (REF) ..... 24
Power Supplies ..... 25
Power Dissipation. ..... 27
Heat Sinking ..... 28
Applications ..... 29
AD8150 Input and Output Busing ..... 29
Evaluation Board ..... 30
Configuration Programming. ..... 30
Power Supplies ..... 30
Software Installation ..... 30
Software Operation ..... 31
PCB Layout ..... 32
Outline Dimensions ..... 42
Ordering Guide ..... 42

## SPECIFICATIONS

At $25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$ to $5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ (see Figure 25), Iout $=16 \mathrm{~mA}$, unless otherwise noted.
Table 1

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> Max Data Rate/Channel (NRZ) <br> Channel Jitter <br> RMS Channel Jitter <br> Propagation Delay <br> Propagation Delay Match <br> Output Rise/Fall Time | Data rate < 1.5 Gbps $V_{c c}=5 \mathrm{~V}$ <br> Input to output 20\% to 80\% | 1.5 | $\begin{aligned} & 50 \\ & 10 \\ & 650 \\ & 50 \\ & 100 \\ & \hline \end{aligned}$ | 100 | Gbps <br> ps p-p <br> ps <br> ps <br> ps <br> ps |
| INPUT CHARACTERISTICS <br> Input Voltage Swing Input Voltage Range Input Bias Current Input Capacitance Input Vin High Input Vin Low | Differential Common mode | 200 <br> $V_{c c}-2$ <br> $V_{c c}-1.2$ <br> $V_{c c}-2.4$ | $\begin{aligned} & 2 \\ & 2 \end{aligned}$ | 1000 <br> Vcc <br> $V_{\text {cc }}-0.2$ <br> $V_{c c}-1.4$ | $\begin{aligned} & m V p-p \\ & V \\ & \mu A \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Output Voltage Range <br> Output Current <br> Output Capacitance | Differential (see Figure 25) | $V_{c c}-1.8$ $5$ | $800$ $2$ | $\begin{aligned} & V_{c c} \\ & 25 \end{aligned}$ | $\begin{aligned} & m V p-p \\ & \mathrm{~V} \\ & \mathrm{~mA} \\ & \mathrm{pF} \\ & \hline \end{aligned}$ |
| POWER SUPPLY <br> Operating Range <br> PECL, Vcc <br> ECL, $\mathrm{V}_{\mathrm{EE}}$ <br> $V_{D D}$ <br> $V_{s s}$ <br> Quiescent Current <br> VD <br> $V_{\text {EE }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=0 \mathrm{~V} \end{aligned}$ <br> All outputs enabled, lout $=16 \mathrm{~mA}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> All outputs disabled | $\begin{aligned} & 3.3 \\ & -5 \\ & 3 \end{aligned}$ | 0 <br> 2 <br> 400 <br> 30 | 5 <br> $-3.3$ <br> 5 <br> 450 | V <br> V <br> V <br> V <br> mA <br> mA <br> mA <br> mA |
| THERMAL CHARACTERISTICS <br> Operating Temperature Range $\theta_{\mathrm{JA}}$ |  | 0 |  | 85 | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} / \mathrm{W} \end{aligned}$ |
| LOGIC INPUT CHARACTERISTICS Input $\mathrm{V}_{\text {IN }}$ High Input $\mathrm{V}_{\text {IN }}$ Low | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ dc to 5 V dc | $\begin{aligned} & 1.9 \\ & 0 \end{aligned}$ |  | $\begin{aligned} & V_{D D} \\ & 0.9 \end{aligned}$ |  |

## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{EE}}$ | 10.5 V |
| Internal Power Dissipation ${ }^{1}$ |  |
| $\quad$ AD8150 184-Lead Plastic LQFP (ST) | 4.2 W |
| Differential Input Voltage | $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ |
| Output Short-Circuit Duration | Observe power <br> derating curves |
| Storage Temperature Range ${ }^{2}$ | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

${ }^{1}$ Specification is for device in free air $\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ :
184-lead plastic LQFP (ST): $\theta_{\mathrm{JA}}=30^{\circ} \mathrm{C} / \mathrm{W}$.
${ }^{2}$ Maximum reflow temperatures are to JEDEC industry standard J-STD-020.

## MAXIMUM POWER DISSIPIATION

The maximum power that can be safely dissipated by the AD8150 is limited by the associated rise in junction temperature. The maximum safe junction temperature for plastic encapsulated devices is determined by the glass transition temperature of the plastic, approximately $125^{\circ} \mathrm{C}$. Temporarily exceeding this limit may cause a shift in parametric performance due to a change in the stresses exerted on the die by the package. Exceeding a junction temperature of $125^{\circ} \mathrm{C}$ for an extended period can result in device failure.

While the AD8150 is internally short-circuit protected, this may not be sufficient to guarantee that the maximum junction temperature $\left(125^{\circ} \mathrm{C}\right)$ is not exceeded under all conditions. To ensure proper operation, it is necessary to observe the maximum power derating curves shown in Figure 3.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.


Figure 3. Maximum Power Dissipation vs. Temperature

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.


Rev. A | Page 4 of 44

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS





## AD8150

Table 3. Pin Function Descriptions

| Pin No. | Mnemonic | Type | Description |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & 1,4,7,10,13,16,19,22,25,28,31 \\ & 34,37,40,42,46,47,92,93,99,102 \\ & 105,108,111,114,117,120,123 \\ & 126,129,132,135,138,139,142 \\ & 145,148,172,175,178,181,184 \end{aligned}$ | $\mathrm{V}_{\mathrm{EE}}$ | Power supply | Most Negative PECL Supply (common with other points labeled $\mathrm{V}_{\text {EE }}$ ) |
| 2 | IN20P | PECL | High Speed Input |
| 3 | IN20N | PECL | High Speed Input Complement |
| 5 | IN21P | PECL | High Speed Input |
| 6 | IN21N | PECL | High Speed Input Complement |
| 8 | IN22P | PECL | High Speed Input |
| 9 | IN22N | PECL | High Speed Input Complement |
| 11 | IN23P | PECL | High Speed Input |
| 12 | IN23N | PECL | High Speed Input Complement |
| 14 | IN24P | PECL | High Speed Input |
| 15 | IN24N | PECL | High Speed Input Complement |
| 17 | IN25P | PECL | High Speed Input |
| 18 | IN25N | PECL | High Speed Input Complement |
| 20 | IN26P | PECL | High Speed Input |
| 21 | IN26N | PECL | High Speed Input Complement |
| 23 | IN27P | PECL | High Speed Input |
| 24 | IN27N | PECL | High Speed Input Complement |
| 26 | IN28P | PECL | High Speed Input |
| 27 | IN28N | PECL | High Speed Input Complement |
| 29 | IN29P | PECL | High Speed Input |
| 30 | IN29N | PECL | High Speed Input Complement |
| 32 | IN30P | PECL | High Speed Input |
| 33 | IN30N | PECL | High Speed Input Complement |
| 35 | IN31P | PECL | High Speed Input |
| 36 | IN31N | PECL | High Speed Input Complement |
| 38 | IN32P | PECL | High Speed Input |
| 39 | IN32N | PECL | High Speed Input Complement |
| 41, 98, 149, 171 | Vcc | Power supply | Most Positive PECL Supply (common with other points labeled V cc) $^{\text {c }}$ |
| 43 | OUT16N | PECL | High Speed Output Complement |
| 44 | OUT16P | PECL | High Speed Output |
| 45 | $V_{\text {EEA }}{ }^{\text {a }}$ 16 | Power supply | Most Negative PECL Supply (unique to this output) |
| 48 | OUT15N | PECL | High Speed Output Complement |
| 49 | OUT15P | PECL | High Speed Output |
| 50 | $\mathrm{V}_{\text {EEA }} 15$ | Power supply | Most Negative PECL Supply (unique to this output) |
| 51 | OUT14N | PECL | High Speed Output Complement |
| 52 | OUT14P | PECL | High Speed Output |
| 53 | $\mathrm{V}_{\text {EE }} \mathrm{A} 14$ | Power supply | Most Negative PECL Supply (unique to this output) |
| 54 | OUT13N | PECL | High Speed Output Complement |
| 55 | OUT13P | PECL | High Speed Output |
| 56 | $\mathrm{V}_{\text {EEA }} \mathrm{A} 13$ | Power supply | Most Negative PECL Supply (unique to this output) |
| 57 | OUT12N | PECL | High Speed Output Complement |
| 58 | OUT12P | PECL | High Speed Output |
| 59 | $\mathrm{V}_{\text {EEA }} \mathrm{A} 12$ | Power supply | Most Negative PECL Supply (unique to this output) |
| 60 | OUT11N | PECL | High Speed Output Complement |
| 61 | OUT11P | PECL | High Speed Output |
| 62 | $\mathrm{V}_{\text {EE }} \mathrm{A} 11$ | Power supply | Most Negative PECL Supply (unique to this output) |
| 63 | OUT10N | PECL | High Speed Output Complement |
| 64 | OUT10P | PECL | High Speed Output |


| Pin No. | Mnemonic | Type | Description |
| :---: | :---: | :---: | :---: |
| 65 | $\mathrm{V}_{\text {EEA }} 10$ | Power supply | Most Negative PECL Supply (unique to this output) |
| 66 | OUT09N | PECL | High Speed Output Complement |
| 67 | OUT09P | PECL | High Speed Output |
| 68 | $\mathrm{V}_{\text {EE }} \mathrm{A} 9$ | Power supply | Most Negative PECL Supply (unique to this output) |
| 69 | OUT08N | PECL | High Speed Output Complement |
| 70 | OUT08P | PECL | High Speed Output |
| 71 | $\mathrm{V}_{\text {EE }} \mathrm{A} 8$ | Power supply | Most Negative PECL Supply (unique to this output) |
| 72 | OUT07N | PECL | High Speed Output Complement |
| 73 | OUT07P | PECL | High Speed Output |
| 74 | V EEA7 $^{\text {A }}$ | Power supply | Most Negative PECL Supply (unique to this output) |
| 75 | OUT06N | PECL | High Speed Output Complement |
| 76 | OUT06P | PECL | High Speed Output |
| 77 | $\mathrm{V}_{\text {EEA }} \mathrm{A}$ 6 | Power supply | Most Negative PECL Supply (unique to this output) |
| 78 | OUT05N | PECL | High Speed Output Complement |
| 79 | OUT05P | PECL | High Speed Output |
| 80 | $\mathrm{V}_{\text {EE }} \mathrm{A} 5$ | Power supply | Most Negative PECL Supply (unique to this output) |
| 81 | OUT04N | PECL | High Speed Output Complement |
| 82 | OUT04P | PECL | High Speed Output |
| 83 | $\mathrm{V}_{\text {EE }} \mathrm{A} 4$ | Power supply | Most Negative PECL Supply (unique to this output) |
| 84 | OUT03N | PECL | High Speed Output Complement |
| 85 | OUT03P | PECL | High Speed Output |
| 86 | $\mathrm{V}_{\text {EE }} \mathrm{A} 3$ | Power supply | Most Negative PECL Supply (unique to this output) |
| 87 | OUT02N | PECL | High Speed Output Complement |
| 88 | OUT02P | PECL | High Speed Output |
| 89 | $\mathrm{V}_{\text {EE }} \mathrm{A} 2$ | Power supply | Most Negative PECL Supply (unique to this output) |
| 90 | OUT01N | PECL | High Speed Output Complement |
| 91 | OUT01P | PECL | High Speed Output |
| 94 | V EEA1 $^{\text {A }}$ | Power supply | Most Negative PECL Supply (unique to this output) |
| 95 | OUTOON | PECL | High Speed Output Complement |
| 96 | OUTOOP | PECL | High Speed Output |
| 97 | $\mathrm{V}_{\text {EE }} \mathrm{AO}$ | Power supply | Most Negative PECL Supply (unique to this output) |
| 100 | INOOP | PECL | High Speed Input |
| 101 | INOON | PECL | High Speed Input Complement |
| 103 | IN01P | PECL | High Speed Input |
| 104 | IN01N | PECL | High Speed Input Complement |
| 106 | IN02P | PECL | High Speed Input |
| 107 | IN02N | PECL | High Speed Input Complement |
| 109 | IN03P | PECL | High Speed Input |
| 110 | IN03N | PECL | High Speed Input Complement |
| 112 | IN04P | PECL | High Speed Input |
| 113 | IN04N | PECL | High Speed Input Complement |
| 115 | IN05P | PECL | High Speed Input |
| 116 | IN05N | PECL | High Speed Input Complement |
| 118 | IN06P | PECL | High Speed Input |
| 119 | IN06N | PECL | High Speed Input Complement |
| 121 | IN07P | PECL | High Speed Input |
| 122 | IN07N | PECL | High Speed Input Complement |
| 124 | IN08P | PECL | High Speed Input |
| 125 | IN08N | PECL | High Speed Input Complement |
| 127 | IN09P | PECL | High Speed Input |
| 128 | IN09N | PECL | High Speed Input Complement |
| 130 | IN10P | PECL | High Speed Input |

## AD8150

| Pin No. | Mnemonic | Type | Description |
| :---: | :---: | :---: | :---: |
| 131 | IN10N | PECL | High Speed Input Complement |
| 133 | IN11P | PECL | High Speed Input |
| 134 | IN11N | PECL | High Speed Input Complement |
| 136 | IN12P | PECL | High Speed Input |
| 137 | IN12N | PECL | High Speed Input Complement |
| 140 | IN13P | PECL | High Speed Input |
| 141 | IN13N | PECL | High Speed Input Complement |
| 143 | IN14P | PECL | High Speed Input |
| 144 | IN14N | PECL | High Speed Input Complement |
| 146 | IN15P | PECL | High Speed Input |
| 147 | IN15N | PECL | High Speed Input Complement |
| 150 | VEEREF | R-program | Connection Point for Output Logic Pull-Down Programming Resistor (must be connected to $\mathrm{V}_{\mathrm{EE}}$ ) |
| 151 | REF | R-program | Connection Point for Output Logic Pull-Down Programming Resistor |
| 152 | Vss | Power supply | Most Negative Control Logic Supply |
| 153 | D6 | TTL | Enable/DISABLE Output |
| 154 | D5 | TTL | (32) MSB Input Select |
| 155 | D4 | TTL | (16) |
| 156 | D3 | TTL | (8) |
| 157 | D2 | TTL | (4) |
| 158 | D1 | TTL | (2) |
| 159 | D0 | TTL | (1) LSB Input Select |
| 160 | A4 | TTL | (16) MSB Output Select |
| 161 | A3 | TTL | (8) |
| 162 | A2 | TTL | (4) |
| 163 | A1 | TTL | (2) |
| 164 | A0 | TTL | (1) LSB Output Select |
| 165 | UPDATE | TTL | Second-Rank Program |
| 166 | $\overline{\mathrm{WE}}$ | TTL | First-Rank Program |
| 167 | $\overline{\mathrm{RE}}$ | TTL | Enable Readback |
| 168 | $\overline{\mathrm{CS}}$ | TTL | Enable Chip to Accept Programming |
| 169 | $\overline{\text { RESET }}$ | TTL | Disable All Outputs (Hi-Z) |
| 170 | VDD | Power supply | Most Positive Control Logic Supply |
| 173 | IN16P | PECL | High Speed Input |
| 174 | IN16N | PECL | High Speed Input Complement |
| 176 | IN17P | PECL | High Speed Input |
| 177 | IN17N | PECL | High Speed Input Complement |
| 179 | IN18P | PECL | High Speed Input |
| 180 | IN18N | PECL | High Speed Input Complement |
| 182 | IN19P | PECL | High Speed Input |
| 183 | IN19N | PECL | High Speed Input Complement |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. Jitter vs. VOH 1.5 Gbps, PRBS 23


Figure 6. Jitter vs. $V_{I H} 1.5$ Gbps, PRBS 23


Figure 7. Jitter vs. Data Rate, PRBS 23


Figure 8. Jitter vs. Vон 1.5 Gbps, PRBS 23


Figure 9. Jitter vs. $V_{I H} 1.5$ Gbps, PRBS 23


Figure 10. Jitter vs. Data Rate, PRBS 23


Figure 11. Jitter vs. lout 1.5 Gbps, PRBS 23


Figure 12. Jitter vs. Temperature 1.5 Gbps, PRBS 23


Figure 13. AC Performance


Figure 14. Jitter vs. lout 1.5 Gbps, PRBS 23


Figure 15. Jitter vs. Temperature 1.5 Gbps, PRBS 23


Figure 16. AC Performance


Figure 17. Variation in Channel-to-Channel Delay, All 561 Points


Figure 18. Iout vs. Supply, $V_{E E}$


Figure 19. Rise/Fall Times, $V_{E E}=-3.3 \mathrm{~V}$


Figure 20. Propagation Delay, Normalized at $25^{\circ} \mathrm{C}$ vs. Temperature


Figure 21. Jitter vs. Supply 1.5 Gbps, PRBS 23


Figure 22. Rise/Fall Times, $V_{E E}=-5 \mathrm{~V}$

## AD8150



Figure 23. Eye Pattern, $V_{E E}=-3.3$ V, 1.5 Gbps PRBS 23


Figure 24. Eye Pattern, $V_{E E}=-5$ V, 1.5 Gbps PRBS 23

## TEST CIRCUIT


$\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-3.3 \mathrm{VOR}-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{TT}}=-1.6 \mathrm{~V}$
$\mathrm{R}_{\mathrm{SET}}=1.54 \mathrm{k} \Omega, \mathrm{I}_{\mathrm{OUT}}=16 \mathrm{~mA}, \mathrm{~V}_{\mathrm{OH}}=-0.8 \mathrm{~V}, \mathrm{v}_{\mathrm{OL}}=-1.8 \mathrm{~V}$
$\mathrm{R}_{\mathrm{SET}}=1.54 \mathrm{k} \Omega$, IOUT $=16 \mathrm{~mA}, \mathrm{~V}_{\mathrm{OH}}=-0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=-1.8 \mathrm{~V}$
INTRINSIC JITTER OF HP8133A AND TEKTRONIX 11801B $=3 \mathrm{ps}$ RMS, 17ps PK-PK
Figure 25. Eye Pattern Test Circuit

## AD8150

## CONTROL INTERFACE

CONTROL INTERFACE TRUTH TABLES
The following are truth tables for the control interface.
Table 4. Basic Control Functions

| Control Pins |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $\overline{\text { RESET }}$ | $\overline{\text { CS }}$ | $\overline{\mathbf{W E E}}$ | $\overline{\mathbf{R E}}$ | $\overline{\text { UPDATE }}$ | Function |

Table 5. Address Data Examples

| Output Address Pins MSB to LSB |  |  |  |  | Enable Bit | Input Address Pins MSB to LSB |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A4 | A3 | A2 | A1 | A0 | D6/E | D5 | D4 | D3 | D2 | D1 | D0 | Function |
| 0 | 0 | 0 | 0 | 0 | X | 0 | 0 | 0 | 0 | 0 | 0 | Lower Address/Data Range. Connect Output 00 (A[4:0] = 00000) to Input 00 (D[5:0] = 000000). |
| 1 | 0 | 0 | 0 | 0 | X |  | 0 | 0 | 0 | 0 | 0 | Upper Address/Data Range. Connect Output 16 (A[4:0] = 10000) to Input 32 (D[5:0] = 100000). |
| <Binary Output Number'> |  |  |  |  | 1 | <Binary Input Number> |  |  |  |  |  | Enable Output. Connect selected output (A[4:0] =0 to 16) to designated input ( $\mathrm{D}[5: 0]=0$ to 32 ) and enable output ( $\mathrm{D} 6=1$ ). |
| <Binary Output Number'> |  |  |  |  | 0 |  | X | X | X | X | X | Disable Output. Disable specified output ( $\mathrm{D} 6=0$ ). |
| 1 | 0 | 0 | 0 | 1 | X | <Binary Input Number> |  |  |  |  |  | Broadcast Connection. Connect all 17 outputs to the same designated input and set all 17 enable bits to the value of D6. Readback is not possible with the broadcast address. |
| 1 | 0 | 0 | 1 | 0 | X |  | 0 | 0 | 0 | 0 | 1 | Reserved. Any address or data code greater or equal to these are reserved for future expansion or factory testing. |

[^0]
## CONTROL INTERFACE TIMING DIAGRAMS



Figure 26. First-Rank Write Cycle

Table 6. First-Rank Write Cycle

| Symbol | Parameter |  | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tcsw | Setup Time | Chip select to write enable | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 0 |  |  | ns |
| tasw |  | Address to write enable | $V_{D D}=5 \mathrm{~V}$ | 0 |  |  | ns |
| tosw |  | Data to write enable | $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}$ | 15 |  |  | ns |
| $\mathrm{t}_{\text {chw }}$ | Hold Time | Chip select from write enable |  | 0 |  |  | ns |
| $\mathrm{tahw}^{\text {a }}$ |  | Address from write enable |  | 0 |  |  | ns |
| tohw |  | Data from write enable |  | 0 |  |  | ns |
| $t_{\text {wp }}$ | Width of Write Enable Pulse |  |  | 15 |  |  | ns |

## AD8150



Figure 27. Second-Rank Update Cycle

Table 7. Second-Rank Update Cycle

| Symbol | Parameter |  | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tcsu | Setup Time | Chip select to update | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 0 |  |  | ns |
| $\mathrm{t}_{\text {chu }}$ | Hold Time | Chip select from update | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 0 |  |  | ns |
| tuos | Output Enable Times | Update to output enable | $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}$ |  | 25 | 40 | ns |
| tuot | Output Toggle Times | Update to output reprogram |  |  | 25 | 40 | ns |
| tuod | Output Disable Times | Update to output disabled |  |  | 25 | 30 | ns |
| tuw | Width of Update Pulse |  |  | 15 |  |  | ns |



Figure 28. First-Rank Write Cycle and Second-Rank Update Cycle

Table 8. First-Rank Write Cycle and Second-Rank Update Cycle

| Symbol |  | neter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tcsu | Setup Time | Chip select to update | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 0 |  |  | ns |
| $\mathrm{t}_{\text {chu }}$ | Hold Time | Chip select from update | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 0 |  |  | ns |
| tuoe | Output Enable Times | Update to output enable | $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}$ |  | 25 | 40 | ns |
| twoe ${ }^{1}$ |  | Write enable to output enable |  |  | 25 | 40 | ns |
| tuot | Output Toggle Times | Update to output reprogram |  |  | 25 | 30 | ns |
| $\mathrm{t}_{\text {wot }}$ |  | Write enable to output reprogram |  |  | 25 | 30 | ns |
| tuod ${ }^{1}$ | Output Disable Times | Update to output disabled |  |  | 25 | 30 | ns |
| $t_{\text {wod }}$ |  | Write enable to output disabled |  |  | 25 | 30 | ns |
| twHu | Setup Time | Write enable to update |  | 10 |  |  | ns |
| tuw | Width of Update Pulse |  |  | 15 |  |  | ns |

[^1]
## AD8150



Figure 29. Second-Rank Readback Cycle

Table 9. Second-Rank Readback Cycle

| Symbol | Parameter |  | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tcSR | Setup Time | Chip select to read enable | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 0 |  |  | ns |
| tchr | Hold Time | Chip select from read enable | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 0 |  |  | ns |
| $\mathrm{t}_{\text {RHA }}$ |  | Address from read enable | $\mathrm{V}_{\text {cc }}=5 \mathrm{~V}$ | 5 |  |  | ns |
| $t_{\text {RDE }}$ | Enable Time | Data from read enable | $10 \mathrm{k} \Omega$ |  | 15 |  | ns |
| $t_{A A}$ | Access Time | Data from address | 20 pF on D[6:0] |  | 15 |  | ns |
| $\mathrm{t}_{\text {RDD }}$ | Release Time | Data from read enable | Bus |  | 15 | 30 | ns |



Figure 30, Asynchronous Reset

Table 10. Asynchronous Reset

| Symbol | Parameter |  | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {Tod }}$ | Disable Time | Output disable from reset | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 25 | 30 | ns |
| t'w | Width of Reset Pulse |  | $V_{D D}=5 \mathrm{~V}$ | 15 |  |  | ns |
|  |  |  | $\mathrm{V}_{\text {cC }}=5 \mathrm{~V}$ |  |  |  |  |

## AD8150

## CONTROL INTERFACE PROGRAMMING EXAMPLE

The following conservative pattern connects all outputs to Input 7, except Output 16, which is connected to Input 32. The vector clock period, $\mathrm{T}_{0}$, is 15 ns . It is possible to accelerate the execution of this pattern by deleting Vectors $1,4,7$, and 9 .
Table 11. Basic Test Pattern

| Vector No. | $\overline{\text { RESET }}$ | $\overline{\mathbf{C S}}$ | $\overline{\text { WE }}$ | $\overline{\mathrm{RE}}$ | UPDATE | A[4:0] | D[6:0] | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 1 | 1 | 1 | 1 | xxxxx | xxxxxxx | Disable all outputs |
| 1 | 1 | 1 | 1 | 1 | 1 | xxxxx | xxxxxxx |  |
| 2 | 1 | 0 | 1 | 1 | 1 | 10001 | 1000111 | All outputs to Input 07 |
| 3 | 1 | 0 | 0 | 1 | 1 | 10001 | 1000111 | Write to first rank |
| 4 | 1 | 0 | 1 | 1 | 1 | 10001 | 1000111 |  |
| 5 | 1 | 0 | 1 | 1 | 1 | 10000 | 1100000 | Output 16 to Input 32 |
| 6 | 1 | 0 | 0 | 1 | 1 | 10000 | 1100000 | Write to first rank |
| 7 | 1 | 0 | 1 | 1 | 1 | 10000 | 1100000 |  |
| 8 | 1 | 0 | 1 | 1 | 0 | xxxxx | xxxxxxx | Transfer to second rank |
| 9 | 1 | 0 | 1 | 1 | 1 | xxxxx | xxxxxxx |  |
| 10 | 1 | 1 | 1 | 1 | 1 | xxxxx | xxxxxxx | Disable interface |



Figure 31. Control Interface (Simplified Schematic)

## CONTROL INTERFACE DESCRIPTION

The AD8150 control interface receives and stores the desired connection matrix for the 33 input and 17 output signal pairs. The interface consists of 17 rows of double-rank 7-bit latches, one row for each output. The 7-bit data-word stored in each of these latches indicates to which (if any) of the 33 inputs the output will be connected.

One output at a time can be preprogrammed by addressing the output and writing the desired connection data into the first rank of latches. This process can be repeated until each of the desired output changes has been preprogrammed. All output connections can then be programmed at once by passing the data from the first rank of latches into the second rank. The output connections always reflect the data programmed into the second rank of latches and do not change until the first rank of data is passed into the second rank.

If necessary for system verification, the data in the second rank of latches can be read back from the control interface.

At any time, a reset pulse can be applied to the control interface to globally reset the appropriate second-rank data bits, disabling all 17 signal output pairs. This feature can be used to avoid output bus contention on system start-up. The contents of the first rank remain unchanged.

The control interface pins are connected via logic-level translators. These translators allow programming and readback of the control interface using logic levels different from those in the signal matrix.

To facilitate multiple chip address decoding, there is a chipselect pin. All logic signals except the reset pulse are ignored unless the chip-select pin is active. The chip-select pin disables only the control logic interface and does not change the operation of the signal matrix. The chip-select pin does not power down any of the latches, so any data programmed in the latches is preserved.

All control pins are level-sensitive, not edge-triggered.

## CONTROL PIN DESCRIPTION

## A[4:0] Inputs

Output address pins. The binary encoded address applied to these five input pins determines which one of the 17 outputs is being programmed (or being read back). The most significant bit is A4.

## D[6:0] Inputs/Outputs

Input configuration data pins. In write mode, the binary encoded data applied to Pins $\mathrm{D}[6: 0]$ determine which one of 33 inputs is to be connected to the output specified with the A[4:0] pins. The most significant bit is D5, and the least significant bit is D0. Bit D6 is the enable bit, setting the specified output signal pair to an enabled state if D6 is logic high, or to a disabled state, high impedance, if D6 is logic low.

In readback mode, Pins $\mathrm{D}[6: 0]$ are low impedance outputs, indicating the data-word stored in the second rank for the output specified with the $\mathrm{A}[4: 0$ ] pins. The readback drivers were designed to drive high impedances only, so external drivers connected to $\mathrm{D}[6: 0$ ] should be disabled during readback mode.

## $\overline{\text { WE Input }}$

First-rank write enable. Forcing this pin to logic LOW allows the data on Pins D[6:0] to be stored in the first-rank latch for the output specified by Pins A[4:0]. The $\overline{\mathrm{WE}}$ pin must be returned to a logic high state after a write cycle to avoid overwriting the first-rank data.

## $\overline{\text { UPDATE Input }}$

Second-rank write enable. Forcing this pin to logic low allows the data stored in all 17 first-rank latches to be transferred to the second-rank latches. The signal connection matrix will be reprogrammed when the second-rank data is changed. This is a global pin, transferring all 17 rows of data at once. It is not necessary to program the address pins. It should be noted that after initial power-up of the device, the first-rank data is undefined. It may be desirable to preprogram all seventeen outputs before performing the first update cycle.

## $\overline{R E}$ Input

Second-rank read enable. Forcing this pin to logic low enables the output drivers on the bidirectional $\mathrm{D}[6: 0]$ pins, entering the readback mode of operation. By selecting an output address with the $\mathrm{A}[4: 0]$ pins and forcing $\overline{\mathrm{RE}}$ to logic low, the 7-bit data stored in the second-rank latch for that output address will be written to the $\mathrm{D}[6: 0]$ pins. Data should not be written to the $\mathrm{D}[6: 0]$ pins externally while in readback mode. The $\overline{\mathrm{RE}}$ and $\overline{\mathrm{WE}}$ pins are not exclusive and may be used at the same time, but data should not be written to the D [6:0] pins from external sources while in readback mode.

## CS Input

Chip select. This pin must be forced to logic low to program or receive data from the logic interface, with the exception of the $\overline{\text { RESET }}$ pin, described below. This pin has no effect on the signal pairs and does not alter any of the stored control data.

## $\overline{\text { RESET }}$ Input

Global output disable pin. Forcing the $\overline{\text { RESET }}$ pin to logic low will reset the enable bit, D6, in all 17 second-rank latches, regardless of the state of any other pins. This has the effect of immediately disabling the 17 output signal pairs in the matrix.

It is useful to momentarily hold $\overline{\operatorname{RESET}}$ at a logic low state when powering up the AD8150 in a system that has multiple output signal pairs connected together. Failure to do this may result in several signal outputs contending after power-up. The reset pin is not gated by the state of the chip-select pin, $\overline{\mathrm{CS}}$. It should be noted that the $\overline{\mathrm{RESET}}$ pin does not program the first rank, which will contain undefined data after power-up.

## CONTROL INTERFACE TRANSLATORS

The AD8150 control interface has two supply pins, VDD and Vss. The potential between the positive logic supply $V_{D D}$ and the negative logic supply $\mathrm{V}_{\text {ss }}$ must be at least 3 V and no more than 5 V . Regardless of supply, the logic threshold is approximately 1.6 V above $\mathrm{V}_{\text {ss }}$, allowing the interface to be used with most CMOS and TTL logic drivers.

The signal matrix supplies, $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{EE}}$, can be set independent of the voltage on $V_{D D}$ and $V_{S S}$, with the constraints that ( $\mathrm{V}_{\mathrm{DD}}-$ $\left.\mathrm{V}_{\mathrm{EE}}\right) \leq 10 \mathrm{~V}$. These constraints will allow operation of the control interface on 3 V or 5 V while the signal matrix is operated on 3.3 V or 5 V PECL, or on -3.3 V or -5 V ECL.

## CIRCUIT DESCRIPTION

The AD8150 is a high speed $33 \times 17$ differential crosspoint switch designed for data rates up to 1.5 Gbps per channel. The AD8150 supports PECL-compatible input and output levels when operated from a 5 V supply $\left(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=\mathrm{GND}\right)$ or ECL-compatible levels when operated from a -5 V supply ( $\mathrm{V}_{\mathrm{CC}}$ $=\mathrm{GND}, \mathrm{V}_{\mathrm{EE}}=-5 \mathrm{~V}$ ). To save power, the AD8150 can run from a 3.3 V supply to interface with low voltage PECL circuits or a -3.3 V supply to interface with low voltage ECL circuits. The AD8150 utilizes differential current-mode outputs with individual disable control, which facilitates busing together the outputs of multiple AD8150s to assemble larger switch arrays. This feature also reduces the system to assemble larger switch arrays, reduces system crosstalk, and can greatly reduce power dissipation in a large switch array. A single external resistor programs the current for all enabled output stages, allowing for user control over output levels with different output termination schemes and transmission line characteristic impedances.

## HIGH SPEED DATA INPUTS (INxxP, INxxN)

The AD8150 has 33 pairs of differential voltage-mode inputs. The common-mode input range extends from the positive supply voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) down to include standard ECL or PECL input levels $\left(\mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}\right)$. The minimum differential input voltage is less than 300 mV . Unused inputs may be connected directly to any level within the allowed common-mode input range. A simplified schematic of the input circuit is shown in Figure 32.


Figure 32. Simplified Input Circuit
To maintain signal fidelity at the high data rates supported by the AD8150, the input transmission lines should be terminated as close to the input pins as possible. The preferred input termination structure will depend primarily on the application and the output circuit of the data source. Standard ECL components have open emitter outputs that require pull-down resistors. Three input termination networks suitable for this type of source are shown in Figure 33. The characteristic impedance of the transmission line is shown as $\mathrm{Z}_{\mathrm{o}}$. The resistors, R1 and R2, in the Thevenin termination are chosen to synthesize a $\mathrm{V}_{\text {TT }}$ source with an output resistance of $\mathrm{Z}_{\mathrm{o}}$ and an open-circuit output voltage equal to $\mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}$. The load
resistors ( $\mathrm{R}_{\mathrm{L}}$ ) in the differential termination scheme are needed to bias the emitter followers of the ECL source.


Figure 33. AD8150 Input Termination from ECL/PECL Sources: a) Parallel Termination Using VTT Supply; b) Thevenin Equivalent Termination; and c) Differential Termination

If the AD8150 is driven from a current-mode output stage such as another AD8150, the input termination should be chosen to accommodate that type of source, as explained in the following section.

## HIGH SPEED DATA OUTPUTS (OUTyyP, OUTyyN)

The AD8150 has 17 pairs of differential current-mode outputs. The output circuit, shown in Figure 34, is an open-collector NPN current switch with resistor-programmable tail current and output compliance extending from the positive supply voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) down to standard ECL or PECL output levels ( $\mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}$ ). The outputs may be disabled individually to permit outputs from multiple AD8150's to be connected directly. Since the output currents of multiple enabled output stages connected in this way sum, care should be taken to ensure that the output compliance limit is not exceeded at any time; this can be achieved by disabling the active output driver before enabling an inactive driver.


Figure 34. Simplified Output Circuit
To ensure proper operation, all outputs (including unused output) must be pulled high, using external pull-up networks, to a level within the output compliance range. If outputs from multiple AD8150s are wired together, a single pull-up network may be used for each output bus. The pull-up network should be chosen to keep the output voltage levels within the output compliance range at all times. Recommended pull-up networks to produce PECL/ECL 100 K - and 10 K -compatible outputs are shown in Figure 35. Alternatively, a separate supply can be used to provide Vсом, making Rсом and Dсом unnecessary.


Figure 35. Output Pull-Up Networks: a) ECL 100K, b) ECL 10K
The output levels are simply:

$$
\begin{aligned}
& V_{O H}=V_{\text {COM }} \\
& V_{O L}=V_{C O M}-I_{O U T} R_{L} \\
& V_{\text {SWING }}=V_{\text {OH }}-V_{O L}=I_{\text {OUT }} R_{L} \\
& V_{\text {COM }}=V_{\text {CC }}-I_{\text {OUT }} R_{\text {COM }}(100 \mathrm{~K} \text { Mode }) \\
& V_{\text {COM }}=V_{C C}-V\left(D_{\text {COM }}\right)(10 \mathrm{~K} \text { Mode })
\end{aligned}
$$

The common-mode adjustment element ( $\mathrm{R}_{\text {сом }}$ or $\mathrm{D}_{\text {сом }}$ ) may be omitted if the input range of the receiver includes the positive supply voltage. The bypass capacitors reduce common-mode perturbations by providing an ac short from the common nodes ( $\mathrm{V}_{\text {сом }}$ ) to ground.

When busing together the outputs of multiple AD8150s or when running at high data rates, double termination of its outputs is recommended to mitigate the impact of reflections due to open transmission line stubs and the lumped capacitance of the AD8150 output pins. A possible connection is shown in Figure 36; the bypass capacitors provide an ac short from the common nodes of the termination resistors to ground. To
maintain signal fidelity at high data rates, the stubs connecting the output pins to the output transmission lines or load resistors should be as short as possible.


Figure 36. Double Termination of AD8150 Outputs
In this case, the output levels are:

$$
\begin{aligned}
& V_{O H}=V_{\text {COM }}-(1 / 4) I_{\text {OUT }} R_{L} \\
& V_{O L}=V_{C O M}-(3 / 4) I_{O U T} R_{L} \\
& V_{\text {SWING }}=V_{O H}-V_{O L}=(1 / 2) I_{\text {OUT }} R_{L}
\end{aligned}
$$

## OUTPUT CURRENT SET PIN (REF)

A simplified schematic of the reference circuit is shown in Figure 37. A single external resistor connected between the REF pin and $V_{\text {ee }}$ determines the output current for all output stages. This feature allows a choice of pull-up networks and transmission line characteristic impedances while still achieving a nominal output swing of 800 mV . At low data rates, substantial power savings can be achieved by using lower output swings and higher load resistances.


Figure 37. Simplified Reference Circuit

The resistor value current is given by the following expression:

$$
R_{S E T}=\frac{25}{I_{O U T}}
$$

Example:

$$
R_{S E T}=1.54 \mathrm{k} \Omega \text { for } I_{O U T}=16.2 \mathrm{~mA}
$$

The minimum set resistor is $\mathrm{R}_{\text {SET,min }}=1 \mathrm{k} \Omega$, resulting in Iour,max $=$ 25 mA . The maximum set resistor is $\mathrm{R}_{\mathrm{SET}, \text { max }}=5 \mathrm{k} \Omega$, resulting in Iout, $\min =5 \mathrm{~mA}$. Nominal 800 mV output swings can be achieved in a $50 \Omega$ load using R $_{\text {SET }}=1.56 \mathrm{k} \Omega$ (Iout $=16.2 \mathrm{~mA}$ ) or in a doubly terminated $75 \Omega$ load using $\mathrm{R}_{\text {SET }}=1.17 \mathrm{k} \Omega$ (Iout $=$ 21.3 mA ).

To minimize stray capacitance and avoid the pickup of unwanted signals, the external set resistor should be located close to the REF pin. Bypassing the set resistor is not recommended.

## POWER SUPPLIES

There are several options for the power supply voltages for the AD8150, because there are two separate sections of the chip that require power supplies. These are the control logic and the high speed data paths. The voltage levels of these supplies can vary, depending on the system architecture.

## Logic Supplies

The control (programming) logic is CMOS and is designed to interface with any of the various standard single-ended logic families (CMOS or TTL). Its supply voltage pins are VDD (Pin 170, logic positive) and $V_{\text {SS }}$ (Pin 152, logic ground). In all cases the logic ground should be connected to the system digital ground. $V_{\text {DD }}$ should be supplied at a voltage between 3.3 V and 5 V to match the supply voltage of the logic family that is used to drive the logic inputs. VDD should be bypassed to ground with a $0.1 \mu \mathrm{~F}$ ceramic capacitor. The absolute maximum voltage from $V_{D D}$ to $V_{s s}$ is 5.5 V .

## Data Path Supplies

The data path supplies have more options for their voltage levels. The choices here will affect several other areas, such as power dissipation, bypassing, and common-mode levels of the inputs and outputs. The more positive voltage supply for the data paths is $V_{C C}$ (Pins 41, 98, 149, and 171). The more negative supply is $\mathrm{V}_{\mathrm{EE}}$, which appears on many pins that will not be listed here. The maximum allowable voltage across these supplies is 5.5 V .

The first choice in the data path power supplies is to decide whether to run the device as ECL (emitter-coupled logic) or PECL (positive ECL). For ECL operation, $\mathrm{V}_{\mathrm{CC}}$ will be at ground potential, and $\mathrm{V}_{\mathrm{EE}}$ will be at a negative supply between -3.3 V and -5 V . This will make the common-mode voltage of the inputs and outputs a negative voltage (see Figure 38).


Figure 38. Power Supplies and Bypassing for ECL Operation
If the data paths are to be dc-coupled to other ECL logic devices that run with ground as the most positive supply and a negative voltage for $\mathrm{V}_{\mathrm{EE}}$, then this is the proper way to run. However, if the part is to be ac coupled, it is not necessary to have the input/output common mode at the same level as the other system circuits, but it will probably be more convenient to use the same supply rails for all devices.

For PECL operation, $\mathrm{V}_{\text {EE }}$ will be at ground potential, and $\mathrm{V}_{\mathrm{CC}}$ will be a positive voltage from 3.3 V to 5 V . Thus, the common mode of the inputs and outputs will be at a positive voltage. These can then be dc coupled to other PECL operated devices. If the data paths are ac coupled, then the common-mode levels do not matter, see Figure 39.


Figure 39. Power Supplies and Bypassing for PECL Operation

## AD8150



## POWER DISSIPATION

For analysis, the power dissipation of the AD8150 can be divided into three separate parts. These are the control logic, the data path circuits, and the (ECL or PECL) outputs, which are part of the data path circuits, but can be dealt with separately. The first of these, the control logic, is CMOS technology and does not dissipate a significant amount of power. This power will, of course, be greater when the logic supply is 5 V than when it is 3 V , but overall it is not a significant amount of power and can be ignored for thermal analysis.


Figure 41. Major Power Consumption Paths
The data path circuits operate between the supplies $V_{C C}$ and $\mathrm{V}_{\mathrm{fe}}$. As described in the power supply section, this voltage can range from 3.3 V to 5 V . The current consumed by this section will be constant, so operating at a lower voltage can save about 40 percent in power dissipation.

The power dissipated in the data path outputs is affected by several factors. The first is whether the outputs are enabled or disabled. The worst case occurs when all of the outputs are enabled. The current consumed by the data path logic can be approximated by

$$
\begin{gathered}
I_{C C}=30 \mathrm{~mA}+\left[4.5 \mathrm{~mA}+\left(I_{\text {OUT }} / 20 \mathrm{~mA} \times 3 \mathrm{~mA}\right)\right] \\
\times(\# \text { of outputs enabled })
\end{gathered}
$$

This says that there will always be a minimum of 30 mA flowing. I $\mathrm{ICC}_{\mathrm{C}}$ will increase by a factor that is proportional to both the number of enabled outputs and the programmed output current.

The power dissipated in this circuit section will simply be the voltage of this section $\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right)$ times the current. For a worst case, assume that $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ is 5.0 V , all outputs are enabled and the programmed output current is 25 mA . The power dissipated by the data path logic will be

$$
\begin{gathered}
P=5.0 \mathrm{~V}\{25 \mathrm{~mA}+[4.5 \mathrm{~mA}+(25 \mathrm{~mA} / 20 \mathrm{~mA} \times 3 \mathrm{~mA})] \times 17\} \\
=826 \mathrm{~mW}
\end{gathered}
$$

The power dissipated by the output current depends on several factors. These are the programmed output current, the voltage drop from a logic low output to $\mathrm{V}_{\mathrm{EE}}$, and the number of enabled outputs. A simplifying assumption is that one of each (enabled) differential output pair will be low and draw the full output current (and dissipate most of the power for that output), while the complementary output of the pair will be high and draw insignificant current. Thus, the power dissipation of the high output can be ignored, and the output power dissipation for each output can be assumed to occur in a single static low output that sinks the full output-programmed current.

The voltage across which this current flows can also vary, depending on the output circuit design and the supplies that are used for the data path circuitry. In general, however, there will be a voltage difference between a logic low signal and $\mathrm{V}_{\mathrm{EE}}$. This is the drop across which the output current flows. For a worst case, this voltage can be as high as 3.5 V . Thus, for all outputs enabled and the programmed output current set to 25 mA , the power dissipated by the outputs is

$$
P=3.5 \mathrm{~V}(25 \mathrm{~mA}) \times 17=1.49 \mathrm{~W}
$$

## HEAT SINKING

Depending on several factors in its operation, the AD8150 can dissipate 2 W or more. The part is designed to operate without the need for an explicit external heat sink. However, the package design offers enhanced heat removal via some of the package pins to the PC board traces.

The $\mathrm{V}_{\mathrm{EE}}$ pins on the input sides of the package (Pins 1 to 46 and Pins 93 to 138) have finger extensions inside the package that connect to the paddle on which the IC chip is mounted. These pins provide a lower thermal resistance from the IC to the $\mathrm{V}_{\mathrm{EE}}$ pins than pins that just have a bond wire. As a result, these pins can be used to enhance the heat removal process from the IC to the circuit board and ultimately to the ambient.

The $\mathrm{V}_{\mathrm{ef}}$ pins described above should be connected to a large area of circuit board trace material to take the most advantage of their lower thermal resistance. If there is a large area available on an inner layer that is at $V_{\text {EE }}$ potential, then vias can be provided from the package pin traces to this layer. There should
be no thermal-relief pattern when connecting the vias to the inner layers for these $V_{\text {EE }}$ pins. Additional vias in parallel and close to the pin leads can provide an even lower thermal resistive path. If possible to use, 2 oz . copper foil will provide better heat removal than 1 oz .

The AD8150 package has a specified thermal impedance, $\theta_{\mathrm{J}}$, of $30^{\circ} \mathrm{C} / \mathrm{W}$. This is the worst case still-air value that can be expected when the circuit board does not significantly enhance the heat removal from the package. By using the concept described above or by using forced-air circulation, the thermal impedance can be lowered.

For an extreme worst case analysis, the junction rise above the ambient can be calculated assuming 2 W of power dissipation and $\theta_{\mathrm{JA}}$ of $30^{\circ} \mathrm{C} / \mathrm{W}$ to yield a $60^{\circ} \mathrm{C}$ rise above the ambient. There are many techniques described above that can mitigate this situation. Most actual circuits will not result in such a high rise of the junction temperature above the ambient.

## APPLICATIONS

## AD8150 INPUT AND OUTPUT BUSING

Although the AD8150 is a digital part, in any application that runs at high speed, analog design details will have to be given very careful consideration. At high data rates, the design of the signal channels will have a strong influence on the data integrity and its associated jitter and ultimately bit error rate (BER).

While it might be considered very helpful to have a suggested circuit board layout for any particular system configuration, this is not something that can be practically realized. Systems come in all shapes, sizes, speeds, performance criteria, and cost constraints. Therefore, some general design guidelines will be presented that can be used for all systems and judiciously modified where appropriate.

High speed signals travel best, that is, maintain their integrity, when they are carried by a uniform transmission line that is properly terminated at either end. Any abrupt mismatches in impedance or improper termination will create reflections that will add to or subtract from parts of the desired signal. Small amounts of this effect are unavoidable, but too much will distort the signal to the point that the channel BER will increase. It is difficult to fully quantify these effects because they are influenced by many factors in the overall system design.

A constant-impedance transmission line is characterized by having a uniform cross-sectional profile over its entire length. In particular, there should be no stubs, which are branches that intersect the main run of the transmission line. These can have an electrical appearance that is approximated by a lumped element, such as a capacitor, or if long enough, as another transmission line. To the extent that stubs are unavoidable in a design, their effect can be minimized by making them as short as possible and as high an impedance as possible.

Figure 36 shows a differential transmission line that connects two differential outputs from AD8150s to a generic receiver. A more generalized system can have more outputs bused and more receivers on the same bus, but the same concepts apply. The inputs of the AD8150 can also be considered a receiver. The transmission lines that bus all of the devices together are shown with terminations at each end.

The individual outputs of the AD8150 are stubs that intersect the main transmission line. Ideally, their current-source outputs would be infinite impedance, and they would have no effect on signals that propagate along the transmission line. In reality, each external pin of the AD8150 projects into the package and has a bond wire connected to the chip inside. On-chip wiring then connects to the collectors of the output transistors and to ESD protection diodes.

Unlike some other high speed digital components, the AD8150 does not have on-chip terminations. While the location of such terminations would be closer to the actual end of the transmission line for some architectures, this concept can limit system design options. In particular, it is not possible to bus more than two inputs or outputs on the same transmission line and it is not possible to change the value of these terminations to use them for different impedance transmission lines. The AD8150, with the added ability to disable its outputs, is much more versatile in these types of architectures.

If the external traces are kept to a bare minimum, the output will present a mostly lumped capacitive load of about 2 pF . A single stub of 2 pF will not seriously adversely affect signal integrity for most transmission lines, but the more of these stubs, the more adverse their influence will be.

One way to mitigate this effect is to locally reduce the capacitance of the main transmission line near the point of stub intersection. Some practical means for doing this are to narrow the PC board traces in the region of the stub and/or to remove some of the ground plane(s) near this intersection. The effect of these techniques will locally lower the capacitance of the main transmission line at these points, while the added capacitance of the AD8150 outputs will compensate for this reduction in capacitance. The overall intent is to create as uniform a transmission line as possible.

In selecting the location of the termination resistors, it is important to keep in mind that, as their name implies, they should be placed at either end of the line. There should be no, or minimal, projection of the transmission line beyond the point where the termination resistors connect to it.

## AD8150

## EVALUATION BOARD

An evaluation board has been designed and is available to rapidly test the main features of the AD8150. This board lets the user analyze the analog performance of the AD8150 channels and easily control the configuration of the board by a standard PC.

Differential inputs and outputs provide the interface for all channels with the connections made by a $50 \Omega$ SMB-type connector. This type of connector was chosen for its rapid mating and unmating action. The use of SMB-type connectors minimizes the size and minimizes the effort of rearranging interconnects that would be required if using SMA-type connectors.

## CONFIGURATION PROGRAMMING

The board is configurable by one of two methods. For ease of use, custom software is provided that controls the AD8150 programming via the parallel port of a PC. This requires a usersupplied standard printer cable that has a DB-25 connector at one end (parallel- or printer-port interface) and a Centronixtype connector at the other that connects to P2 of the AD8150 evaluation board. The programming with this scheme is done in a serial fashion, so it is not the fastest way to configure the AD8150 matrix. However, the user interface makes it very convenient to use this programming method.

If a high speed programming interface is desired, the AD8150 address and data buses are directly available on P3. The source of the program signals can be a piece of test equipment, such as the Tektronix HFS-9000 digital test generator, or some other user-supplied hardware that generates programming signals.

When using the PC interface, the jumper at W 1 should be installed and no connections should be made to P3. When using the P3 interface, no jumper is installed at W1. There are locations for termination resistors for the address and data signals if these are necessary.

## POWER SUPPLIES

The AD8150 is designed to work with standard ECL logic levels. This means that $\mathrm{V}_{\mathrm{CC}}$ is at ground and $\mathrm{V}_{\mathrm{EE}}$ is at a negative supply. The shells of the I/O SMB connectors are at $\mathrm{V}_{\mathrm{CC}}$ potential. Thus, when operating in the standard ECL configuration, test equipment can be directly connected to the board, because the test equipment will also have its connector shells at ground potential.

Operating in PECL mode requires $V_{C C}$ to be at a positive voltage while $\mathrm{V}_{\mathrm{EE}}$ is at ground. Since this would make the shells of the I/O connectors at a positive voltage, it can cause problems when directly connecting to test equipment. Some equipment, such as battery operated oscilloscopes, can be floated from ground, but care should be taken with line-powered equipment
so that a dangerous situation is not created. Refer to the test equipment's manual.

The voltage difference from $V_{C C}$ to $V_{\mathrm{EE}}$ can range from 3 V to 5 V . Power savings can be realized by operating at a lower voltage without any compromise in performance.

A separate connection is provided for $\mathrm{V}_{\mathrm{TT}}$, the termination potential of the outputs. This can be at a voltage as high as $\mathrm{V}_{\mathrm{CC}}$, but power savings can be realized if $\mathrm{V}_{\mathrm{TT}}$ is at a voltage that is somewhat lower. Please consult elsewhere in the data sheet for the specification for the limits of the $V_{T T}$ supply.

As a practical matter, current on the evaluation board will flow from the $V_{T T}$ supply through the termination resistors and then through the AD8150 from its outputs to the $\mathrm{V}_{\mathrm{EE}}$ supply. When running in ECL mode, $\mathrm{V}_{\text {TT }}$ will want to be at a negative supply.

Most power supplies will not allow their ground to connect to $\mathrm{V}_{\text {CC }}$ and will not allow their negative supply to connect to $\mathrm{V}_{\text {TT }}$. This will require them to source current from their negative supply, which will not return to the ground terminal. Thus, $\mathrm{V}_{\text {тT }}$ should be referenced to $\mathrm{V}_{\mathrm{EE}}$ when running in ECL mode, or a true bipolar supply should be used.

The digital supply is provided to the AD8150 by the $V_{D D}$ and $\mathrm{V}_{\text {ss }}$ pins. $\mathrm{V}_{\text {SS }}$ should always be at ground potential to make it compatible with standard CMOS or TTL logic. VDD can range from 3 V to 5 V and should be matched to the supply voltage of the logic used to control the AD8150. However, since PCs use 5 V logic on their parallel port, $\mathrm{V}_{\mathrm{DD}}$ should be at 5 V when using a PC to program the AD8150.

## SOFTWARE INSTALLATION

The software to operate the AD8150 is provided on two 3.5" floppy disks. The software is installed by inserting Disk 1 into the floppy drive of a PC and running the setup.exe program. This will routinely install the software and prompt the user to change to Disk 2. The setup program will also prompt the user to select the directory location to store the program.

After running the software, the user will be prompted to identify which (of three) software driver is used with the PC's parallel port. The default is LPT1, which is most commonly used. However, some laptops commonly use the PRN driver. It is also possible that some systems are configured with the LPT2 driver.

If it is not known which driver is used, it is best to select LPT1 and proceed to the next screen. This will show a full array of buttons that allows the connection of any input to output of the AD8150. All of the outputs should be in the output off state immediately after the program starts running. Any of the active buttons can be selected with a mouse click, which will send out one burst of programming data.

After this, the PC keyboard's left or right arrow key can be held down to generate a steady stream of programming signals out of the parallel port. The CLOCK test point on the AD8150 evaluation board can be monitored with an oscilloscope for any activity (a user-supplied printer cable must be connected). If there is a square wave present, then the proper software driver is selected for the PC's parallel port.

If there is no signal present, then another driver should be tried by selecting the Parallel Port menu item from the File pulldown menu selection under the title bar. Select a different software driver and carry out the above test until signal activity is present at the CLOCK test point.

## SOFTWARE OPERATION

Any button can be clicked in the matrix to program the input-to-output connection. This will send the proper programming sequence out of the PC parallel port. Since only one input can be programmed to a given output at a time, clicking a button in a horizontal row will cancel previous selections in that row. However, any number of outputs can share the same input. Refer to Figure 42.

A shortcut for programming all outputs to the same input is to use the broadcast feature. After clicking on the Broadcast Connection button, a window will appear that will prompt the user to select which input should be connected to all outputs. The user should type in an integer from 0 to 32 and then click OK. This will send out the proper program data and return to the main screen with a full column of buttons selected under the chosen input.

The off column can be used to disable whichever output one chooses. To disable all outputs, click the Global Reset button. This will select the full column of OFF buttons.

Two scratchpad memories (Memory 1 and Memory 2) are provided to conveniently save a particular configuration. However, these registers are erased when the program is terminated. For long-term storage of configurations, the disk's storage memory should be used. The Save and Load selections can be accessed from the File pull-down menu under the title bar.


## AD8150

## PCB LAYOUT



Figure 43. Component Side


Figure 44. Circuit Side
+


Figure 45. Silkscreen Top


## AD8150

$\because$
$\square$

$\square$
$\square$

$\square$
$\square$

Figure 47. Silkscreen Bottom


Figure 48. Solder Mask Bottom

## AD8150



Figure 49. INT1 ( $V_{E E}$ )


Figure 50. INT2 (Vcc)

## AD8150



Figure 51. Input/Output Connections and Bypassing


Figure 52. Control Logic and Bypassing

## AD8150

## OUTLINE DIMENSIONS



Figure 53. 184-Lead Low Profile Quad Flat Package [LQFP]
(ST-184)
Dimensions shown in millimeters

ORDERING GUIDE ${ }^{1}$

| Model | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD8150AST | $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 184 -Lead Low Profile Quad Flat Package [LQFP] | ST-184 |
| AD8150ASTZ ${ }^{2}$ | $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 184-Lead Low Profile Quad Flat Package [LQFP] | ST-184 |
| AD8150-EVAL |  | Evaluation Board |  |

[^2]$\square$ A88150

NOTES

## AD8150

## NOTES


[^0]:    ${ }^{1}$ The binary output number may also be the broadcast connection designator, 10001X.

[^1]:    ${ }^{1}$ Not shown.

[^2]:    ${ }^{1}$ Details of lead finish composition can be found on the ADI website at www.analog.com by reviewing the Material Description of each relevant package.
    ${ }^{2} Z=$ Pb-free part.

