

### **DS40MB200**

# **Dual 4.0 Gbps 2:1/1:2 CML Mux/Buffer with Transmit Pre-Emphasis and Receive Equalization**

#### **General Description**

The DS40MB200 is a dual signal conditioning 2:1 multiplexer and 1:2 fan-out buffer designed for use in backplane redundancy applications. Signal conditioning features include input equalization and programmable output pre-emphasis that enable data communication in FR4 backplanes up to 4 Gbps. Each input stage has a fixed equalizer to reduce ISI distortion from board traces.

All output drivers have 4 selectable steps of pre-emphasis to compensate for transmission losses from long FR4 backplanes and reduce deterministic jitter. The pre-emphasis levels can be independently controlled for the line-side and switch-side drivers. The internal loopback paths from switch-side input to switch-side output enable at-speed system testing. All receiver inputs are internally terminated with  $100\Omega$  differential terminating resistors. All drivers are internally terminated with  $50\Omega$  to  $V_{CC}$ .

#### **Features**

- 1– 4 Gbps low jitter operation
- Fixed input equalization
- Programmable output pre-emphasis
- Independent switch and line side pre-emphasis controls
- Programmable switch-side loopback mode
- On-chip terminations
- +3.3V supply
- ESD rating HBM 6 kV
- Lead-less LLP-48 package (7 mm x 7 mm)
- 0°C to +85°C operating temperature range

#### **Applications**

- Backplane or cable driver
- Redundancy and signal conditioning applications
- XAUI

### **Functional Block Diagram**



Note: All CML inputs and outputs must be AC coupled for optimal performance.

## **Simplified Block Diagram**



## **Connection Diagram**



Order number DS40MB200SQ See NS Package Number SQA48D

# **Pin Descriptions**

| Pin Name         | Pin Number  | I/O    | Description                                                                                                             |  |  |  |  |
|------------------|-------------|--------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| LINE SIDE H      | IGH SPEED D | IFFER  | ENTIAL IO's                                                                                                             |  |  |  |  |
| LI_0+            | 6           | I      | Inverting and non-inverting differential inputs of port_0 at the line side. LI_0+ and LI_0- have an                     |  |  |  |  |
| LI_0-            | 7           |        | internal $50\Omega$ connected to an internal reference voltage. See Figure 6.                                           |  |  |  |  |
| LO_0+            | 33          | 0      | Inverting and non-inverting differential outputs of port_0 at the line side. LO_0+ and LO_0- have                       |  |  |  |  |
| LO_0-            | 34          |        | an internal $50\Omega$ connected to $V_{CC}$ .                                                                          |  |  |  |  |
| LI_1+            | 30          | I      | Inverting and non-inverting differential inputs of port_1 at the line side. LI_1+ and LI_1- have an                     |  |  |  |  |
| LI_1-            | 31          |        | ternal $50\Omega$ connected to an internal reference voltage. See Figure 6                                              |  |  |  |  |
| LO_1+            | 9           | 0      | Inverting and non-inverting differential outputs of port_1 at the line side. LO_1+ and LO_1- have                       |  |  |  |  |
| LO_1-            | 10          |        | an internal 50 $\Omega$ connected to V <sub>CC</sub> .                                                                  |  |  |  |  |
| SWITCH SID       | E HIGH SPEE | D DIFF | FERENTIAL IO's                                                                                                          |  |  |  |  |
| SOA_0+           | 46          | 0      | Inverting and non-inverting differential outputs of mux_0 at the switch_A side. SOA_0+ and SOA_0                        |  |  |  |  |
| SOA_0-           | 45          |        | – have an internal 50 $\Omega$ connected to V <sub>CC</sub> .                                                           |  |  |  |  |
| SOB_0+           | 4           | 0      | Inverting and non-inverting differential outputs of mux_0 at the switch_B side. SOB_0+ and SOB_0                        |  |  |  |  |
| SOB_0-           | 3           | O      | – have an internal $50\Omega$ connected to $V_{CC}$ .                                                                   |  |  |  |  |
| SIA_0+           | 40          |        | Inverting and non-inverting differential inputs to the mux_0 at the switch_A side. SIA_0+ and SIA_0                     |  |  |  |  |
| SIA_0+           | 39          | '      | - have an internal $50\Omega$ connected to an internal reference voltage. See <i>Figure 6</i> .                         |  |  |  |  |
| SIB_0+           | 43          | _      | Inverting and non-inverting differential inputs to the mux_0 at the switch_B side. SIB_0+ and SIB_0                     |  |  |  |  |
| SIB_0+           | 43<br>42    | '      | have an internal 50 $\Omega$ connected to an internal reference voltage. See <i>Figure 6</i> .                          |  |  |  |  |
|                  |             | 0      |                                                                                                                         |  |  |  |  |
| SOA_1+<br>SOA_1- | 22<br>21    | O      | Inverting and non-inverting differential outputs of mux_1 at the switch_A side. SOA_1+ and SOA_1                        |  |  |  |  |
|                  |             |        | – have an internal 50 $\Omega$ connected to V <sub>CC</sub> .                                                           |  |  |  |  |
| SOB_1+           | 28          | 0      | Inverting and non-inverting differential outputs of mux_1 at the switch_B side. SOB_1+ and SOB_1                        |  |  |  |  |
| SOB_1-           | 27          |        | – have an internal 50 $\Omega$ connected to V <sub>CC</sub> .                                                           |  |  |  |  |
| SIA_1+           | 16          | I      | Inverting and non-inverting differential inputs to the mux_1 at the switch_A side. SIA_1+ and SIA_1                     |  |  |  |  |
| SIA_1-           | 15          |        | – have an internal 50 $\Omega$ connected to an internal reference voltage. See <i>Figure 6</i> .                        |  |  |  |  |
| SIB_1+           | 19          | I      | Inverting and non-inverting differential inputs to the mux_1 at the switch_B side. SIB_1+ and SIB_1                     |  |  |  |  |
| SIB_1-           | 18          |        | – have an internal 50 $\Omega$ connected to an internal reference voltage. See <i>Figure 6</i> .                        |  |  |  |  |
|                  | 3.3V LVCMOS |        |                                                                                                                         |  |  |  |  |
| MUX_S0           | 37          | _      | A logic low at MUX_S0 selects mux_0 to switch B. MUX_S0 is internally pulled high. Default state for mux_0 is switch A. |  |  |  |  |
| MUX_S1           | 13          | Ι      | A logic low at MUX_S1 selects mux_1 to switch B. MUX_S1 is internally pulled high. Default state for mux_1 is switch A. |  |  |  |  |
| PREL_0           | 12          | _      | PREL_0 and PREL_1 select the output pre-emphasis of the line side drivers (LO_0± and LO_1±).                            |  |  |  |  |
| PREL_1           | 1           |        | PREL_0 and PREL_1 are internally pulled high. See <i>Table 3</i> for line side pre-emphasis levels.                     |  |  |  |  |
| PRES_0           | 36          | ı      | PRES_0 and PRES_1 select the output pre-emphasis of the switch side drivers (SOA_0±, SOB_0                              |  |  |  |  |
| PRES_1           | 25          |        | ±, SOA_1± and SOB_1±). PRES_0 and PRES_1 are internally pulled high. See <i>Table 4</i> for switch                      |  |  |  |  |
|                  |             |        | side pre-emphasis levels.                                                                                               |  |  |  |  |
| LB0A             | 47          | ı      | A logic low at LB0A enables the internal loopback path from SIA_0± to SOA_0±. LB0A is internally                        |  |  |  |  |
|                  |             |        | pulled high.                                                                                                            |  |  |  |  |
| LB0B             | 48          | I      | A logic low at LB0B enables the internal loopback path from SIB_0± to SOB_0±. LB0B is internally pulled high.           |  |  |  |  |
| LB1A             | 23          | I      | A logic low at LB1A enables the internal loopback path from SIA_1± to SOA_1±. LB1A is internally                        |  |  |  |  |
|                  |             |        | pulled high.                                                                                                            |  |  |  |  |
| LB1B             | 24          | _      | A logic low at LB1B enables the internal loopback path from SIB_1± to SOB_1±. LB1B is internally pulled high.           |  |  |  |  |
| RSV              | 26          | ı      | Reserve pin to support factory testing. This pin can be left open, or tied to GND, or tied to GND                       |  |  |  |  |
|                  |             |        | through an external pull-down resistor.                                                                                 |  |  |  |  |

| Pin Name        | Pin Number                         | I/O | Description                                                                                                                                                                                                                                                                                                                       |
|-----------------|------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| POWER           | •                                  |     |                                                                                                                                                                                                                                                                                                                                   |
| V <sub>cc</sub> | 2, 8, 14, 20,<br>29, 35, 38,<br>44 | Р   | $V_{CC}$ = 3.3V ± 5%. Each $V_{CC}$ pin should be connected to the $V_{CC}$ plane through a low inductance path, typically with a via located as close as possible to the landing pad of the $V_{CC}$ pin. It is recommended to have a 0.01 μF or 0.1 μF, X7R, size-0402 bypass capacitor from each $V_{CC}$ pin to ground plane. |
| GND             | 5, 11, 17, 32,<br>41               | Р   | Ground reference. Each ground pin should be connected to the ground plane through a low inductance path, typically with a via located as close as possible to the landing pad of the GND pin.                                                                                                                                     |
| GND             | DAP                                | Р   | Die Attach Pad (DAP) is the metal contact at the bottom side, located at the center of the LLP-48 package. It should be connected to the GND plane with at least 4 via to lower the ground impedance and improve the thermal performance of the package.                                                                          |

Note: I = Input, O = Output, P = Power

Note: All CML Inputs or Outputs must be AC coupled.

#### **Functional Description**

The DS40MB200 is a signal conditioning 2:1 multiplexer and a 1:2 buffer designed to support port redundancy up to 4.0 Gbps. The high speed inputs are self-biased to about 1.3V and are designed for AC coupling, see Figure 6 for details.. The inputs are compatible to most AC coupling differential signals such as LVDS, LVPECL and CML. The DS40MB200 is not designed to operate with data rates below 1000 Mbps or with a DC bias applied to the CML inputs or outputs. Most high speed links are encoded for DC balance and have been defined to include AC coupling capacitors allowing the DS40MB200 to be directly inserted into the datapath without any limitation. The ideal AC coupling capacitor value is often based on the lowest frequency component embedded within the serial link. A typical AC coupling capacitor value ranges between 100 and 1000nF, some specifications with scrambled data may require a larger capacitor for optimal performance. To reduce unwanted parasitics around and within the AC coupling capacitor, a body size of 0402 is recommended. Figure 5 shows the AC coupling capacitor placement in an AC test circuit

Each input stage has a fixed equalizer that provides equalization to compensate about 5 dB of transmission loss from a short backplane trace (about 10 inches backplane). The output driver has Pre-emphasis (driver-side equalization) to compensate the transmission loss of the backplane that it is driving. The driver conditions the output signal such that the lower frequency and higher frequency pulses reach approximately the same amplitude at the end of the backplane, and minimize the deterministic jitter caused by the amplitude disparity. The DS40MB200 provides four steps of user-selectable Pre-emphasis ranging from 0, -3, -6 and -9 dB to handle different lengths of backplane. Figure 1 shows a driver Pre-emphasis waveform. The Pre-emphasis duration is 200ps nominal, corresponds to 0.8 bit-width at 4.0 Gbps. The Pre-emphasis levels of switch-side and line-side can be individually programmed.

**TABLE 1. LOGIC TABLE FOR MULTIPLEX CONTROLS** 

| MUX_S0              | Mux Function                         |  |  |  |
|---------------------|--------------------------------------|--|--|--|
| 0                   | MUX_0 select switch_B input, SIB_0±. |  |  |  |
| 1 (default)         | MUX_0 select switch_A input, SIA_0±. |  |  |  |
| MUX_S1 Mux Function |                                      |  |  |  |
| 0                   | MUX_1 select switch_B input, SIB_1±. |  |  |  |
| 1 (default)         | MUX_1 select switch_A input, SIA_0±. |  |  |  |

**TABLE 2. LOGIC TABLE FOR LOOPBACK Controls** 

| LB0A        | Loopback Function                      |
|-------------|----------------------------------------|
| 0           | Enable loopback from SIA_0± to SOA_0±. |
| 1 (default) | Normal mode. Loopback disabled.        |
| LB0B        | Loopback Function                      |
| 0           | Enable loopback from SIB_0± to SOB_0±. |
| 1 (default) | Normal mode. Loopback disabled.        |
| LB1A        | Loopback Function                      |
| 0           | Enable loopback from SIA_1± to SOA_1±. |
| 1 (default) | Normal mode. Loopback disabled.        |
| LB1B        | Loopback Function                      |
| 0           | Enable loopback from SIB_1± to SOB_1±. |
| 1 (default) | Normal mode. Loopback disabled.        |

**TABLE 3. LINE-SIDE PRE-EMPHASIS CONTROLS** 

| PreL_[1:0] | Pre-Emphasis Level in mV <sub>PP</sub> (VODB) | De-Emphasis Level<br>in mV <sub>PP</sub><br>(VODPE) | Pre-Emphasis in dB<br>(VODPE/VODB) | Typical FR4 board trace |
|------------|-----------------------------------------------|-----------------------------------------------------|------------------------------------|-------------------------|
| 0 0        | 1200                                          | 1200                                                | 0                                  | 10 inches               |
| 0 1        | 1200                                          | 850                                                 | -3                                 | 20 inches               |
| 1 0        | 1200                                          | 600                                                 | -6                                 | 30 inches               |
| 1 1        | 1200                                          | 426                                                 | -9                                 | 40 inches               |
| (default)  |                                               |                                                     |                                    |                         |

TABLE 4. SWITCH-SIDE PRE-EMPHASIS CONTROLS

| PreS_[1:0] | Pre-Emphasis Level in mV <sub>PP</sub> (VODB) | De-Emphasis Level<br>in mV <sub>PP</sub><br>(VODPE) | Pre-Emphasis in dB<br>(VODPE/VODB) | Typical FR4 board trace |
|------------|-----------------------------------------------|-----------------------------------------------------|------------------------------------|-------------------------|
| 0 0        | 1200                                          | 1200                                                | 0                                  | 10 inches               |
| 0 1        | 1200                                          | 850                                                 | -3                                 | 20 inches               |
| 1 0        | 1200                                          | 600                                                 | -6                                 | 30 inches               |
| 1 1        | 1200                                          | 426                                                 | -9                                 | 40 inches               |
| (default)  |                                               |                                                     |                                    |                         |



FIGURE 1. Driver Pre-Emphasis Differential Waveform (showing all 4 pre-emphasis steps)

#### **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

Thermal Resistance,  $\theta_{JA}$  33.7°C/W Thermal Resistance,  $\theta_{JC\text{-top}}$  20.7°C/W

## **Recommended Operating Ratings**

|                                          | Min   | Тур | Max   | Units   |
|------------------------------------------|-------|-----|-------|---------|
| Supply Voltage<br>(V <sub>CC</sub> -GND) | 3.135 | 3.3 | 3.465 | V       |
| Supply Noise Amplitude<br>10 Hz to 2 GHz |       |     | 20    | $mV_PP$ |
| Ambient Temperature                      | 0     |     | 85    | °C      |
| Case Temperature                         |       |     | 100   | °C      |

#### **Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol           | Parameter                                                    | Conditions                                                                                                                                                          | Min               | Typ<br>(Note 2) | Max                  | Units                                  |
|------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|----------------------|----------------------------------------|
| LVCMOS [         | C SPECIFICATIONS                                             |                                                                                                                                                                     |                   |                 |                      |                                        |
| V <sub>IH</sub>  | High Level Input<br>Voltage                                  |                                                                                                                                                                     | 2.0               |                 | V <sub>CC</sub> +0.3 | V                                      |
| V <sub>IL</sub>  | Low Level Input<br>Voltage                                   |                                                                                                                                                                     | -0.3              |                 | 0.8                  | V                                      |
| I <sub>IH</sub>  | High Level Input<br>Current                                  | $V_{IN} = V_{CC}$                                                                                                                                                   | -10               |                 | 10                   | μΑ                                     |
| I <sub>IL</sub>  | Low Level Input Current                                      | V <sub>IN</sub> = GND                                                                                                                                               | 75                | 94              | 124                  | μA                                     |
| R <sub>PU</sub>  | Pull-High Resistance                                         |                                                                                                                                                                     |                   | 35              |                      | kΩ                                     |
| RECEIVER         | SPECIFICATIONS                                               |                                                                                                                                                                     |                   |                 |                      |                                        |
| $V_{ID}$         | Differential Input<br>Voltage Range                          | AC Coupled Differential Signal Below 1.25 Gbps At 1.25 Gbps—3.125 Gbps Above 3.125 Gbps This parameter is not production tested.                                    | 100<br>100<br>100 |                 | 1750<br>1560<br>1200 | mV <sub>P-P</sub><br>mV <sub>P-P</sub> |
| V <sub>ICM</sub> | Common Mode Voltage at Receiver Inputs                       | Measured at receiver inputs reference to ground.                                                                                                                    |                   | 1.3             |                      | V                                      |
| R <sub>ITD</sub> | Input Differential Termination                               | On-chip differential termination between IN+ or IN –.                                                                                                               | 84                | 100             | 116                  | Ω                                      |
| DRIVER SI        | PECIFICATIONS                                                |                                                                                                                                                                     |                   | •               | ,                    |                                        |
| VODB             | Output Differential<br>Voltage Swing without<br>Pre-Emphasis | R <sub>L</sub> = 100Ω ±1%  PRES_1=PRES_0=0  PREL_1=PREL_0=0  Driver pre-emphasis disabled.  Running K28.7 pattern at 4 Gbps.  See <i>Figure 5</i> for test circuit. | 1000              | 1200            | 1400                 | mV <sub>P-P</sub>                      |

| Symbol             | Parameter                                  | Conditions                                                                                       | Min | Typ<br>(Note 2) | Max | Units |
|--------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----------------|-----|-------|
| / <sub>PE</sub>    | Output Pre-Emphasis<br>Voltage Ratio       | $R_L$ = 100 $\Omega$ ±1%<br>Running K28.7 pattern at 4 Gbps                                      |     |                 |     |       |
|                    | 20*log(VODPE/VODB)                         | PREx_[1:0]=00                                                                                    |     | 0               |     | dB    |
|                    |                                            | PREx_[1:0]=01                                                                                    |     | -3              |     | dB    |
|                    |                                            | PREx_[1:0]=10                                                                                    |     | -6<br>-9        |     | dB    |
|                    |                                            | PREx_[1:0]=11 x=S for switch side pre-emphasis control                                           |     | -9              |     | dB    |
|                    |                                            | x=L for line side pre-emphasis control                                                           |     |                 |     |       |
|                    |                                            | See Figure 1 on waveform.                                                                        |     |                 |     |       |
|                    |                                            | See Figure 5 for test circuit.                                                                   |     |                 |     |       |
| PE                 | Pre-Emphasis Width                         | Tested at -9 dB pre-emphasis level, PREx[1:0]=11                                                 |     |                 |     |       |
|                    | (Note 8)                                   | x=S for switch side pre-emphasis control                                                         | 125 | 200             | 250 | ps    |
|                    |                                            | x=L for line side pre-emphasis control                                                           |     |                 |     |       |
| R <sub>OTSE</sub>  | Output Termination                         | See Figure 4 on measurement condition.  On-chip termination from OUT+ or OUT- to V <sub>CC</sub> | 42  | 50              | 58  | Ω     |
| R <sub>OTD</sub>   | Output Differential                        | On-chip differential termination between OUT+ and                                                | 72  | 30              | 30  | 5.2   |
| OID                | Termination                                | OUT-                                                                                             |     | 100             |     | Ω     |
| ΔR <sub>OTSE</sub> | Mis-Match in Output Termination Resistors  | Mis-match in output terminations at OUT+ and OUT                                                 |     |                 | 5   | %     |
| V <sub>OCM</sub>   | Output Common Mode                         | _                                                                                                |     | 0.7             |     | .,    |
|                    | Voltage                                    |                                                                                                  |     | 2.7             |     | V     |
|                    | ISSIPATION                                 |                                                                                                  |     |                 |     |       |
| D                  | Power Dissipation                          | $V_{DD} = 3.465V$                                                                                |     |                 |     |       |
|                    |                                            | All outputs terminated by 100Ω ±1%.                                                              |     |                 | 1   | l w   |
|                    |                                            | PREL_[1:0]=0, PRES_[1:0]=0                                                                       |     |                 |     |       |
| AC CHAD            | ACTERISTICS                                | Running PRBS 27-1 pattern at 4 Gbps                                                              |     |                 |     |       |
| R                  | 1                                          | Measured with a clock-like pattern at 100 MHz,                                                   |     |                 |     | 1     |
| ·R                 | Transition Time                            | between 20% and 80% of the differential output                                                   |     | 80              |     | ps    |
|                    | Differential High to Low                   | <b>∮</b>                                                                                         |     |                 |     |       |
| т                  | Transition Time                            | Transition time is measured with fixture as shown                                                | 00  | 00              |     |       |
|                    |                                            | in Figure 5, adjusted to reflect the transition time at                                          |     | 80              |     | ps    |
|                    |                                            | the output pins.                                                                                 |     |                 |     |       |
| PLH                |                                            | Measured at 50% differential voltage from input to                                               |     | 0.5             | 2   | ns    |
|                    | Propagation Delay                          | output.                                                                                          |     |                 |     |       |
| t <sub>PHL</sub>   | Differential High to Low Propagation Delay |                                                                                                  |     | 0.5             | 2   | ns    |
| <u> </u>           | Pulse Skew (Note 8)                        | It <sub>PHL</sub> —t <sub>PLH</sub> I                                                            |     |                 | 20  | ps    |
| t <sub>SKP</sub>   | Output Skew                                | Difference in propagation delay among data paths                                                 |     |                 | 20  | ρ3    |
| t <sub>sko</sub>   | (Notes 7, 8)                               | in the same device.                                                                              |     |                 | 200 | ps    |
| t <sub>SKPP</sub>  | Part-to-Part Skew                          | Difference in propagation delay between the same                                                 |     |                 |     |       |
|                    | (Note 8)                                   | output from devices operating under identical                                                    |     |                 | 500 | ps    |
|                    |                                            | condition.                                                                                       |     |                 |     |       |
|                    | Mux Switch Time                            | Measured from V <sub>IH</sub> or V <sub>IL</sub> of the mux-control or                           |     |                 |     |       |
| <sup>L</sup> SM    |                                            | loopback control to 50% of the valid differential                                                |     | 1.8             | 6   | ns    |
| <sup>L</sup> SM    |                                            | output.                                                                                          |     |                 |     |       |
|                    | Device Random .litter                      | 1 See <i>Flaure S</i> for test circuit.                                                          |     | 1 1             |     | 1     |
|                    | Device Random Jitter (Notes 5, 8)          | See Figure 5 for test circuit.  Alternating-1-0 pattern.                                         |     |                 |     |       |
|                    | Device Random Jitter<br>(Notes 5, 8)       | Alternating-1-0 pattern.  Pre-emphasis disabled.                                                 |     |                 |     |       |
| RJ                 |                                            | Alternating-1-0 pattern.                                                                         |     |                 | 2   | psrm  |

9

| Symbol            | Parameter                                   | Conditions                                                                       | Min | Typ<br>(Note 2) | Max | Units |
|-------------------|---------------------------------------------|----------------------------------------------------------------------------------|-----|-----------------|-----|-------|
| DJ                | Device Deterministic<br>Jitter (Notes 6, 8) | See Figure 5 for test circuit.  Pre-emphasis disabled.  At 4 Gbps, PRBS7 pattern |     |                 | 30  | pspp  |
| DR <sub>MAX</sub> | Maximum Data Rate (Note 8)                  | Tested with alternating-1-0 pattern                                              | 4   |                 |     | Gbps  |

Note 1: "Absolute Maximum Ratings" are the ratings beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits.

Note 2: Typical parameters measured at V<sub>CC</sub> = 3.3V, T<sub>A</sub> = 25°C. They are for reference purposes and are not production-tested.

Note 3: IN+ and IN- are generic names refer to one of the many pairs of complimentary inputs of the DS40MB200. OUT+ and OUT- are generic names refer to one of the many pairs of the complimentary outputs of the DS40MB200. Differential input voltage V<sub>ID</sub> is defined as IIN+-IN-I. Differential output voltage V<sub>OD</sub> is defined as IOUT+-OUT-I.

Note 4: K28.7 pattern is a 10-bit repeating pattern of K28.7 code group {001111 1000}

K28.5 pattern is a 20-bit repeating pattern of +K28.5 and -K28.5 code groups {110000 0101 001111 1010}

**Note 5:** Device output random jitter is a measurement of the random jitter contribution from the device. It is derived by the equation  $sqrt(RJ_{OUT}^2 - RJ_{IN}^2)$ , where  $RJ_{OUT}$  is the random jitter measured at the output of the device in psrms,  $RJ_{IN}$  is the random jitter of the pattern generator driving the device.

**Note 6:** Device output deterministic jitter is a measurement of the deterministic jitter contribution from the device. It is derived by the equation (DJ<sub>OUT</sub>–DJ<sub>IN</sub>), where DJ<sub>OUT</sub> is the peak-to-peak deterministic jitter measured at the output of the device in pspp, DJ<sub>IN</sub> is the peak-to-peak deterministic jitter of the pattern generator driving the device.

Note 7: t<sub>SKO</sub> is the magnitude difference in the propagation delays among data paths between switch A and switch B of the same port and similar data paths between port 0 and port 1. An example is the output skew among data paths from SIA\_0± to LO\_0±, SIB\_0± to LO\_0±, SIA\_1± to LO\_1± and SIB\_1± to LO\_1±. Another example is the output skew among data paths from LI\_0± to SOA\_0±, LI\_0± to SOB\_0±, LI\_1± to SOA\_1± and LI\_1± to SOB\_1±. t<sub>SKO</sub> also refers to the delay skew of the loopback paths of the same port and between similar data paths between port 0 and port 1. An example is the output skew among data paths SIA\_0± to SOA\_0±, SIB\_0± to SOB\_0±, SIA\_1± to SOA\_1± and SIB\_1± to SOB\_1±.

Note 8: Guaranteed by desigh and characterization using statistical analysis.

## **Timing Diagrams**



FIGURE 2. Driver Output Transition Time



FIGURE 3. Propagation Delay from input to output



FIGURE 4. Test condition for output pre-emphasis duration



FIGURE 5. AC Test Circuit



FIGURE 6. Receiver Input Termination and Bias Circuit

## **Applications Information**

The DS40MB200 input equalizer provides equalization to compensate about 5 dB of transmission loss from a short backplane transmission line. For characterization purposes, a 25-inch FR4 coupled micro-strip board trace is used in place

of the short backplane link. The 25-inch microstrip board trace has approximately 5 dB of attenuation between 375 MHz and 1.875 GHz, representing closely the transmission loss of the short backplane transmission line. The 25-inch microstrip is connected between the pattern generator and the differential inputs of the DS40MB200 for AC measurements.

| Trace Length | Finished Trace<br>Width W | Separation between<br>Traces | Dielectric Height H | Dielectric Constant ε <sub>R</sub> | Loss Tangent |
|--------------|---------------------------|------------------------------|---------------------|------------------------------------|--------------|
| 25 inches    | 8.5 mil                   | 11.5 mil                     | 6 mil               | 3.8                                | 0.022        |



FIGURE 7. Data input and output eye patterns with driver set to 0 dB pre-emphasis



FIGURE 8. Data input and output eye patterns with driver set to 9 dB pre-emphasis



FIGURE 9. System diagram (showing data paths of port 0)



FIGURE 10. Application diagram (showing data paths of port 0)

## Physical Dimensions inches (millimeters) unless otherwise noted



LLP-48 Package Order number DS40MB200SQ See NS Package Number SQA48D

16



### **Notes**

For more National Semiconductor product information and proven design tools, visit the following Web sites at:

| Pr                             | oducts                       | De                      | sign Support                   |
|--------------------------------|------------------------------|-------------------------|--------------------------------|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH® Tools          | www.national.com/webench       |
| Audio                          | www.national.com/audio       | App Notes               | www.national.com/appnotes      |
| Clock and Timing               | www.national.com/timing      | Reference Designs       | www.national.com/refdesigns    |
| Data Converters                | www.national.com/adc         | Samples                 | www.national.com/samples       |
| Interface                      | www.national.com/interface   | Eval Boards             | www.national.com/evalboards    |
| LVDS                           | www.national.com/lvds        | Packaging               | www.national.com/packaging     |
| Power Management               | www.national.com/power       | Green Compliance        | www.national.com/quality/green |
| Switching Regulators           | www.national.com/switchers   | Distributors            | www.national.com/contacts      |
| LDOs                           | www.national.com/ldo         | Quality and Reliability | www.national.com/quality       |
| LED Lighting                   | www.national.com/led         | Feedback/Support        | www.national.com/feedback      |
| Voltage Reference              | www.national.com/vref        | Design Made Easy        | www.national.com/easy          |
| PowerWise® Solutions           | www.national.com/powerwise   | Solutions               | www.national.com/solutions     |
| Serial Digital Interface (SDI) | www.national.com/sdi         | Mil/Aero                | www.national.com/milaero       |
| Temperature Sensors            | www.national.com/tempsensors | SolarMagic™             | www.national.com/solarmagic    |
| Wireless (PLL/VCO)             | www.national.com/wireless    | Analog University®      | www.national.com/AU            |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2009 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com

National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com