

## **CLC020** SMPTE 259M Digital Video Serializer with Integrated **Cable Driver**

## **General Description**

The CLC020 SMPTE 259M Digital Video Serializer with Integrated Cable Driver is a monolithic integrated circuit that encodes, serializes and transmits bit-parallel digital data conforming to SMPTE 125M and SMPTE 267M component video and SMPTE 244M composite video standards. The CLC020 can also serialize other 8 or 10-bit parallel data. The CLC020 operates at data rates from below 100 Mbps to over 400 Mbps. The serial data clock frequency is internally generated and requires no external frequency setting components, trimming or filtering\*. Functions performed by the CLC020 include: parallel-to-serial data conversion. data encoding using the polynomial  $(X^9+X^4+1)$ , data format conversion from NRZ to NRZI, parallel data clock frequency multiplication and encoding with the serial data, and coaxial cable driving. Input for sync (TRS) detection disabling and a PLL lock detect output are provided. The CLC020 has an exclusive built-in self-test (BIST) and video test pattern generator (TPG) with 4 component video test patterns, reference black, PLL and EQ pathologicals and modified colour bars, in 4:3 and 16:9 raster and both NTSC and PAL formats\*. Separate power pins for the output driver, VCO and the digital logic improve power supply rejection, output jitter and noise performance.

The CLC020 is the ideal complement to the CLC011B SMPTE 259M Serial Digital Video Decoder, CLC014 Active Cable Equalizer, CLC016 Data Retiming PLL (clock-data separator), CLC018 8X8 Digital Crosspoint Switch and CLC006 or CLC007 Cable Drivers, for a complete parallelserial-parallel, high-speed data processing and transmission system.

The CLC020 is powered from a single 5V supply. Power dissipation is typically 235 mW including two 75 $\Omega$  backmatched output loads. The device is packaged in a JEDEC 28-lead PLCC.

## Features

- SMPTE 259M serial digital video standard compliant
- No external serial data rate setting or VCO filtering components required\*
- Built-in self-test (BIST) and video test pattern generator (TPG) with 16 internal patterns\*
- Supports all NTSC and PAL standard component and composite serial video data rates
- HCMOS/TTL-compatible data and control inputs and outputs
- $75\Omega$  ECL-compatible, differential, serial cable-driver outputs
- Fast VCO lock time: <75 µs
- Single +5V TTL or -5V ECL supply operation
- Low power: 235 mW typical
- 28-lead PLCC package
- Commercial temperature range 0°C to +70°C

## Applications

- SMPTE 259M parallel-to-serial digital video interfaces for:
  - Video cameras
  - VTRs
  - Telecines
  - Video test pattern generators and digital video test equipment
- Non-SMPTE video applications
- Other high data rate parallel/serial video and data systems
- \* Patents applications made or pending.





## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage (V <sub>DD</sub> -V <sub>SS</sub> ) | 6.0V                              |
|----------------------------------------------------|-----------------------------------|
| CMOS/TTL Input Voltage (VI)                        | -0.5V to (V <sub>DD</sub> + 0.5V) |
| CMOS/TTL Output Voltage (V <sub>O</sub> )          | -0.5V to (V <sub>DD</sub> + 0.5V) |
| CMOS/TTL Input Current (single inp                 | ut)                               |
| $V_{I} = V_{SS} - 0.5V$                            | –5 mA                             |
| $V_{I} = V_{DD} + 0.5V$                            | +5 mA                             |
| Input Current, Other Inputs                        | ±1 mA                             |
| CMOS/TTL Output Source/Sink Curr                   | rent ±10 mA                       |
| SDO Output Source Current                          | 20 mA                             |
| Package Thermal Resistance                         |                                   |
| $\theta_{JA}$ 28-lead PLCC                         | 85°C/W                            |
| $\theta_{JC}$ 28-lead PLCC                         | 35°C/W                            |
| Storage Temp. Range                                | –65°C to +150°C                   |

| Junction Temperature               | +150°C  |
|------------------------------------|---------|
| Lead Temperature (Soldering 4 Sec) | +260°C  |
| ESD Rating (HBM)                   | >2.5 kV |
| ESD Rating (MM)                    | >200 V  |
| Transistor Count                   | 33,400  |

## Recommended Operating Conditions

| Supply Voltage (V <sub>DD</sub> -V <sub>SS</sub> ) | 5.0V ±10%                    |
|----------------------------------------------------|------------------------------|
| CMOS/TTL Input Voltage                             | $V_{\rm SS}$ to $V_{\rm DD}$ |
| P <sub>CLK</sub> Frequency Range                   | 10 to 40MHz                  |
| P <sub>CLK</sub> Duty Cycle                        | 45 to 55%                    |
| $D_N$ and $P_CLK$ Rise/Fall Time                   | 1.0 to 3.0 ns                |
| Maximum DC Bias on SDO pins                        | 3.0V ±10%                    |
| Operating Free Air Temperature (T <sub>A</sub> )   | 0°C to +70°C                 |
|                                                    |                              |

## **DC Electrical Characteristics**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified (Notes 2, 3).

| Symbol           | Parameter                | Conditions                                   | Reference                 | Min             | Тур | Max             | Units             |
|------------------|--------------------------|----------------------------------------------|---------------------------|-----------------|-----|-----------------|-------------------|
| V <sub>IH</sub>  | Input Voltage High Level |                                              | D0 through D9,            | 2.0             |     | V <sub>DD</sub> | V                 |
| V <sub>IL</sub>  | Input Voltage Low Level  |                                              | P <sub>CLK</sub> , TPG_EN | V <sub>SS</sub> |     | 0.8             | V                 |
| IIH              | Input Current High Level | $V_{IH} = V_{DD}$                            | and Sync.                 |                 | +40 | +60             | μA                |
| IIL              | Input Current Low Level  | $V_{IL} = V_{SS}$                            | Detect Enable             |                 | -1  | -20             | μA                |
| V <sub>OH</sub>  | CMOS Output Voltage      | I <sub>OH</sub> = -10 mA                     | Lock Detect,              | 2.4             | 4.7 | V <sub>DD</sub> | V                 |
|                  | High Level               |                                              | Test Out                  |                 |     |                 |                   |
| V <sub>OL</sub>  | CMOS Output Voltage      | I <sub>OL</sub> = +10 mA                     |                           | 0.0             | 0.3 | $V_{SS} + 0.5V$ | V                 |
|                  | Low Level                |                                              |                           |                 |     |                 |                   |
| V <sub>SDO</sub> | Serial Driver Output     | R <sub>L</sub> = 75Ω 1%,                     | SDO, SDO                  | 700             | 800 | 900             | mV <sub>P-P</sub> |
|                  | Voltage                  | R <sub>REF</sub> = 1.69 kΩ 1%,               |                           |                 |     |                 |                   |
|                  |                          | Figure 2                                     |                           |                 |     |                 |                   |
| I <sub>DD</sub>  | Power Supply Current,    | $R_{L} = 75\Omega \ 1\%,$                    |                           |                 | 47  | 60              | mA                |
|                  | Total                    | R <sub>REF</sub> = 1.69 kΩ 1%,               |                           |                 |     |                 |                   |
|                  |                          | P <sub>CLK</sub> = 27 MHz, <i>Figure 2</i> , |                           |                 |     |                 |                   |
|                  |                          | NTSC Colour Bar Pattern                      |                           |                 |     |                 |                   |

## **AC Electrical Characteristics**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified (Note 3).

| Symbol                          | Parameter            | Conditions                              | Reference                          | Min | Тур | Мах  | Units             |
|---------------------------------|----------------------|-----------------------------------------|------------------------------------|-----|-----|------|-------------------|
| BR <sub>SDO</sub>               | Serial data rate     | $R_L = 75\Omega$ , AC coupled, (Note 5) | SDO, SDO                           | 100 |     | 400  | Mbps              |
| F <sub>PCLK</sub>               | Reference Clock      |                                         | P                                  | 10  |     | 40   | MHz               |
|                                 | Input Frequency      |                                         | L CLK                              | 10  |     | 40   |                   |
|                                 | Reference Clock Duty |                                         | D                                  | 45  | 50  | 55   | 0/.               |
|                                 | Cycle                |                                         | L CLK                              | 45  | 50  | 55   | /0                |
| t <sub>r</sub> , t <sub>f</sub> | Rise time, Fall time | 10%–90%                                 | D <sub>N</sub> , P <sub>CLK</sub>  | 1.0 | 1.5 | 3.0  | ns                |
| tj                              | Serial output jitter | 270 Mbps, Figure 2, (Note 6)            |                                    |     | 220 |      | ps <sub>P-P</sub> |
| t <sub>jit</sub>                | Serial output jitter | (Notes 4, 5)                            |                                    |     | 100 | 200  | ps <sub>P-P</sub> |
| t <sub>r</sub> , t <sub>f</sub> | Rise time, Fall time | 20%-80%, (Notes 4, 5)                   | 300, 300                           | 500 | 800 | 1500 | ps                |
|                                 | Output overshoot     |                                         |                                    |     | 1   |      | %                 |
| t <sub>LOCK</sub>               | Lock time            | 270 Mbps, (Notes 5, 7)                  |                                    |     | 75  |      | μs                |
| t <sub>su</sub>                 | Setup time           | Figure 3                                | D <sub>N</sub> to P <sub>CLK</sub> | 3   | 2   |      | ns                |
|                                 | •                    | •                                       | 4                                  | •   | •   |      |                   |

### AC Electrical Characteristics (Continued)

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified (Note 3).

| Symbol           | Parameter         | Conditions | Reference            | Min | Тур | Max | Units |
|------------------|-------------------|------------|----------------------|-----|-----|-----|-------|
| t <sub>HLD</sub> | Hold time         | Figure 3   | $D_N$ from $P_{CLK}$ | 1.5 | 1   |     | ns    |
| L <sub>GEN</sub> | Output inductance | (Note 4)   |                      |     | 6   |     | nH    |
| R <sub>GEN</sub> | Output resistance | (Note 4)   | 300, 300             |     | 25k |     | Ω     |

Note 1: "Absolute Maximum Ratings" are those parameter values beyond which the life and operation of the device cannot be guaranteed. The stating herein of these maximums shall not be construed to imply that the device can or should be operated at or beyond these values. The table of "Electrical Characteristics" specifies acceptable device operating conditions.

**Note 2:** Current flow into device pins is defined as positive. Current flow out of device pins is defined as negative. All voltages are stated referenced to  $V_{SS} = 0V$ . **Note 3:** Typical values are stated for  $V_{DD} = +5.0V$  and  $T_A = +25$ °C.

Note 4: Specification is guaranteed by design.

Note 5:  $R_L = 75\Omega$ , AC-coupled @ 270 M<sub>bps</sub>,  $R_{REF} = 1.69 \text{ k}\Omega$  1%, See Test Loads and Figure 2.

**Note 6:** CLC020 mounted in the SD020EVK board, configured in BIST mode (NTSC color bars) with P<sub>CLK</sub> = 27MHz derived from Tektronix TG2000 black-burst reference. Timing jitter measured with Tektronix VM700T using jitter measurement FFT mode, frame rate, 1kHz filter bandwidth, Hanning window. **Note 7:** Measured from rising-edge of first P<sub>CLK</sub> cycle until Lock Detect output goes high (true).

## **Test Loads**



All resistors in Ohms, 1% tolerance.

#### FIGURE 1. Test Loads



## **Device Operation**

The CLC020 SMPTE 259M Digital Video Serializer is used in digital video signal origination and processing equipment: cameras, video tape recorders, telecines, video test equipment and others. It converts parallel component or composite digital video signals into serial format. Logic levels within this equipment are normally TTL-compatible as produced by CMOS or bipolar logic devices. The encoder outputs ECL-compatible serial digital video (SDV) signals conforming to SMPTE 259M-1997. The CLC020 operates at all standard SMPTE and ITU-R parallel data rates.

#### VIDEO DATA PROCESSING CIRCUITS

The **input data register** accepts 8 or 10-bit parallel data and clock signals having CMOS/TTL-compatible signal levels. Parallel data may conform to any of several standards: SMPTE 125M, SMPTE 267M, SMPTE 244M or ITU-R BT.601. If data is 8-bit, it is converted to a 10-bit representation according to the type of data being input: component 4:2:2 per SMPTE 259M paragraph 7.1.1, composite NTSC per paragraph 8.1.1 or composite PAL per paragraph 9.1.1. Output from this register feeds the SMPTE polynomial generator/serializer and sync detector. All CMOS inputs including the  $P_{CLK}$  input have internal pull-down devices.

The **sync detector** or TRS character detector accepts data from the input register. The detection function is controlled by Sync Detect Enable, a low-true, TTL-compatible, external signal. Synchronization words, the timing reference signals (TRS), start-of-active-video (SAV) and end-of-active-video (EAV) are defined in SMPTE 125M-1995 and 244M. The sync detector supplies control signals to the SMPTE polynomial generator that identify the presence of valid video data. The sync detector performs input TRS character LSBclipping as prescribed in ITU-R-BT.601. LSB-clipping causes all TRS characters with a value between 000h and 003h to be forced to 000h and all TRS characters with a value between 3FCh and 3FFh to be forced to 3FFh. Clipping is done prior to encoding.

The **SMPTE polynomial generator** accepts the parallel video data and encodes it using the polynomial  $X^9+X^4+1$  as specified in SMPTE 259M–1997, paragraph 5 and Annex C. The scrambled data is then serialized for output.

The **NRZ-to-NRZI converter** accepts serial NRZ data from the SMPTE polynomial generator and converts it to NRZI using the polynomial X + 1 per SMPTE 259M–1997, paragraph 5.2 and Annex C. The transmission bit order is LSB first, per paragraph 6. The converter's output feeds the output driver amplifier.

#### PHASE-LOCKED LOOP AND VCO

The **phase-locked loop** (PLL) system generates the output serial data clock at 10x the parallel data clock frequency. This system consists of a VCO, divider chain, phase-frequency detector and internal loop filter. The VCO free-running frequency is internally set. The PLL automatically generates the appropriate frequency for the serial clock rate using the parallel data clock ( $P_{CLK}$ ) frequency as its reference. Loop filtering is internal to the CLC020. The VCO has separate  $V_{SSO}$  and  $V_{DDO}$  power supply feeds, pins 15 and 16, which may be supplied power independently via an external low-pass filter, if desired. The PLL acquisition (lock) time is less than 75  $\mu$ s @ 270 Mbps.

#### LOCK DETECT

The **Lock Detect** output of the phase-frequency detector indicates the PLL lock condition. It is a logic HIGH when the loop is locked. The output is CMOS/TTL-compatible and is suitable for driving other CMOS devices or a LED indicator.

#### SERIAL DATA OUTPUT BUFFER

The current-mode **serial data outputs** provide low-skew complimentary or differential signals. The output buffer design can drive 75 $\Omega$  coaxial cables (AC-coupled) or 10k/100k ECL/PECL-compatible devices (DC-coupled). Output levels are 800 mV<sub>P-P</sub> ±10% into 75 $\Omega$  AC-coupled, back-matched loads. The output level is 400 mV<sub>P-P</sub> ±10% when DC-coupled into 75 $\Omega$  (See Application Information for details). The 75 $\Omega$  resistors connected to the SDO outputs are back-matching resistors. No series back-matching resistors should be used. SDO output levels are controlled by the value of R<sub>REF</sub> connected to pin 19. The value of R<sub>REF</sub> is normally 1.69 k $\Omega$ , ±1%. The output buffer is static when the device is in an out-of-lock condition. Separate V<sub>SSSD</sub> and V<sub>DDSD</sub> power feeds, pins 21 and 24, are provided for the serial output driver.

#### **POWER-ON RESET**

The CLC020 has an internally controlled, automatic, **power-on reset** circuit. This circuit clears TRS detection circuitry, all latches, registers, counters and polynomial generators and disables the serial output. The SDO outputs are tri-stated during power-on reset. The part will remain in the reset condition until the parallel input clock is applied.

It is recommended that  $P_{CLK}$  not be asserted until at least 30 µs after power has reached  $V_{DD}$ min. See *Figure 4*.



www.national.com

## Device Operation (Continued)

#### **BUILT-IN SELF-TEST (BIST)**

The CLC020 has a **built-in self-test (BIST)** function. The BIST performs a comprehensive go-no-go test of the device. The test uses either a full-field color bar for NTSC or a PLL pathological for PAL as the test data pattern. Data is input internally to the input data register, processed through the device and tested for errors. *Table 1* gives device pin functions and *Table 2* gives the test pattern codes used for this function. The signal level at Test\_Output, pin 26, indicates a pass or fail condition.

The BIST is initiated by applying the code for the desired BIST to D0 throught D3 (D9 through D4 are 00h) and a 27 MHz clock at the  $\mathsf{P}_{\mathsf{CLK}}$  input. Since all parallel data inputs are equipped with an internal pull-down device, only those inputs D0 through D3 which require a logic-1 need be pulled high. After the Lock\_Detect output goes high (true) indicating the VCO is locked on frequency, TPG\_Enable, pin 17, is then taken to a logic high. TPG\_Enable may be temporarily connected to the Lock Detect output to automate BIST operation. Test Output, pin 26, is monitored for a pass/fail indication. If no errors have been detected, this output will go to a logic high level approximately 2 field intervals after TPG\_Enable is taken high. If errors have been detected in the internal circuitry of the CLC020, Test\_Output will remain low until the test is terminated. The BIST is terminated by taking TPG\_Enable to a logic low. Continuous serial data output is available during the test.

**TEST PATTERN GENERATOR** 

The CLC020 features an on-board **test pattern generator (TPG)**. Four full-field component video test patterns for both NTSC and PAL standards, and 4x3 and 16x9 raster sizes are

produced. The test patterns are: flat-field black, PLL pathological, equalizer (EQ) pathological and a modified 75%, 8-color vertical bar pattern. The pathologicals follow recommendations contained in SMPTE RP 178–1996 regarding the test data used. The color bar pattern does not incorporate bandwidth limiting coding in the chroma and luma data when transitioning between the bars. For this reason, it may not be suitable for use as a visual test pattern or for input to video D-to-A conversion devices unless measures are taken to restrict the production of out-of-band frequency components.

The TPG is operated by applying the code for the desired test pattern to D0 through D3 (D4 through D9 are 00h). Since all parallel data inputs are equipped with an internal pull-down device, only those inputs D0 through D3 which require a logic-1 need be pulled high. Next, apply a 27 or 36 MHz signal, appropriate to the raster size desired, at the  $P_{CLK}$  input and wait until the Lock\_Detect output goes true indicating the VCO is locked on-frequency. Then, take TPG\_Enable, pin 17, to a logic high. The serial test pattern data appears on the SDO outputs. TPG\_Enable may be temporarily connected to the Lock\_Detect output to automate TPG operation. The TPG mode is exited by taking TPG\_Enable to a logic low. *Table 1* gives device pin functions for this mode. *Table 2* gives the available test patterns and selection codes.





Note: D9 through D4 = 0 (binary)

| Pin De | escriptions        |                                                       |
|--------|--------------------|-------------------------------------------------------|
| Pin #  | Name               | Description                                           |
| 1      | V <sub>DD</sub>    | Positive power supply input (digital logic)           |
| 2      | V <sub>DD</sub>    | Positive power supply input (digital logic)           |
| 3      | D0                 | Parallel data input/Test pattern select (LSB)         |
| 4      | D1                 | Parallel data input/Test pattern select               |
| 5      | D2                 | Parallel data input/Test pattern select               |
| 6      | D3                 | Parallel data input/Test pattern select (MSB)         |
| 7      | D4                 | Parallel data input                                   |
| 8      | D5                 | Parallel data input                                   |
| 9      | D6                 | Parallel data input                                   |
| 10     | D7                 | Parallel data input                                   |
| 11     | D8                 | Parallel data input                                   |
| 12     | D9                 | Parallel data input                                   |
| 13     | PCLK               | Parallel clock input                                  |
| 14     | Lock Detect        | VCO Lock Detect output (high-true)                    |
| 15     | V <sub>SSO</sub>   | Negative power supply input (PLL supply)              |
| 16     | V <sub>DDO</sub>   | Positive power supply input (PLL supply)              |
| 17     | TPG_EN             | Test Pattern Generator (TPG) Enable input (high-true) |
| 18     | V <sub>SSOD</sub>  | Negative power supply input (PLL digital supply)      |
| 19     | R <sub>REF</sub>   | Output driver level control                           |
| 20     | V <sub>DDOD</sub>  | Positive power supply input (PLL digital supply)      |
| 21     | V <sub>SSSD</sub>  | Negative power supply input (Output driver)           |
| 22     | SDO                | Serial data true output                               |
| 23     | SDO                | Serial data complement output                         |
| 24     | V <sub>DDSD</sub>  | Positive power supply input (Output driver)           |
| 25     | Sync Detect Enable | Parallel data sync detection enable input (low true)  |
| 26     | Test_Out           | BIST Pass/Fail output                                 |
| 27     | V <sub>SS</sub>    | Negative power supply input (digital logic)           |
| 28     | V <sub>SS</sub>    | Negative power supply input (digital logic)           |

Note: All CMOS/TTL inputs have internal pull-down devices.

Downloaded from Elcodis.com electronic components distributor

9

## Application Information

**APPLICATION CIRCUIT** 

A typical application circuit for the CLC020 is shown in *Figure 7*. This circuit demonstrates the capabilities of the CLC020 and allows its evaluation in a variety of configurations. An assembled demonstration board with more comprehensive evaluation options is available, part number

SD020EVK. The board may be ordered through any of National's sales offices. Complete circuit board layouts and schematics, for the SD020EVK are available on National's WEB site in the application information for this device. For latest information, please see: www.national.com/appinfo/ interface





Several different input and output drive and loading options can be constructed on the SD020EVK application circuit board, *Figure 8*. Pin headers are provided for input cabling and control signal access. The appropriate value resistor packs, 220 and  $330\Omega$  for TTL or  $50\Omega$  for signal sources requiring such loading, should be installed at RP1-4 before applying input signals.

The board's outputs may be DC interfaced to PECL inputs by first installing  $124\Omega$  resistors at R1B and R2B, changing R1A and R2A to  $187\Omega$  and replacing C1 and C2 with short circuits. The PECL inputs should be directly connected to J1 and J2 without cabling. If  $75\Omega$  cabling is used to connect the CLC020 to the PECL inputs, the voltage dividers used on the CLC020 outputs must be removed and re-installed on the circuit board where the PECL device is mounted. This will

provide correct termination for the cable and biasing for both the CLC020's outputs and the PECL inputs. It is most important to note that a 75 $\Omega$  or equivalent DC loading (measured with respect to the negative supply rail) must always be installed at both of the CLC020's SDO outputs to obtain proper signal levels from device. When using 75 $\Omega$  Theveninequivalent load circuits, the DC bias applied to the SDO outputs should not exceed +3V with respect to the negative supply rail. Serial output levels should be reduced to 400 mV<sub>p-p</sub> by changing R<sub>REF</sub> to 3.4 k $\Omega$ .

The Test Out output is intended for monitoring by equipment presenting high impedance loading (>500 $\Omega$ ). When monitoring the Lock Detect output, the attached monitoring circuit should present a DC resistance greater than 5 k $\Omega$  so that Lock Detect indicator operation is not affected.



Connect LOCK DETECT to TPG ENABLE for test pattern generator function. Remove RP1 & RP3 and replace RP2 & RP4 with  $50\Omega$  resistor packs for coax interfacing. Install RP1-4 when using ribbon cable for input interfacing. This board is designed for use with TTL power supplies only.

For optional ECL compatible load: R1A = R2A = 187; R1B = R2B = 124.

All resistances & impedances in Ohms. Values with 3 significant digits are 1%; with 2 digits 5%.

#### FIGURE 8. SD020EVK Schematic Diagram

#### **MEASURING JITTER**

The test method used to obtain the timing jitter value given in the AC Electrical Specification table is based on procedures and equipment described in SMPTE RP 192-1996. The recommended practice discusses several methods and indicator devices. An FFT method performed by standard video test equipment was used to obtain the data given in this data sheet. As such, the jitter characteristics (or jitter floor) of the measurement equipment, particularly the measurement analyzer, become integral to the resulting jitter value. The method and equipment were chosen so that the test can be easily duplicated by the design engineer using most standard digital video test equipment. In so doing, similar results should be achieved. The intrinsic jitter floor of the CLC020's PLL is approximately 25% of the typical jitter given in the electrical specifications. In production, device jitter is measured on automatic IC test equipment (ATE) using a different method compatible with that equipment. Jitter measured using this ATE yields values approximately 50% of those obtained using the video test equipment.

The jitter test setup used to obtain values quoted in the data sheet consists of:

- National Semiconductor SD020EVK, CLC020 evaluation kit
- Tektronix TG2000 signal generation platform with DVG1 option
- Tektronix VM700T Option 1S Video Measurement Set
- Tektronix TDS 794D, Option C2 oscilloscope
- Tektronix P6339A passive probe
- 75 Ohm coaxial cable, 3ft., Belden 8281 or RG59 (2 required)
- ECL-to-TTL/CMOS level converter/amplifier, Figure 10

Apply the black-burst reference clock from the TG2000 signal generator's BG1 module 27MHz clock output to the level converter input. The clock amplitude converter schematic is shown in Figure 9. Adjust the input bias control to give a 50% duty cycle output as measured on the oscilloscope/probe system. Connect the level translator to the SD020EVK board, connector P1,  $P_{CLK}$  pins (the outer-most row of pins

## CLC020

### Application Information (Continued)

is ground). Configure the SD020EVK to operate in the NTSC colour bars, BIST mode. Configure the VM700T to make the jitter measurement in the jitter FFT mode at the frame rate with 1kHz filter bandwidth and Hanning window. Configure the setup as shown in *Figure 9*. Switch the test equipment on (from standby mode) and allow all equipment temperatures stabilize per manufacturer's recommendation. Measure the jitter value after allowing the instrument's reading to stabilize (about 1 minute). Consult the VM700T Video Measurement Set Option 1S Serial Digital Measurements User Manual (document number 071-0074-00) for details of equipment operation.

The VM700T measurement system's jitter floor specification at 270Mbps is given as 200ps  $\pm$ 20% (100ps  $\pm$ 5% typical) of actual components from 50Hz to 1MHz and 200ps +60%, -30% of actual components from 1MHz to 10MHz. To obtain the actual residual jitter of the CLC020, a root-sum-square adjustment of the jitter reading must be made to compensate for the measurement system's jitter floor specification. For example, if the jitter reading is 250ps, the CLC020 residual jitter is the square root of (250<sup>2</sup> – 200<sup>2</sup>) = 150ps. The accuracy limits of the reading as given above apply.







#### PCB LAYOUT AND POWER SYSTEM BYPASS RECOMMENDATIONS

Circuit board layout and stack-up for the CLC020 should be designed to provide noise-free power to the device. Good layout practice also will separate high frequency or high level inputs and outputs to minimize unwanted stray noise pickup, feedback and interference. Power system performance may be greatly improved by using thin dielectrics (4 to 10 mils) for power/ground sandwiches. This increases the intrinsic capacitance of the PCB power system which improves power supply filtering, especially at high frequencies, and makes the value and placement of external bypass capacitors less critical. External bypass capacitors should include both RF ceramic and tantalum electrolytic types. RF capacitors may use values in the range 0.01 µF to 0.1 µF. Tantalum capacitors may be in the range 2.2 µF to 10 µF. Voltage rating for tantalum capacitors should be at least 5x the power supply voltage being used. It is recommended practice to use two vias at each power pin of the CLC020 as well as all RF bypass capacitor terminals. Dual vias reduce the interconnect inductance by up to half, thereby reducing interconnect inductance and extending the effective frequency range of the bypass components.

The outer layers of the PCB may be flooded with additional  $V_{\rm SS}$  (ground) plane. These planes will improve shielding and isolation as well as increase the intrinsic capacitance of the power supply plane system. Naturally, to be effective, these planes must be tied to the  $V_{\rm SS}$  power supply plane at frequent intervals with vias. Frequent via placement also improves signal integrity on signal transmission lines by pro-

viding short paths for image currents which reduces signal distortion. The planes should be pulled back from all transmission lines and component mounting pads a distance equal to the width of the widest transmission line or the thickness of the dielectric separating the transmission line from the internal power or ground plane(s) whichever is greater. Doing so minimizes effects on transmission line impedances and reduces unwanted parasitic capacitances at component mounting pads.

In especially noisy power supply environments, such as is often the case when using switching power supplies, separate filtering may be used at the CLC020's VCO and output driver power pins. The CLC020 was designed for this situation. The digital section, VCO and output driver power supply feeds are independent (see pinout description table and pinout drawing for details). Supply filtering may take the form of L-section or pi-section, L-C filters in series with these  $V_{DD}$  inputs. Such filters are available in a single package from several manufacturers. Despite being independent feeds, all device power supplies should be applied simultaneously as from a common source. The CLC020 is free from power supply latch-up caused by circuit-induced delays between the device's three separate power feed systems.

#### **REPLACING THE GENNUM GS9022**

The CLC020 is form-fit-function compatible with the Gennum GS9022. The CLC020 can improve the performance of GS9022 applications using the existing PCB layout with the removal of certain components or changes to component

## Application Information (Continued)

values. New layouts using the CLC020 will benefit from the greatly reduced ancilliary component count and more compact layout.

The CLC020 does not require external VCO filtering components. The external VCO filtering components at pin 17 of the GS9022 may remain connected to the CLC020 without complications. It is suggested that these be removed from the circuit board. The CLC020 uses pin 17 for its test pattern generator enable function. You will find the TPG function very useful when you make this change.

Remove the  $C_{OSC}$  capacitor used by the GS9022 at pin 26. The CLC020 uses pin 26 as the BIST pass/fail indicator output. You may attach a LED as an indicator to this pin, if desired. LED current should be limited to 10 mA maximum. The same LED type and current limiting resistor shown in *Figure 8* at the Lock Detect output may be used for this indicator function.

Remove any capacitor attached to pin 19. A capacitor attached to pin 19 will cause distortion of the output V<sub>OH</sub> level. The former data rate setting resistor, R<sub>VCO</sub>, at pin 19 now functions as the output level setting resistor, R<sub>REF</sub>. It must be changed to a 1.69 k $\Omega$ , 1% value for correct output level setting.

The input series resistors and the  $\mathsf{P}_{\mathsf{CLK}}$  risetime filter capacitor used with the GS9022 are not needed for the CLC020. These components should be removed from the circuit board and the resistors replaced by short circuits (0 $\Omega$  resistors). These series resistors will increase input signal rise and fall times if left on the board.

The CLC020 has current-mode serial cable driver outputs. These outputs have very high internal generator resistance as one would expect of a current source. Though these current-mode outputs can produce the equivalent drive voltages into the load, it is necessary to change and simplify the typical GS9022 output circuit normally recommended for that device. The output load resistors at pins 22 and 23 must be changed to  $75\Omega$ , 1% values. These resistors become the back-matching loads across which the CLC020's outputs develop drive voltage. The series back-matching resistors used on the GS9022 should be removed and replaced with short circuits. The risetime compensating capacitors across these resistors should be removed.

Pin 28 on the CLC020 is V<sub>SS</sub> and must be connected to the negative supply or ground. On layouts designed to mount the GS9022, the series R-C network connected to this pin should be replaced by short circuits (0 $\Omega$  resistors).

The pull-up resistor connected to the Lock Detect output, pin 14, should be removed. It may be replaced by a LED and current limiting resistor connected to  $V_{\rm SS}$  if a visual lock indicator is desired.

The CLC020 has an internal pull-down at the Sync Detect Enable input and may be left unconnected in SMPTE videoonly applications.

The CLC020 has independent power supply pins for the VCO, V<sub>SSO</sub>, pin 15 and V<sub>DDO</sub>, pin 16. The CLC020 has an output driver negative supply, V<sub>SSSD</sub>, at pin 21. The output driver positive supply, V<sub>DDSD</sub>, is pin 24 (as on the GS9022). On new layouts, additional power supply filtering may be added at these pins, if desired.



National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.