\_MF60 High Performance 6th-Order Switched Capacitor Butterworth Lowpass Filte

# LMF60 High Performance 6th-Order Switched Capacitor Butterworth Lowpass Filter

## **General Description**

The LMF60 is a high performance, precision, 6th-order Butterworth lowpass active filter. It is fabricated using National's LMCMOS process, an improved silicon-gate CMOS process specifically designed for analog products. Switchedcapacitor techniques eliminate external component requirements and allow a clock-tunable cutoff frequency. The ratio of the clock frequency to the low-pass cutoff frequency is internally set to 50:1 (LMF60-50) or 100:1 (LMF60-100). A Schmitt trigger clock input stage allows two clocking options, either self-clocking (via an external resistor and capacitor) for stand-alone applications, or for tighter cutoff frequency control, a TTL or CMOS logic compatible clock can be directly applied. The maximally flat passband frequency response together with a DC gain of 1V/V allows cascading LMF60 sections for higher-order filtering. In addition to the filter, two independent CMOS op amps are included on the die and are useful for any general signal conditioning applications. The LMF60 is pin- and functionally-compatible with the MF6, but provides improved performance.

#### **Features**

- Cutoff frequency range of 0.1 Hz to 30 kHz
- Cutoff frequency accuracy of ±1.0%, maximum
- Low offset voltage ±100 mV, maximum, ±5V supply
- Low clock feedthrough of 10 mV<sub>p-p</sub>, typical
- Dynamic range of 88 dB, typical
- Two uncommitted op amps available
- No external components required
- 14-pin DIP or 14-pin wide-body S.O. package
- Single/Dual Supply Operation: +4V to +14V (±2V to ±7V)
- Cutoff frequency set by external or internal clock

FILTER

AGND

■ Pin-compatible with the MF6

### **Applications**

- Communication systems
- Audio filtering
- Anti-alias filtering
- Data acquisition noise filtering
- Instrumentation
- High-order tracking filters

# **Block and Connection Diagrams**



Top View

Order Number LMF60CMJ-50,
(5962-9096 701MCA or
LMF60CMJ50/883),

CLK

All Packages

LMF60CMJ-100, or (5962-9096 702MCA or LMF60CMJ100/883) See NS Package Number J14A

Order Number LMF60CIWM-50 or LMF60CIWM-100 See NS Package Number M14B

Order Number LMF60CIN-50 or LMF60CIN-100 See NS Package Number N14A

TRI-STATE® is a registered trademark of National Semiconductor Corporatio

© 1996 National Semiconductor Corporation

RRD-B30M56/Printed in U. S. A

## **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage  $(V^+ - V^-)$  (Note 2) 15V V<sup>+</sup> + 0.2V Voltage at Any Pin  $V^{-} - 0.2V$ Input Current at Any Pin (Note 3) 5 mA Package Input Current (Note 3) 20 mA Power Dissipation (Note 4) 500 mW  $-65^{\circ}\text{C}$  to  $+150^{\circ}\text{C}$ Storage Temperature ESD Susceptibility (Note 5) 2000V CLK IN Pin 1700V

Soldering Information:

N Package: 10 sec. 260°C
 J Package: 10 sec. 300°C
 SO Package: Vapor Phase (60 sec.) 215°C Infrared (15 sec.) (Note 6) 220°C

## **Operating Ratings** (Note 1)

 $\label{eq:total_control_control} Temperature Range & T_{Min} \le T_{A} \le T_{Max} \\ LMF60CIN-50, LMF60CIN-100 \\ LMF60CIJ-50, LMF60CIJ-100, \\ LMF60CIWM-50, LMF60CIJ-100, \\ LMF60CIWM-100 & -40^{\circ}C \le T_{A} \le +85^{\circ}C \\ LMF60CMJ-50, LMF60CMJ-100, \\ LMF60CMJ50/883, \\ LMF60CMJ100/883 & -55^{\circ}C \le T_{A} \le +125^{\circ}C \\ Supply Voltage (V^{+} - V^{-}) & 4V to 14V \\ \end{tabular}$ 

## **Filter Electrical Characteristics**

The following specifications apply for  $f_{CLK}=500$  kHz (Note 7) unless otherwise specified. **Boldface limits apply for T<sub>A</sub> = T<sub>J</sub>** =  $T_{MIN}$  to  $T_{MAX}$ ; all other limits  $T_A = T_J = 25^{\circ}C$ .

| Symbol                           | Paramet                                               | er                    | Conditions                       |                 | Typical<br>(Note 8) | Limits<br>(Note 9)         |            | Units<br>(Limits) |                       |
|----------------------------------|-------------------------------------------------------|-----------------------|----------------------------------|-----------------|---------------------|----------------------------|------------|-------------------|-----------------------|
| $V^{+} = +9$                     | $5V, V^- = -5V$                                       |                       |                                  |                 |                     |                            |            |                   |                       |
| f <sub>CLK</sub>                 | Clock Frequency R<br>(Note 16)                        | ange                  |                                  |                 | 5                   |                            | 1.5        |                   | Hz (Min)<br>MHz (Max) |
| Is                               | Total Supply Curre                                    | nt                    |                                  |                 |                     | 7.0                        | /          | 12.0              | mA (Max)              |
|                                  | Clock Feedthrough                                     | 1                     | $V_{IN} = 0V$                    | Filter<br>Opamp | 10<br>5             |                            |            |                   | mVp-p<br>mVp-p        |
| Ho                               | DC Gain                                               |                       | R <sub>Source</sub> ≤ 2          | 2 kΩ            |                     | 0.10<br>-0.26              |            | 0.10<br>-0.30     | dB (Max)<br>dB (Min)  |
| f <sub>CLK</sub> /f <sub>C</sub> | Cutoff                                                | LMF60-50<br>LMF60-100 |                                  |                 |                     | 49.00 ±0.8%<br>98.10 ±0.8% |            |                   | (Max)                 |
|                                  | Temperature Coeff of f <sub>CLK</sub> /f <sub>C</sub> | icient                |                                  |                 | 4                   |                            |            |                   | ppm/°C                |
| A <sub>MIN</sub>                 | Stopband Attenuat                                     | ion                   | At 2 $	imes$ f $_{	extsf{C}}$    |                 |                     |                            | 36         |                   | dB (Min)              |
| V <sub>OS</sub>                  |                                                       | LMF60-50<br>LMF60-100 |                                  |                 |                     |                            | 100<br>150 |                   | mV (Max)<br>mV (Max)  |
| V <sub>OUT</sub>                 | Output Voltage<br>Swing (Note 2)                      |                       |                                  |                 |                     | +3.9<br>-4.2               |            | + 3.7<br>4.0      | V (Min)<br>V (Max)    |
| I <sub>SC</sub>                  | Output Short Circui<br>Current (Note 11)              | it                    |                                  | Source<br>Sink  | 90<br>2.2           |                            |            |                   | mA<br>mA              |
|                                  | Dynamic Range<br>(Note 12)                            |                       |                                  |                 | 88                  |                            |            |                   | dB                    |
|                                  | Additional                                            | LMF60-50              | f <sub>IN</sub> = 12 k⊢          | łz              |                     | $-9.45 \pm 0.46$           | /-9.4      | 15 ± 0.50         | dB                    |
| •                                | Magnitude<br>Response<br>Test Points                  |                       | f <sub>IN</sub> = 9 kHz          | !               |                     | $-0.87 \pm 0.16$           | /-0.8      | 37 ± 0.20         | dB                    |
|                                  |                                                       |                       | f <sub>IN</sub> = 6 kHz          | ·               |                     | $-9.30 \pm 0.46$           | /-9.3      | 80 ± 0.50         | dB                    |
|                                  | (Note 13)                                             |                       | $f_{\text{IN}} = 4.5 \text{ kH}$ | Ηz              |                     | $-0.87 \pm 0.16$           | /-0.8      | 87 ± 0.20         | dB                    |

Filter Electrical Characteristics (Continued) The following specifications apply for  $f_{CLK}=250$  kHz (Note 7) unless otherwise specified. Boldface limits apply for  $T_A=T_J=T_{MIN}$  to  $T_{MAX}$ ; all other limits  $T_A=T_J=25^{\circ}C$ .

| Symbol                                                   |                                                             |                            | Conditions                        | Typical<br>(Note 8) |                     | imits<br>ote 9)                  | Units<br>(Limits)     |  |
|----------------------------------------------------------|-------------------------------------------------------------|----------------------------|-----------------------------------|---------------------|---------------------|----------------------------------|-----------------------|--|
| $V^{+} = +2.5V, V^{-} = -2.5V$                           |                                                             |                            |                                   |                     |                     |                                  |                       |  |
| f <sub>CLK</sub>                                         | Clock Frequency Ran<br>(Note 16)                            | ge                         |                                   | 5                   | 7                   | 750                              | Hz (Min)<br>kHz (Max) |  |
| IS                                                       | Total Supply Current                                        |                            |                                   |                     | 5.0                 | / 6.5                            | mA (Max)              |  |
|                                                          | Clock Feedthrough<br>(Peak to Peak)                         |                            | V <sub>IN</sub> = 0V Filter Opamp | 6<br>3              |                     |                                  | mV<br>mV              |  |
| $H_0$ DC Gain (with $R_{Source} \le 2 \text{ k}\Omega$ ) |                                                             | f <sub>CLK</sub> = 250 kHz |                                   | 0.10<br>-0.26       | / 0.10<br>/ -0.30   | dB (Max)<br>dB (Min)             |                       |  |
|                                                          |                                                             |                            | f <sub>CLK</sub> = 500 kHz        | -0.08               |                     |                                  | dB                    |  |
| f <sub>CLK</sub> /f <sub>C</sub>                         | Clock to                                                    | ck to LMF60-50             | f <sub>CLK</sub> = 250 kHz        |                     | 49.00 ±0.8%         | /49.00 ± 1.0%                    | (Max)                 |  |
|                                                          | Cutoff                                                      | 00-30                      | f <sub>CLK</sub> = 500 kHz        | 49.00 ±0.6%         |                     |                                  |                       |  |
|                                                          | Frequency Ratio I ME                                        | 60-100                     | f <sub>CLK</sub> = 250 kHz        |                     | 98.10 ±0.8%         | /98.10 ± 1.0%                    | (Max)                 |  |
|                                                          | (Note 10)                                                   |                            | f <sub>CLK</sub> = 500 kHz        | 98.10 ±0.6%         |                     |                                  |                       |  |
|                                                          | Temperature Coefficient of f <sub>CLK</sub> /f <sub>C</sub> | ent                        |                                   | 4                   |                     |                                  | ppm/°C                |  |
| A <sub>MIN</sub>                                         | Stopband Attenuation                                        |                            | At 2 $\times$ f <sub>C</sub>      |                     | ;                   | 36                               | dB (Min)              |  |
| V <sub>OS</sub>                                          |                                                             | 60-50<br>60-100            |                                   |                     |                     | 60<br>90                         | mV (Max)<br>mV (Max)  |  |
| V <sub>OUT</sub>                                         | Output Voltage<br>Swing (Note 2)                            |                            | $R_L = 5 k\Omega$                 |                     | +1.4<br>-2.0        | / + <b>1.2</b><br>/ - <b>1.8</b> | V (Min)<br>V (Max)    |  |
| I <sub>SC</sub>                                          | Output Short Circuit                                        |                            | Source                            | 42                  |                     |                                  | mA                    |  |
|                                                          | Current (Note 11)                                           |                            | Sink                              | 0.9                 |                     |                                  | mA                    |  |
|                                                          | Dynamic Range<br>(Note 12)                                  |                            |                                   | 81                  |                     |                                  | dB                    |  |
|                                                          | Additional LMF60-50                                         | f <sub>IN</sub> = 6 kHz    |                                   | $-9.45 \pm 0.46$    | $/{-9.45} \pm 0.50$ | dB                               |                       |  |
|                                                          | Magnitude Response                                          | lagnitude                  | f <sub>IN</sub> = 4.5 kHz         |                     | -0.87 ±0.16         | $/-$ 0.87 $\pm$ 0.20             | dB                    |  |
|                                                          | l <b>-</b> .:                                               | LMF60-100                  | f <sub>IN</sub> = 3 kHz           |                     | $-9.30 \pm 0.46$    | $/-9.30 \pm 0.50$                | dB                    |  |
|                                                          | (Note 13)                                                   |                            | f <sub>IN</sub> = 2.25 kHz        |                     | $-0.87 \pm 0.16$    | /-0.87 ±0.20                     | dB                    |  |

Op Amp Electrical Characteristics Boldface limits apply for  $T_A=T_J=T_{MIN}$  to  $T_{MAX}$ ; all other limits  $T_A=T_J=25^{\circ}C$ .

| Symbol                      | Parameter                                       | Conditions                           | Typical<br>(Note 8) | Limits<br>(Note 9)                   | Units<br>(Limits)  |
|-----------------------------|-------------------------------------------------|--------------------------------------|---------------------|--------------------------------------|--------------------|
| <b>V</b> <sup>+</sup> = +5\ | $V$ , $V^- = -5V$                               |                                      | •                   |                                      |                    |
| V <sub>OS</sub>             | Input Offset Voltage                            |                                      |                     | ± 20                                 | mV (Max)           |
| I <sub>B</sub>              | Input Bias Current                              |                                      | 10                  |                                      | pA                 |
| CMRR                        | Common Mode Rejection<br>Ratio (Op Amp #2 Only) | Test Input Range =<br>-2.2V to +1.8V |                     | 55                                   | dB                 |
| Vo                          | Output Voltage Swing                            | $R_L = 5 k\Omega$                    |                     | 3.8 / <b>3.6</b> -4.2 / - <b>4.0</b> | V (Min)<br>V (Max) |
| Isc                         | Output Short Circuit<br>Current (Note 13)       | Source<br>Sink                       | 90<br>2.1           |                                      | mA<br>mA           |
| SR                          | Slew Rate                                       |                                      | 4                   |                                      | V/µs               |
| A <sub>VOL</sub>            | DC Open Loop Gain                               |                                      | 80                  |                                      | dB (Min)           |
| GBW                         | Gain Bandwidth Product                          |                                      | 2.0                 |                                      | MHz                |
| $V^{+} = +2.5$              | $5V, V^- = -2.5V$                               |                                      |                     |                                      |                    |
| Vos                         | Input Offset Voltage                            |                                      |                     | ± 20                                 | mV (Max)           |
| I <sub>B</sub>              | Input Bias Current                              |                                      | 10                  |                                      | pA                 |
| CMRR                        | Common Mode Rejection<br>Ratio (Op Amp #2 Only) | Test Input Range =<br>-0.9V to +0.5V |                     | 55                                   | dB                 |
| V <sub>O</sub>              | Output Voltage Swing                            | $R_L = 5 k\Omega$                    |                     | 1.3 / <b>1.1</b> -1.8 / - <b>1.6</b> | V (Min)<br>V (Max) |
| I <sub>SC</sub>             | Output Short Circuit<br>Current (Note 13)       | Source<br>Sink                       | 42<br>0.9           |                                      | mA<br>mA           |
| SR                          | Slew Rate                                       |                                      | 3                   |                                      | V/µs               |
| A <sub>VOL</sub>            | DC Open Loop Gain                               |                                      | 74                  |                                      | dB (Min)           |
| GBW                         | Gain Bandwidth Product                          |                                      | 2.0                 |                                      | MHz                |

**Logic Input-Output Characteristics**The following specifications apply for  $V^- = 0V$  (Note 15), L.Sh = 0V unless otherwise specified. **Boldface limits apply for T<sub>A</sub>** =  $T_J = T_{MIN}$  to  $T_{MAX}$ ; all other limits  $T_A = T_J = 25^{\circ}C$ .

| Symbol                             | Parameter                            |                            | Conditions                 | Typical<br>(Note 8) | Limits<br>(Note 9)             | Units<br>(Limits)  |  |  |
|------------------------------------|--------------------------------------|----------------------------|----------------------------|---------------------|--------------------------------|--------------------|--|--|
| TTL CLOC                           | TTL CLOCK INPUT, CLK R PIN (NOTE 14) |                            |                            |                     |                                |                    |  |  |
| V <sub>IH</sub><br>V <sub>IL</sub> | TTL Input<br>Voltage                 | Logical "1"<br>Logical "0" | $V^{+} = +5V, V^{-} = -5V$ |                     | 2.0<br>0.8                     | V (Min)<br>V (Max) |  |  |
| V <sub>IH</sub><br>V <sub>IL</sub> | CLK R Input<br>Voltage               | Logical "1"<br>Logical "0" | $V^+ = +2.5V, V^- = -2.5V$ |                     | <b>2.0</b><br>0.6 / <b>0.4</b> | V (Min)<br>V (Max) |  |  |
|                                    | Maximum Leakage<br>Current at CLK R  |                            |                            | 2.0                 |                                | μΑ                 |  |  |

## Logic Input-Output Characteristics (Continued)

The following specifications apply for  $V^- = 0V$  (Note 15), L.Sh = 0V unless otherwise specified. **Boldface limits apply for T<sub>A</sub>** =  $T_J = T_{MIN}$  to  $T_{MAX}$ ; all other limits  $T_A = T_J = 25^{\circ}C$ .

| Symbol             | Parameter                                      | Conditions                                       | Typical<br>(Note 8) | Limits<br>(Note 9)                   | Units<br>(Limits)    |
|--------------------|------------------------------------------------|--------------------------------------------------|---------------------|--------------------------------------|----------------------|
| SCHMITT TRIC       | GER                                            |                                                  |                     |                                      | •                    |
| V <sub>T+</sub>    | Positive Going Input Threshold Voltage         | V <sup>+</sup> = 10V                             |                     | 6.1 / <b>6.0</b><br>8.8 / <b>8.9</b> | V (Min)<br>V (Max)   |
|                    |                                                | V <sup>+</sup> = 5V                              |                     | 3.0 / <b>2.9</b><br>4.3 / <b>4.4</b> | V (Min)<br>V (Max)   |
| $V_{T^-}$          | Negative Going Input<br>Threshold Voltage      | V <sup>+</sup> = 10V                             |                     | 1.4 / <b>1.3</b> 3.8 / <b>3.9</b>    | V (Min)<br>V (Max)   |
|                    |                                                | V <sup>+</sup> = 5V                              |                     | 0.7 / <b>0.6</b><br>1.9 / <b>2.0</b> | V (Min)<br>V (Max)   |
| $V_{T+}$ $-V_{T-}$ | Hysteresis                                     | V <sup>+</sup> = 10V                             |                     | 2.3 / <b>2.1</b> 7.4 / <b>7.6</b>    | V (Min)<br>V (Max)   |
|                    |                                                | V <sup>+</sup> = 5V                              |                     | 1.1 / <b>0.9</b><br>3.6 / <b>3.8</b> | V (Min)<br>V (Max)   |
| V <sub>OH</sub>    | Logical "1" Voltage $I_O = -10 \mu A$ , Pin 11 | $V^{+} = +10V$<br>$V^{+} = +5V$                  |                     | 9.1 / <b>9.0</b><br>4.6 / <b>4.5</b> | V (Min)<br>V (Min)   |
| V <sub>OL</sub>    | Logical "0" Voltage $I_O = -10 \mu A$ , Pin 11 | $V^{+} = +10V$<br>$V^{+} = +5V$                  |                     | 0.9 / <b>1.0</b><br>0.4 / <b>0.5</b> | V (Max)<br>V (Max)   |
| ISOURCE            | Output Source<br>Current, Pin 11               | CLK R to V $^-$<br>V $^+$ = +10V<br>V $^+$ = +5V |                     | 4.9 / <b>3.7</b><br>1.6 / <b>1.2</b> | mA (Min)<br>mA (Min) |
| I <sub>SINK</sub>  | Output Sink<br>Current, Pin 11                 | CLK R to $V^+$<br>$V^+ = +10V$<br>$V^+ = +5V$    |                     | 4.9 / <b>3.7</b><br>1.6 / <b>1.2</b> | mA (Min)<br>mA (Min) |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional. Specified Electrical Characteristics do not apply when operating the device outside its specified conditions.

Note 2: All voltages are measured with respect to AGND, unless otherwise specified.

Note 3: When the input voltage  $(V_{|N})$  at any pin exceeds the power supply rails  $(V_{|N} < V^- \text{ or } V_{|N} > V^+)$  the absolute value of current at that pin should be limited to 5 mA or less. The 20 mA package input current limits the number of pins that can exceed the power supply boundaries with 5 mA to four.

Note 4: The Maximum power dissipation must be derated at elevated temperatures and is dictated by  $T_{J\,Max}$ ,  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable power dissipation is  $PD = (T_{J\,Max} - T_A)/\theta_{JA}$  or the number given in the absolute ratings, whichever is lower. For this device,  $T_{J\,Max} = 125^\circ$ C, and the typical junction-to-ambient thermal resistance of the LMF60CCN when board mounted is  $67^\circ$ C/W. For the LMF60CIJ this number decreases to  $62^\circ$ C/W. For the LMF60CIVM,  $\theta_{JA} = 78^\circ$ C/W.

Note 5: Human body model: 100 pF discharged through a 1.5 k $\Omega$  resistor.

Note 6: See AN450 "Surface Mounting Methods and Their Effect on Product Reliability" or the section titled "Surface Mount" found in any current Linear Databook for other methods of soldering surface mount devices.

Note 7: The specifications given are for a clock frequency ( $f_{CLK}$ ) of 500 kHz at  $\pm$ 5V and 250 kHz at  $\pm$ 2.5V. Above this frequency, the cutoff frequency begins to deviate from the specified error band over the temperature range but the filter still maintains its amplitude characteristics. See application hints.

Note 8: Typicals are at 25°C and represent the most likely parametric norm.

Note 9: Guaranteed to National's Average Outgoing Quality Level (AOQL).

Note 10: The cutoff frequency of the filter is defined as the frequency where the magnitude response is 3.01 dB less than the DC gain of the filter.

Note 11: The short circuit source current is measured by forcing the output to its maximum positive swing and then shorting that output to the negative supply. The short circuit sink current is measured by forcing the output being tested to its maximum negative voltage and then shorting that output to the positive supply. These are worst case conditions.

Note 12: For  $\pm$ 5V supplies the dynamic range is referenced to 2.62 V<sub>rms</sub> (3.7V peak), where the wideband noise over a 20 kHz bandwidth is typically 100  $\mu$ V. For  $\pm$ 2.5V supplies the dynamic range is referenced to 0.849 V<sub>rms</sub> (1.2V peak), where the wideband noise over a 20 kHz bandwidth is typically 75  $\mu$ V<sub>rms</sub>.

Note 13: The filter's magnitude response is tested at the cutoff frequency,  $f_C$ , at  $f_{IN}=2\,f_C$ , and at these two additional frequencies.

 $\textbf{Note 14:} \ \textbf{The LMF60} \ \textbf{is operated with symmetrical supplies and L.Sh} \ \textbf{is tied to GND}.$ 

Note 15: For simplicity all the logic levels (except for the TTL input logic levels) have been referenced to  $V^-=0V$ . The logic levels will scale accordingly for  $\pm 5V$  and  $\pm 2.5V$  supplies.

Note 16: The nominal ratio of the clock frequency to the low-pass cutoff frequency is internally set to 50-to-1 (LMF60-50) or 100-to-1 (LMF60-100).

# **Typical Performance Characteristics**



















# **Typical Performance Characteristics** (Continued)



















# **Typical Performance Characteristics** (Continued)













TL/H/9294-5

# **Crosstalk Test Circuits**

#### From Filter to Op-Amps



From Either Op-Amp to Filter Output





The positive and negative supply pins. The total power supply range is 4V to 14V. Decoupling these pins with 0.1  $\mu$ F

capacitors is highly recommended.

put of Op-Amp #2.



TL/H/9294-7

| Pin Descrip                        | ption (Pin Numbers) Description                                                                                                                                                                                                                                                                                  | Pin        | Description                                                                                                                                                                                                                                                                                                                |  |  |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| FILTER OUT (3)                     | The output of the lowpass filter will typically swing to within 1V of each supply rail.                                                                                                                                                                                                                          | CLK IN (9) | A CMOS Schmitt-trigger input to be used with an external CMOS logic level clock. Also used for self-clocking                                                                                                                                                                                                               |  |  |
| FILTER IN (8)                      | The input to the lowpass filter. To minimize gain errors the source impedance                                                                                                                                                                                                                                    |            | Schmitt-trigger oscillator (See Section 1.1).                                                                                                                                                                                                                                                                              |  |  |
|                                    | that drives this input should be less than 2k (See Section 1.4). For single supply operation the input signal must be biased to mid-supply or AC coupled.                                                                                                                                                        | CLK R (11) | A TTL logic level clock input when in split supply operation ( $\pm 2V$ to $\pm 7V$ ) and L. Sh tied to system ground. This pin becomes a low impedance output when                                                                                                                                                        |  |  |
| V <sub>OS</sub> ADJ (7)            | This pin is used to adjust the DC offset of the filter output; if not used it must be tied to the AGND potential. (See Section 1.3)                                                                                                                                                                              |            | L.Sh is tied to V <sup>-</sup> . Also used in conjunction with the CLK IN pin for self clocking Schmitt-trigger oscillator (See Section 1.1).                                                                                                                                                                              |  |  |
| AGND (5)                           | The analog ground pin. This pin sets the DC bias level for the filter section and the noninverting input of Op-Amp #1 and must be tied to the system ground for split supply operation or to mid-supply for single supply operation (See Section 1.2). When tied to mid-supply this pin should be well bypassed. | L.Sh (12)  | Level shift pin, selects the logic threshold levels for the desired clock. When tied to V <sup>-</sup> it enables an internal TRI-STATE® buffer stage between the Schmitt trigger and the internal clock level shift stage thus enabling the CLK IN Schmitt-trigger input and making the CLK R pin a low impedance output. |  |  |
| V <sub>O1</sub> (4),<br>INV1 (13)  | V <sub>O1</sub> is the output and INV1 is the inverting input of Op-Amp #1. The non-inverting input of this Op-Amp is internally connected to the AGND pin.                                                                                                                                                      |            | When the voltage level at this input exceeds [25% (V $^+$ – V $^-$ ) + V $^-$ ] the internal TRI-STATE® buffer is disabled allowing the CLK R pin to become the                                                                                                                                                            |  |  |
| V <sub>O2</sub> (2),<br>INV2 (14), | V <sub>O2</sub> is the output, INV2 is the inverting input, and NINV2 is the non-inverting in-                                                                                                                                                                                                                   |            | clock input for the internal clock level<br>shift stage. The CLK R threshold level is<br>now 2V above the voltage applied to the                                                                                                                                                                                           |  |  |

9

http://www.national.com

now 2V above the voltage applied to the

L.Sh pin. Driving the CLK R pin with TTL

logic levels can be accomplished through the use of split supplies and by tying the L.Sh pin to system ground.

NINV2 (1)

 $V^{+}$  (6),  $V^{-}$  (10)

## 1.0 LMF60 Application Hints

The LMF60 is comprised of a non-inverting unity gain lowpass sixth-order Butterworth switched capacitor filter section and two undedicated CMOS Op-Amps. The switchedcapacitor topology makes the cutoff frequency (where the gain drops 3.01 dB below the DC gain) a direct ratio (100:1 or 50:1) of the clock frequency supplied to the lowpass filter. Internal integrator time constants set the filter's cutoff frequency. The resistive element of these integrators is actually a capacitor which is "switched" at the clock frequency (for a detailed discussion see Input Impedance section). Varying the clock frequency changes the value of this resistive element and thus the time constant of the integrators. The clock to cutoff frequency ratio (f<sub>CLK</sub>/f<sub>C</sub>) is set by the ratio of the input and feedback capacitors in the integrators. The higher the clock to cutoff frequency ratio (or the sampling rate) the closer the approximation is to the theoretical Butterworth response. The LMF60 is available in f<sub>CLK</sub>/f<sub>C</sub> ratios of 50:1 (LMF60-50) or 100:1 (LMF60-100).

#### 1.1 CLOCK INPUTS

The LMF60 has a Schmitt-trigger inverting buffer which can be used to construct a simple R/C oscillator. The oscillator

frequency is dependent on the buffer's threshold levels as well as on the resistor/capacitor tolerance (See *Figure 1*). Schmitt-trigger threshold voltage levels can vary significantly causing the R/C oscillator's frequency to vary greatly from part to part.

Where accuracy in f<sub>C</sub> is required an external clock can be used to drive the CLK R input of the LMF60. This input is TTL logic level compatible and also presents a very light load to the external clock source ( $\sim 2~\mu A)$  with split supplies and L.Sh tied to system ground. The logic level is programmed by the voltage applied to level shift (L.Sh) pin (See the Pin Description for L.Sh pin).

#### 1.2 POWER SUPPLY BIASING

The LMF60 can be biased from a single supply or dual split supplies. The split supply mode shown in Figures 2 and 3 is the most flexible and easiest to implement. As discussed earlier split supplies,  $\pm 2 \rm V$  to  $\pm 7 \rm V$ , will enable the use of TTL or CMOS clock logic levels. Figure 4 shows two schemes for single supply biasing. In this mode only CMOS clock logic levels can be used.



$$\begin{split} f_{CLK} &= \frac{1}{RC \, In \left[ \left( \frac{V_{CC} - V_{T-}}{V_{CC} - V_{T+}} \right) \frac{V_{T+}}{V_{T-}} \right]} \\ Typically for  $V_{CC} = V^+ - V^- = 10V: \\ f_{CLK} &= \frac{1}{1.37 \, RC} \end{split}$$$

TL/H/9294-8

FIGURE 1. Schmitt Trigger R/C Oscillator

## 1.0 LMF60 Application Hints (Continued)

If the LMF60-50 or the LMF60-100 were set up for a cutoff frequency of 10 kHz the input impedance would be:

$$R_{IN} = \frac{1\times 10^{10}}{10\,\text{kHz}} = 1\,\text{M}\Omega$$

In this example with a source impedance of 10k the overall gain, if the LMF60 had an ideal gain of 1 (0 dB) would be:

$$\mathrm{A_V} = \frac{\mathrm{1~M}\Omega}{\mathrm{10~k}\Omega + \mathrm{1~M}\Omega} = \mathrm{0.99009~(-86.4~mdB)}$$

Since the maximum overall gain error for the LMF60 is  $\pm 0.1$  dB, -0.3 dB with a R<sub>S</sub>  $\leq 2$  k $\Omega$  the actual gain error for this case would be  $\pm 0.21$  dB to -0.39 dB.

#### 1.5 CUTOFF FREQUENCY RANGE

The filter's cutoff frequency (f<sub>C</sub>) has a lower limit caused by leakage currents through the internal switches discharging the stored charge on the capacitors. At lower clock frequen-

cies these leakage currents can cause millivolts of error, for example:

$$\begin{split} f_{CLK} &= 100 \text{ Hz, } I_{LEAKAGE} = 1 \text{ pA, } C = 1 \text{ pF} \\ V &= \frac{1 \text{ pA}}{1 \text{ pF (100 Hz)}} = 10 \text{ mV} \end{split}$$

The propagation delay in the logic and the settling time required to acquire a new voltage level on the capacitors increases as the LMF60 power supply voltage decreases. This causes a shift in the  $f_{\rm CLK}/f_{\rm C}$  ratio which will become noticeable when the clock frequency exceeds 500 kHz. The amplitude characteristic will stay within tolerance until  $f_{\rm CLK}$  exceeds 750 kHz and will peak at about 0.4 dB at the cutoff frequency with a 2 MHz clock. The response of the LMF60 is still a reasonable approximation of the ideal Butterworth lowpass characteristic as can be seen in Figure 7.



TL/H/9294-17

FIGURE 7a. LMF60-100  $\pm$ 5V Supplies Amplitude Response



TL/H/9294-19

FIGURE 7c. LMF60-100 ±2.5V Supplies Amplitude Response



TL/H/9294-18

FIGURE 7b. LMF60-50  $\pm$  5V Supplies Amplitude Response



TL/H/9294-20

FIGURE 7d. LMF60-50  $\pm$  2.5V Supplies Amplitude Response



## 1.0 LMF60 Application Hints (Continued)





TI /H/9294-14

FIGURE 5. VOS Adjust Schemes

#### 1.3 OFFSET ADJUST

The  $V_{OS}$ ADJ pin is used in adjusting the output offset level of the filter section. If this pin is not used it must be tied to the analog ground (AGND) level, either mid-supply for single ended supply operation or ground for split supply operation. This pin sets the zero reference for the output of the filter. The implementation of this pin can be seen in Figure 5. In S(a) DC offset is adjusted using a potentiometer; in S(b) the Op-Amp integrator circuit keeps the average DC output level at AGND. The circuit in S(b) is therefore appropriate only for AC-coupled signals and signals biased at AGND.

#### 1.4 INPUT IMPEDANCE

The LMF60 lowpass filter input (FILTER IN pin) is not a high impedance buffer input. This input is a switched capacitor resistor equivalent, and its effective impedance is inversely proportional to the clock frequency. The equivalent circuit of the input to the filter can be seen in  $\mathit{Figure}\ 6$ . The input capacitor charges to the input voltage (V<sub>IN</sub>) during one half of the clock period, during the second half the charge is transferred to the feedback capacitor. The total transfer of charge in one clock cycle is therefore Q = C\_{IN}V\_{IN}, and since current is defined as the flow of charge per unit time the average input current becomes

$$I_{\text{IN}} = Q/T$$

(where T equals one clock period) or

$$I_{IN} = \frac{C_{IN}V_{IN}}{T} = C_{IN}V_{IN}f_{CLK}$$



a) Equivalent Circuit for LMF60 Filter Input

The equivalent input resistor (R<sub>IN</sub>) then can be defined as

$$R_{IN} = V_{IN}/I_{IN} = \frac{1}{C_{IN}f_{CLK}}$$

The input capacitor is 2 pF for the LMF60-50 and 1 pF for the LMF60-100, so for the LMF60-100

$$R_{IN} = \frac{1\times 10^{12}}{f_{CLK}} = \frac{1\times 10^{12}}{f_{C}\times 100} = \frac{1\times 10^{10}}{f_{C}}$$

and

$$R_{IN} = \frac{5 \times 10^{11}}{f_{CLK}} = \frac{5 \times 10^{11}}{f_{C} \times 50} = \frac{1 \times 10^{10}}{f_{C}}$$

for the LMF60-50. As shown in the above equations, for a given cutoff frequency (f<sub>C</sub>) the input impedance remains the same for the LMF60-50 and the LMF60-100. The higher the clock to cutoff frequency ratio, the greater equivalent input resistance for a given clock frequency. As the cutoff frequency increases the equivalent input impedance decreases. This input resistance will form a voltage divider with the source impedance (RSOURCE). Since  $R_{\rm IN}$  is inversely proportional to the cutoff frequency, operation at higher cutoff frequencies will be more likely to load the input signal which would appear as an overall decrease in gain at the output of the filter. Since the filter's ideal gain is unity, its overall gain is given by:

$$A_V = \frac{R_{IN}}{R_{IN} + R_{SOURCE}}$$



TL/H/9294-16

b) Actual Circuit for LMF60 Filter Input

FIGURE 6. LMF60 Filter Input

13

## 2.0 Designing with the LMF60

Given any lowpass filter specification, two equations will come in handy in trying to determine whether the LMF60 will do the job. The first equation determines the order of the lowpass filter required:

$$n = \frac{\log (10^{0.1A}Min - 1) - \log(10^{0.1A}Max - 1)}{2 \log (f_s/f_b)}$$
 (1)

where n is the order of the filter,  $A_{Min}$  is the minimum stop-band attenuation (in dB) desired at frequency  $f_s$ , and  $A_{Max}$  is the passband ripple or attenuation (in dB) at frequency  $f_b$ . If the result of this equation is greater than 6, then more than a single LMF60 is required.

The attenuation at any frequency can be found by the following equation:

$$Attn(f) = 10 log[1 + (10^{0.1A} Max - 1) (f/f_b)^{2n}] dB$$
 (2) where n = 6 (the order of the filter).

#### 2.1 A LOWPASS DESIGN EXAMPLE

Suppose the amplitude response specification in *Figure 8* is given. Can the LMF60 be used? The order of the Butterworth approximation will have to be determined using eq. 1:

$$\begin{split} A_{Min} &= 30 \text{ dB, } A_{Max} = 1.0 \text{ dB, } f_8 = 2 \text{ kHz, and } f_b = 1 \text{ kHz} \\ n &= \frac{log(10^3-1) - log(10^{0.1}-1)}{2 \log(2)} = 5.96 \end{split}$$

Since n can only take on integer values, n=6. Therefore the LMF60 can be used. In general, if n is 6 or less a single LMF60 stage can be utilized.

Likewise, the attenuation at  $f_{\rm S}$  can be found using equation 2 with the above values and n=6 giving:

Atten (2 kHz) = 
$$10 \log [1 + (10^{0.1} - 1) (2/1)^{12}]$$
  
=  $30.26 \text{ dB}$ 

This result also meets the design specification given in Figure  $\it 8$  again verifying that a single LMF60 section will be adequate.



TI /H/9294-21

FIGURE 8. Design Example Magnitude Response Specification Where the Response of the Filter Design Must Fall Within the Shaded Area of the Specification

Since the LMF60's cutoff frequency  $f_C$ , which corresponds to a gain attenuation of -3.01 dB, was not specified in this example it needs to be calculated. Solving equation 2 where  $f=f_C$  as follows:

$$f_{c} = f_{b} \left[ \frac{10^{0.1(3.01 \text{ dB})} - 1)}{(10^{0.14}\text{Max} - 1)} \right] 1/(2n)$$

$$= 1 \left( \frac{10^{0.301} - 1}{10^{0.1} - 1} \right) 1/12$$

$$= 1.119 \text{ kHz}$$

where  $f_C = f_{CLK}/50$  or  $f_{CLK}/100$ .

To implement this example for the LMF60-50 the clock frequency will have to be set to  $f_{CLK}=50(1.119 \text{ kHz})=55.95 \text{ kHz}$  or for the LMF60-100  $f_{CLK}=100(1.119 \text{ kHz})=111.9 \text{ kHz}$ 

#### 2.2 CASCADING LMF60s

In the case where a steeper stopband attenuation rate is required two LMF60's can be cascaded (*Figure 9*) yielding a 12th order slope of 72 dB per octave. Because the LMF60 is a Butterworth filter and therefore has no ripple in its passband, when LMF60's are cascaded the resulting filter also has no ripple in its passband. Likewise the DC and passband gains will remain at 1V/V. The resulting response is shown in *Figure 10*.

In determining whether the cascaded LMF60's will yield a filter that will meet a particular amplitude response specification, as above, equations 3 and 4 can be used, shown below

$$n = \frac{\log (10^{0.05 \text{ Amin}} - 1) - \log(10^{0.05 \text{ AMax}} - 1)}{2 \log (f_s/f_b)}$$
(3)

$$Attn(f) = 10 \log[1 + (10^{0.05} \, \text{AMax} - 1) \, (f/f_b)^{2n}] \, dB \qquad (4)$$
 where n = 6 (the order of each filter).

Equation 3 will determine whether the order of the filter is adequate (n  $\leq$  6) while equation 4 can determine if the required stopband attenuation is met and what actual cutoff frequency (f<sub>C</sub>) is required to obtain the particular frequency response desired. The design procedure would be identical to the one shown in Section 2.1.

# 2.3 IMPLEMENTING A "NOTCH" FILTER WITH THE LMF60

A "notch" filter with 60 dB of attenuation can be obtained by using one of the Op-Amps available in the LMF60 and three external resistors. The circuit and amplitude response are shown in *Figure 11*.

The frequency where the "notch" will occur is equal to the frequency at which the output signal of the LMF60 will have the same magnitude but be 180 degrees out of phase with its input signal. For a sixth order Butterworth filter 180° phase shift occurs where  $f=f_n=0.742\ f_C$ . The attenuation at this frequency is 0.12 dB which must be compensated for by making  $R_1=1.014\times R_2$ .

Since  $R_1$  does not equal  $R_2$  there will be a gain inequality above and below the notch frequency. At frequencies below the notch frequency (f  $\ll f_n$ ), the signal through the filter has a gain of one and is non-inverting. Summing this with the input signal through the Op-Amp yields an overall gain of two or +6 dB. For f  $\gg f_n$ , the signal at the output of the filter is greatly attenuated thus only the input signal will appear at the output of the Op-Amp. With  $R_3=R_1=1.014$   $R_2$  the overall gain is 0.986 or -0.12 dB at frequencies above the notch.

# 2.0 Designing with the LMF60 (Continued)



FIGURE 9. Cascading Two LMF60s

TL/H/9294-22



FIGURE 10a. One LMF60-50 vs. Two LMF60-50s Cascaded



FIGURE 10b. Phase Response of Two Cascaded LMF60-50s



# 2.0 Designing with the LMF60 (Continued)

#### 2.4 CHANGING CLOCK FREQUENCY INSTANTANEOUSLY

The LMF60 will respond well to a sudden change in clock frequency. Distortion in the output signal occurs at the transition of the clock frequency and lasts approximately three cutoff frequency (f<sub>C</sub>) cycles. As shown in Figure 12, if the control signal is low the LMF60-50 has a 100 kHz clock making  $f_C = 2$  kHz; when this signal goes high the clock frequency changes to 50 kHz yielding 1 kHz fc.

The transient response of the LMF60 seen in Figure 13 is also dependent on the  $f_{\text{C}}$  and thus the  $f_{\text{CLK}}$  applied to the filter. The LMF60 responds as a classical sixth order Butterworth lowpass filter.



TL/H/9294-27

 $f_{\mbox{\footnotesize{IN}}} =$  1.5 kHz (Scope Time Base = 2 ms/Div)

#### FIGURE 12. LMF60-50 Abrupt Clock Frequency Change

#### 2.5 ALIASING CONSIDERATIONS

Aliasing effects have to be taken into consideration when input signal frequencies exceed half the sampling rate. For the LMF60 this equals half the clock frequency ( $f_{CLK}$ ). When the input signal contains a component at a frequency higher than half the clock frequency, as in Figure 14a, that

component will be "reflected" about fCLK/2 into the frequency range below f<sub>CLK</sub>/2 as in Figure 14b. If this component is within the passband of the filter and of large enough amplitude it can cause problems. Therefore if frequency components in the input signal exceed  $f_{\text{CLK}}/2$  they must be attenuated before being applied to the LMF60 input. The necessary amount of attenuation will vary depending on system requirements. In critical applications the signal components above  $f_{\text{CLK}}/2$  will have to be attenuated at least to the filter's residual noise level. An example circuit is shown in Figure 15 using one of the uncommitted Op-Amps available in the LMF60.



TI /H/9294-28

FIGURE 13. LMF60-50 Step Input Response, Vertical = 2V/Div., Horizontal 1 ms/Div.,  $f_{CLK} = 100 \text{ kHz}$ 





(b) Output Signal Spectrum. Note that the input signal at  $\rm f_{\rm S}/2\,+\,f$  causes an output signal to appear at  $\rm f_{\rm S}/2\,-\,f.$ 

FIGURE 14. The phenomenon of aliasing in sampled-data systems. An input signal whose frequency is greater than one-half the sampling frequency will cause an output to appear at a frequency lower than one-half the sampling frequency. In the LMF60,  $f_s = f_{CLK}$ .

# 2.0 Designing with the LMF60 (Continued)



$$f_0=\frac{1}{2\pi\,\sqrt{R_1R_2C_1C_2}}$$

 $H_0=R_4/R_3$  ( $H_0=1$  when  $R_3$  and  $R_4$  are omitted and  $V_{O2}$  is directly tied to INV2).

Design Procedure: pick C<sub>1</sub>

$$R_2 = \frac{1}{2QC_1\omega_0}$$

for a 2nd Order Butterworth Q = 0.707

$$R_2 = \frac{0.113}{C_1 f_0}$$

$$C_2 = \frac{1}{(2\pi f_0 R_1)^2 C_1}$$

Note: The parallel combination of R4 (if used), R1 and R2 should be  $\geq$  10 k $\Omega$  in order not to load Op-Amp #2.

FIGURE 15. Second Order Butterworth Anti-Aliasing Filter Using Uncommitted Op-Amp #2





Molded Dual-In-Line Package (N) Order Number LMF60CIN-50 or LMF60CIN-100 NS Package Number N14A

 $\frac{0.050\pm0.010}{(1.270-0.254)}$  TYP

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

 $0.325 \, {}^{+\, 0.040}_{-\, 0.015}$ 8.255 +1.016 -0.381



# **National Semiconductor**

National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

http://www.national.com

#### **National Semiconductor** Europe

Fax: +49 (0) 180-530 85 86 Fax: +49 (0) 180-530 so so Email: europe.support@nsc.com Deutsch Tel: +49 (0) 180-530 85 85 English Tel: +49 (0) 180-532 78 32 Français Tel: +49 (0) 180-532 95 58 Italiano Tel: +49 (0) 180-534 16 80 Hong Kong Ltd.
13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor

National Semiconductor

Japan Ltd.
Tel: 81-043-299-2308
Fax: 81-043-299-2408

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications