

# **±60V** Fault Protected, 5V, RS-485/RS-422 Transceivers with ±25V Common Mode Range

# ISL31490E, ISL31491E, ISL31492E, ISL31493E, ISL31495E, ISL31496E, ISL31498E

The ISL31490E, ISL31491E, ISL31492E, ISL31493E, ISL31495E, ISL31496E, ISL31498E are fault protected, 5V powered, differential transceivers that exceed the RS-485 and RS-422 standards for balanced communication. The RS-485 transceiver pins (driver outputs and receiver inputs) are protected against faults up to  $\pm 60$ V. Additionally, the extended common mode range allows these transceivers to operate in environments with common mode voltages up to  $\pm 25$ V (>2x the RS-485 requirement), making this RS-485 family one of the most robust on the market.

Transmitters deliver an exceptional 2.5V (typical) differential output voltage into the RS-485 specified  $54\Omega$  load. This yields better noise immunity than standard RS-485 ICs, or allows up to six  $120\Omega$  terminations in star network topologies.

Receiver (Rx) inputs feature a "Full Fail-Safe" design which ensures a logic high Rx output if Rx inputs are floating, shorted, or on a terminated but undriven (idle) bus. Rx outputs have high drive levels - typically 15mA @  $V_{OL} = 1V$  (for opto-coupled, isolated applications).

Half duplex (Rx inputs and Tx outputs multiplexed together) and full duplex pinouts are available. See Table 1 on page 2 for key features and configurations by device number.

For fault protected or wide common mode range devices with cable invert (polarity reversal) or logic supply ( $V_L$ ) pins, please see the <u>ISL31480E</u> data sheet.

#### **Features**

- Fault Protected RS-485 Bus Pins. . . . . . Up to ±60V
- Extended Common Mode Range . . . . . . . . ±25V More than Twice the Range Required for RS-485
- 1/4 Unit Load for up to 128 Devices on the Bus
- High Transient Overvoltage Tolerance. . . . . . ±80V
- Full Fail-safe (Open, Short, Terminated) RS-485 Receivers
- High Rx I<sub>OI</sub> for Opto-Couplers in Isolated Designs
- Hot Plug Circuitry Tx and Rx Outputs Remain Three-State During Power-up/Power-down
- Choice of RS-485 Data Rates . . . 250kbps to 15Mbps
- Low Quiescent Supply Current . . . . . . . 2.3mA
- Ultra Low Shutdown Supply Current . . . . . . . 10μA
- Pb-Free (RoHS Compliant)

## **Applications**

- Utility Meters/Automated Meter Reading Systems
- High Node Count Systems
- PROFIBUS™ and Field Bus Networks, and Factory Automation
- Security Camera Networks
- Building Lighting and Environmental Control Systems
- Industrial/Process Control Networks

# Exceptional Rx Operates at >15Mbps Even with a ±25V Common Mode Voltage



1

## ISL3149xE Delivers Superior Common Mode Range vs Standard RS-485 Devices



**TABLE 1. SUMMARY OF FEATURES** 

| PART NUMBER | HALF/FULL<br>DUPLEX | DATA RATE<br>(Mbps) | SLEW-RATE<br>LIMITED? | EN<br>PINS? | HOT<br>PLUG? | QUIESCENT<br>I <sub>CC</sub> (mA) | LOW POWER SHDN? | PIN<br>COUNT |
|-------------|---------------------|---------------------|-----------------------|-------------|--------------|-----------------------------------|-----------------|--------------|
| ISL31490E   | Full                | 0.25                | Yes                   | Yes         | Yes          | 2.3                               | Yes             | 10, 14       |
| ISL31491E   | Full                | 0.25                | Yes                   | No          | Yes          | 2.3                               | No              | 8            |
| ISL31492E   | Half                | 0.25                | Yes                   | Yes         | Yes          | 2.3                               | Yes             | 8            |
| ISL31493E   | Full                | 1                   | Yes                   | Yes         | Yes          | 2.3                               | Yes             | 10, 14       |
| ISL31495E   | Half                | 1                   | Yes                   | Yes         | Yes          | 2.3                               | Yes             | 8            |
| ISL31496E   | Full                | 15                  | No                    | Yes         | Yes          | 2.3                               | Yes             | 10, 14       |
| ISL31498E   | Half                | 15                  | No                    | Yes         | Yes          | 2.3                               | Yes             | 8            |

## **Ordering Information**

| PART NUMBER<br>(Notes 3, 4) | PART<br>MARKING | TEMP. RANGE<br>(°C) | PACKAGE<br>(Pb-Free) | PKG.<br>DWG. # |
|-----------------------------|-----------------|---------------------|----------------------|----------------|
| ISL31490EIBZ (Note 1)       | ISL31490 EIBZ   | -40 to +85          | 14 Ld SOIC           | M14.15         |
| ISL31490EIUZ (Note 1)       | 1490E           | -40 to +85          | 10 Ld MSOP           | M10.118        |
| ISL31490EIRTZ (Note 1)      | 490E            | -40 to +85          | 10 Ld TDFN           | L10.3x3A       |
| ISL31491EIBZ (Note 1)       | 31491 EIBZ      | -40 to +85          | 8 Ld SOIC            | M8.15          |
| ISL31492EIBZ (Note 1)       | 31492 EIBZ      | -40 to +85          | 8 Ld SOIC            | M8.15          |
| ISL31492EIUZ (Note 1)       | 1492E           | -40 to +85          | 8 Ld MSOP            | M8.118         |
| ISL31492EIPZ (Note 2)       | 31492 EIPZ      | -40 to +85          | 8 Ld PDIP            | E8.3           |
| ISL31492EIRTZ (Note 1)      | 492E            | -40 to +85          | 8 Ld TDFN            | L8.3x3A        |
| ISL31493EIBZ (Note 1)       | ISL31493 EIBZ   | -40 to +85          | 14 Ld SOIC           | M14.15         |
| ISL31493EIUZ (Note 1)       | 1493E           | -40 to +85          | 10 Ld MSOP           | M10.118        |
| ISL31495EIBZ (Note 1)       | 31495 EIBZ      | -40 to +85          | 8 Ld SOIC            | M8.15          |
| ISL31495EIUZ (Note 1)       | 1495E           | -40 to +85          | 8 Ld MSOP            | M8.118         |
| ISL31496EIBZ (Note 1)       | ISL31496 EIBZ   | -40 to +85          | 14 Ld SOIC           | M14.15         |
| ISL31496EIUZ (Note 1)       | 1496E           | -40 to +85          | 10 Ld MSOP           | M10.118        |
| ISL31498EIBZ (Note 1)       | 31498 EIBZ      | -40 to +85          | 8 Ld SOIC            | M8.15          |
| ISL31498EIUZ (Note 1)       | 1498E           | -40 to +85          | 8 Ld MSOP            | M8.118         |

- 1. Add "-T" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
- 2. Pb-free PDIPs can be used for through-hole wave solder processing only. They are not intended for use in Reflow solder processing applications.
- 3. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 4. For Moisture Sensitivity Level (MSL), please see device information pages for <u>ISL31490E</u>, <u>ISL31491E</u>, <u>ISL31492E</u>, <u>ISL31498E</u>. For more information on MSL please see techbrief <u>TB363</u>.

## **Pin Configurations**

ISL31492E, ISL31495E, ISL31498E (8 LD MSOP, 8 LD SOIC, 8 LD PDIP, 8 LD TDFN)



#### ISL31490E, ISL31493E, ISL31496E (10 LD MSOP, 10 LD TDFN)



#### ISL31490E, ISL31493E, ISL31496E (14 LD SOIC)







NOTE: Evaluate creepage and clearance requirements at your maximum fault voltage before using small pitch packages (e.g., MSOP and TDFN).

## **Truth Tables**

|    | TRANSMITTING |         |         |         |  |  |  |  |  |  |  |
|----|--------------|---------|---------|---------|--|--|--|--|--|--|--|
|    | INPUTS       | OUTPUTS |         |         |  |  |  |  |  |  |  |
| RE | DE           | DI      | Z       | Y       |  |  |  |  |  |  |  |
| Х  | 1            | 1       | 0       | 1       |  |  |  |  |  |  |  |
| Х  | 1            | 0       | 1       | 0       |  |  |  |  |  |  |  |
| 0  | 0            | Х       | High-Z  | High-Z  |  |  |  |  |  |  |  |
| 1  | 0            | Х       | High-Z* | High-Z* |  |  |  |  |  |  |  |

NOTE: \*Low Power Shutdown Mode (see Note 15 on page 11), except for ISL31491E.

|    | RECEIVING         |                   |                        |         |  |  |  |  |  |  |  |  |
|----|-------------------|-------------------|------------------------|---------|--|--|--|--|--|--|--|--|
|    | I                 | NPUTS             |                        | OUTPUT  |  |  |  |  |  |  |  |  |
| RE | DE<br>Half Duplex | DE<br>Full Duplex | А-В                    | RO      |  |  |  |  |  |  |  |  |
| 0  | 0                 | Х                 | ≥ -0.01V               | 1       |  |  |  |  |  |  |  |  |
| 0  | 0                 | Х                 | ≤ -0.2V                | 0       |  |  |  |  |  |  |  |  |
| 0  | 0                 | Х                 | Inputs<br>Open/Shorted | 1       |  |  |  |  |  |  |  |  |
| 1  | 0                 | 0                 | Х                      | High-Z* |  |  |  |  |  |  |  |  |
| 1  | 1                 | 1                 | Х                      | High-Z  |  |  |  |  |  |  |  |  |

NOTE: \*Low Power Shutdown Mode (see Note 15 on page 11), except for ISL31491E.

## **Pin Descriptions**

| PIN<br>NAME     | 8 LD<br>PIN #<br>(EXCEPT<br>ISL31491E) | 8 LD<br>PIN #<br>(ISL31491E<br>ONLY) | 10 LD<br>PIN # | 14 LD<br>PIN # | FUNCTION                                                                                                                                                                                           |
|-----------------|----------------------------------------|--------------------------------------|----------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RO              | 1                                      | 2                                    | 1              | 2              | Receiver output: If A-B $\geq$ -10mV, RO is high; If A-B $\leq$ -200mV, RO is low; RO = High if A and B are unconnected (floating), shorted together, or connected to an undriven, terminated bus. |
| RE              | 2                                      | -                                    | 2              | 3              | Receiver output enable. RO is enabled when $\overline{\text{RE}}$ is low; RO is high impedance when $\overline{\text{RE}}$ is high. Internally pulled low.                                         |
| DE              | 3                                      | -                                    | 3              | 4              | Driver output enable. The driver outputs, Y and Z, are enabled by bringing DE high. They are high impedance when DE is low. Internally pulled high.                                                |
| DI              | 4                                      | 3                                    | 4              | 5              | Driver input. A low on DI forces output Y low and output Z high. Similarly, a high on DI forces output Y high and output Z low.                                                                    |
| GND             | 5                                      | 4                                    | 5              | 6, 7           | Ground connection. This is also the potential of the TDFN EPAD.                                                                                                                                    |
| A/Y             | 6                                      | -                                    | -              | -              | $\pm 60$ V Fault Protected RS-485/RS-422 level, non-inverting receiver input and non inverting driver output. Pin is an input if DE = 0; pin is an output if DE = 1.                               |
| B/Z             | 7                                      | -                                    | -              | -              | $\pm 60$ V Fault Protected RS-485/RS-422 level, inverting receiver input and inverting driver output. Pin is an input if DE = 0; pin is an output if DE = 1.                                       |
| Α               | -                                      | 8                                    | 9              | 12             | ±60V Fault Protected RS-485/RS-422 level, non-inverting receiver input.                                                                                                                            |
| В               | -                                      | 7                                    | 8              | 11             | ±60V Fault Protected RS-485/RS-422 level, inverting receiver input.                                                                                                                                |
| Y               | -                                      | 5                                    | 6              | 9              | ±60V Fault Protected RS-485/RS-422 level, non-inverting driver output.                                                                                                                             |
| Z               | -                                      | 6                                    | 7              | 10             | ±60V Fault Protected RS-485/RS-422 level, inverting driver output.                                                                                                                                 |
| V <sub>CC</sub> | 8                                      | 1                                    | 10             | 13, 14         | System power supply input (4.5V to 5.5V).                                                                                                                                                          |
| PD              | -                                      | -                                    | TDFN<br>ONLY   | -              | TDFN exposed thermal pad (EPAD). Connect to GND.                                                                                                                                                   |
| NC              | -                                      | -                                    | -              | 1, 8           | No Internal Connection.                                                                                                                                                                            |

## **Typical Operating Circuits**

#### ISL31492E, ISL31495E, ISL31498E



#### ISL31490E, ISL31493E, ISL31496E (SOIC PIN NUMBERS SHOWN)



#### ISL31491E



#### **Absolute Maximum Ratings**

#### **Recommended Operating Conditions**

| Supply Voltage (V <sub>CC</sub> )         | 50   |
|-------------------------------------------|------|
| Temperature Range                         | 85°C |
| Bus Pin Common Mode Voltage Range25V to - | +25V |

#### **Thermal Information**

| Thermal Resistance (Typical)       | $\theta$ JA | (°C/W)  | $\theta_{JC}$ (°C/W) |
|------------------------------------|-------------|---------|----------------------|
| 8 Ld MSOP Package (Notes 5, 8) .   |             | 140     | 40                   |
| 8 Ld PDIP* Package (Note 6, 8)     |             | 105     | 60                   |
| 8 Ld SOIC Package (Note 5, 8)      |             | 116     | 47                   |
| 8 Ld TDFN Package (Note 7, 9)      |             | 50      | 5                    |
| 10 Ld MSOP Package (Note 5, 8).    |             | 135     | 50                   |
| 10 Ld TDFN Package (Notes 7, 9).   |             | 58      | 7                    |
| 14 Ld SOIC Package (Note 5, 8)     |             | 88      | 38                   |
| Maximum Junction Temperature (Plas | stic P      | ackage) | +150°C               |
| Maximum Storage Temperature Rang   |             |         |                      |
| Pb-free Reflow Profile             |             |         |                      |
| http://www.intersil.com/pbfree/Pb- |             |         |                      |
|                                    |             |         |                      |

<sup>\*</sup>Pb-free PDIPs can be used for through-hole wave solder processing only. They are not intended for use in Reflow solder processing applications.

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES

- 5.  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
- 6. θ<sub>1A</sub> is measured with the component mounted on a low effective thermal conductivity test board in free air.
- 7. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379 for details.
- 8. For  $\theta_{1C}$ , the "case temp" location is taken at the package top center.
- 9. For  $\theta_{1C}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

**Electrical Specifications** Test Conditions:  $V_{CC} = 4.5V$  to 5.5V; Unless Otherwise Specified. Typicals are at  $V_{CC} = 5V$ ,  $T_A = +25$ °C (Note 10). **Boldface limits apply over the operating temperature range,** -40°C to +85°C.

| PARAMETER                                                                                   | SYMBOL           | TEST CONDITIONS                                                                  | TEMP<br>(°C) | MIN<br>(Note 18) | TYP | MAX<br>(Note 18)                        | UNITS |
|---------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------|--------------|------------------|-----|-----------------------------------------|-------|
| DC CHARACTERISTICS                                                                          |                  |                                                                                  |              |                  |     |                                         |       |
| Driver Differential V <sub>OUT</sub> (No load)                                              | V <sub>OD1</sub> |                                                                                  | Full         | -                | -   | V <sub>CC</sub>                         | V     |
| Driver Differential V <sub>OUT</sub>                                                        | V <sub>OD2</sub> | $R_L = 100\Omega \text{ (RS-422)}$                                               | Full         | 2.4              | 3.2 | -                                       | V     |
| (Loaded, Figure 1A)                                                                         |                  | $R_L = 54\Omega  (RS-485)$                                                       | Full         | 1.5              | 2.5 | V <sub>CC</sub>                         | V     |
|                                                                                             |                  | $R_L = 54\Omega \text{ (PROFIBUS, } V_{CC} \ge 5V)$                              | Full         | 2.0              | 2.5 |                                         |       |
|                                                                                             |                  | $R_L$ = 21Ω (Six 120Ω terminations for Star Configurations, $V_{CC} \ge 4.75V$ ) | Full         | 0.8              | 1.3 | -                                       | V     |
| Change in Magnitude of Driver Differential V <sub>OUT</sub> for Complementary Output States | ΔV <sub>OD</sub> | $R_L$ = 54Ω or 100Ω (Figure 1A)                                                  | Full         | -                | -   | 0.2                                     | V     |
| Driver Differential V <sub>OUT</sub>                                                        | V <sub>OD3</sub> | $R_L = 60\Omega$ , $-7V \le V_{CM} \le 12V$                                      | Full         | 1.5              | 2.1 | V <sub>CC</sub>                         | V     |
| with Common Mode Load<br>(Figure 1B)                                                        |                  | $R_L = 60\Omega, -25V \le V_{CM} \le 25V$<br>( $V_{CC} \ge 4.75V$ )              | Full         | 1.7              | 2.3 | V <sub>CC</sub> - V <sub>CC</sub> - 0.2 |       |
|                                                                                             |                  | $R_L = 21\Omega, -15V \le V_{CM} \le 15V$<br>( $V_{CC} \ge 4.75V$ )              | Full         | 0.8              | 1.1 | -                                       | V     |
| Driver Common-Mode                                                                          | V <sub>OC</sub>  | $R_L = 54\Omega$ or $100\Omega$                                                  | Full         | -1               | - 3 |                                         | V     |
| V <sub>OUT</sub> (Figure 1)                                                                 |                  | $R_L = 60\Omega$ or $100\Omega$ , $-20V \le V_{CM} \le 20V$                      | Full         | -2.5             | -   | 5                                       | V     |

6 intersil

**Electrical Specifications** Test Conditions:  $V_{CC} = 4.5V$  to 5.5V; Unless Otherwise Specified. Typicals are at  $V_{CC} = 5V$ ,  $T_A = +25$ °C (Note 10). **Boldface limits apply over the operating temperature range,** -40°C to +85°C. (Continued)

|                                                                                                     |                   | *C to +85*C. (Col                           |                                               | ı            | T                     |      | 1                |       |
|-----------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------|-----------------------------------------------|--------------|-----------------------|------|------------------|-------|
| PARAMETER                                                                                           | SYMBOL            | TEST CO                                     | NDITIONS                                      | TEMP<br>(°C) | MIN<br>(Note 18)      | TYP  | MAX<br>(Note 18) | UNITS |
| Change in Magnitude of<br>Driver Common-Mode<br>V <sub>OUT</sub> for Complementary<br>Output States | ΔV <sub>OC</sub>  | $R_L = 54\Omega \text{ or } 100\Omega$      | $R_L = 54Ω$ or $100Ω$ (Figure 1A)             |              | -                     | -    | 0.2              | V     |
| Driver Short-Circuit                                                                                | I <sub>OSD</sub>  | DE = V <sub>CC</sub> , -25V ≤               | $V_{O} \le 25V \text{ (Note 12)}$             | Full         | -250                  | -    | 250              | mA    |
| Current                                                                                             | I <sub>OSD1</sub> | At First Fold-back,                         | , 22V ≤ V <sub>O</sub> ≤ -22V                 | Full         | -83                   |      | 83               | mA    |
|                                                                                                     | I <sub>OSD2</sub> | At Second Fold-ba<br>$35V \le V_O \le -35V$ | nck,                                          | Full         | -13                   |      | 13               | mA    |
| Logic Input High Voltage                                                                            | V <sub>IH</sub>   | DE, DI, RE                                  | E, DI, RE                                     |              | 2.5                   | -    | -                | V     |
| Logic Input Low Voltage                                                                             | V <sub>IL</sub>   | DE, DI, RE                                  |                                               | Full         | -                     | -    | 0.8              | V     |
| Logic Input Current                                                                                 | I <sub>IN1</sub>  | DI                                          |                                               | Full         | -1                    | -    | 1                | μΑ    |
|                                                                                                     |                   | DE, RE                                      |                                               | Full         | -15                   | 6    | 15               | μΑ    |
| Input/Output Current                                                                                | I <sub>IN2</sub>  | DE = 0V,                                    | V <sub>IN</sub> = 12V                         | Full         | -                     | 110  | 250              | μΑ    |
| (A/Y, B/Z)                                                                                          |                   | $V_{CC} = 0V \text{ or } 5.5V$              | V <sub>IN</sub> = -7V                         | Full         | -200                  | -75  | -                | μΑ    |
|                                                                                                     |                   |                                             | $V_{IN} = \pm 25V$                            | Full         | -800                  | ±240 | 800              | μA    |
|                                                                                                     |                   |                                             | V <sub>IN</sub> = ±60V<br>(Note 21)           | Full         | -6                    | ±0.5 | 6                | mA    |
| Input Current (A, B)                                                                                | I <sub>IN3</sub>  | V <sub>CC</sub> = 0V or 5.5V                | V <sub>IN</sub> = 12V                         | Full         | -                     | 90   | 125              | μΑ    |
| (Full Duplex Versions Only)                                                                         |                   |                                             | V <sub>IN</sub> = -7V                         | Full         | -100                  | -70  | -                | μΑ    |
|                                                                                                     |                   |                                             | $V_{IN} = \pm 25V$                            | Full         | -500                  | ±200 | 500              | μΑ    |
|                                                                                                     |                   |                                             | V <sub>IN</sub> = ±60V<br>(Note 21)           | Full         | -3                    | ±0.4 |                  | mA    |
| Output Leakage Current                                                                              | I <sub>OZD</sub>  | $\overline{RE} = 0V, DE = 0V,$              |                                               | Full         | -                     | 20   | 200              | μA    |
| (Y, Z) (Full Duplex<br>Versions Only)                                                               |                   | V <sub>CC</sub> = 0V or 5.5V                | V <sub>IN</sub> = -7V                         | Full         | -100                  | -5   | -                | μA    |
|                                                                                                     |                   |                                             | $V_{IN} = \pm 25V$                            | Full         | -500                  | ±40  | 500              | μA    |
|                                                                                                     |                   |                                             | V <sub>IN</sub> = ±60V<br>(Note 21)           | Full         | -3                    | ±0.1 | 3                | mA    |
| Receiver Differential<br>Threshold Voltage                                                          | V <sub>TH</sub>   | -25V ≤ V <sub>CM</sub> ≤ 25V                | V                                             | Full         | -200                  | -100 | -10              | mV    |
| Receiver Input Hysteresis                                                                           | ΔV <sub>TH</sub>  | -25V ≤ V <sub>CM</sub> ≤ 25V                | V                                             | +25          | -                     | 25   | -                | mV    |
| Receiver Output High                                                                                | V <sub>OH</sub>   | $I_O = -2mA$ , $V_{ID} =$                   | -10mV                                         | Full         | V <sub>CC</sub> - 0.5 | 4.75 | -                | V     |
| Voltage                                                                                             |                   | $I_O = -8mA$ , $V_{ID} =$                   | -10mV                                         | Full         | 2.8                   | 4.2  | -                | V     |
| Receiver Output Low<br>Voltage                                                                      | V <sub>OL</sub>   | $I_O = 6mA$ , $V_{ID} = 6mA$                | -200mV                                        | Full         | -                     | 0.27 | 0.4              | V     |
| Receiver Output Low<br>Current                                                                      | I <sub>OL</sub>   | $V_{O} = 1V, V_{ID} = -2$                   | / <sub>O</sub> = 1V, V <sub>ID</sub> = -200mV |              | 15                    | 22   | -                | mA    |
| Three-State (High<br>Impedance) Receiver<br>Output Current                                          | I <sub>OZR</sub>  | $0V \le V_0 \le V_{CC}$                     |                                               | Full         | -1                    | 0.01 | 1                | μА    |
| Receiver Short-Circuit<br>Current                                                                   | I <sub>OSR</sub>  | $0V \le V_O \le V_{CC}$                     |                                               | Full         | ±12                   | -    | ±110             | mA    |

intersil

**Electrical Specifications** Test Conditions:  $V_{CC} = 4.5V$  to 5.5V; Unless Otherwise Specified. Typicals are at  $V_{CC} = 5V$ ,  $T_A = +25$ °C (Note 10). **Boldface limits apply over the operating temperature range,** -40°C to +85°C. (Continued)

| PARAMETER                                     | SYMBOL                              | TEST CO                                   | NDITIONS                                                                 | TEMP<br>(°C) | MIN<br>(Note 18) | TYP   | MAX<br>(Note 18) | UNITS |
|-----------------------------------------------|-------------------------------------|-------------------------------------------|--------------------------------------------------------------------------|--------------|------------------|-------|------------------|-------|
| SUPPLY CURRENT                                |                                     |                                           |                                                                          |              |                  |       |                  |       |
| No-Load Supply Current<br>(Note 11)           | I <sub>CC</sub>                     | $DE = V_{CC}, \overline{RE} = 0$ $V_{CC}$ | $DE = V_{CC}$ , $\overline{RE} = 0V$ or $V_{CC}$ , $DI = 0V$ or $V_{CC}$ |              |                  | 2.3   | 4.5              | mA    |
| Shutdown Supply Current                       | I <sub>SHDN</sub>                   | $DE = 0V, \overline{RE} = V_C$            | $_{CC}$ , DI = 0V or $V_{CC}$                                            | Full         | -                | 10    | 50               | μΑ    |
| ESD PERFORMANCE                               |                                     | 1                                         |                                                                          |              |                  |       |                  |       |
| All Pins                                      |                                     | Human Body Mode<br>(Tested per JESD2      |                                                                          | +25          | -                | ±2    | -                | kV    |
|                                               |                                     | Machine Model<br>(Tested per JESD2        | achine Model<br>Fested per JESD22-A115-A)                                |              | -                | ±700  | -                | V     |
| DRIVER SWITCHING CH                           | IARACTERI                           | STICS (250kbps                            | Versions; ISL3149                                                        | 0E thro      | ough ISL314      | 192E) |                  |       |
| Driver Differential Output                    | t <sub>PLH</sub> , t <sub>PHL</sub> | $R_D = 54\Omega$ ,                        | No CM Load                                                               | Full         | -                | 320   | 450              | ns    |
| Delay                                         |                                     | $C_D = 50pF$<br>(Figure 2)                | -25V ≤ V <sub>CM</sub> ≤ 25V                                             | Full         | -                | -     | 1000             | ns    |
| Driver Differential Output                    | t <sub>SKEW</sub>                   | $R_D = 54\Omega$ ,                        | No CM Load                                                               | Full         | -                | 6     | 30               | ns    |
| Skew                                          |                                     | C <sub>D</sub> = 50pF<br>(Figure 2)       | -25V ≤ V <sub>CM</sub> ≤ 25V                                             | Full         | -                | -     | 50               | ns    |
| Driver Differential Rise or                   | t <sub>R</sub> , t <sub>F</sub>     | $R_D = 54\Omega$ ,                        | No CM Load                                                               | Full         | 400              | 650   | 1200             | ns    |
| Fall Time                                     |                                     | C <sub>D</sub> = 50pF<br>(Figure 2)       | -25V ≤ V <sub>CM</sub> ≤ 25V                                             | Full         | 300              | -     | 1200             | ns    |
| Maximum Data Rate                             | f <sub>MAX</sub>                    | C <sub>D</sub> = 820pF (Figu              | re 4)                                                                    | Full         | 0.25             | 1.5   | -                | Mbps  |
| Driver Enable to Output<br>High               | t <sub>ZH</sub>                     | SW = GND (Figure                          | SW = GND (Figure 3), (Notes 13, 20)                                      |              | -                | -     | 1200             | ns    |
| Driver Enable to Output<br>Low                | t <sub>ZL</sub>                     | $SW = V_{CC}$ (Figure                     | 3), (Notes 13, 20)                                                       | Full         | -                | -     | 1200             | ns    |
| Driver Disable from<br>Output Low             | t <sub>LZ</sub>                     | $SW = V_{CC}$ (Figure                     | 3) (Note 20)                                                             | Full         | -                | -     | 120              | ns    |
| Driver Disable from<br>Output High            | t <sub>HZ</sub>                     | SW = GND (Figure                          | e 3) (Note 20)                                                           | Full         | -                | -     | 120              | ns    |
| Time to Shutdown                              | t <sub>SHDN</sub>                   | (Note 15)                                 |                                                                          | Full         | 60               | 160   | 600              | ns    |
| Driver Enable from<br>Shutdown to Output High | t <sub>ZH</sub> (SHDN)              | SW = GND (Figure                          | e 3), (Notes 15, 16)                                                     | Full         | -                | -     | 2500             | ns    |
| Driver Enable from<br>Shutdown to Output Low  | t <sub>ZL(SHDN)</sub>               | $SW = V_{CC}$ (Figure                     | 3), (Notes 15, 16)                                                       | Full         | -                | -     | 2500             | ns    |
| DRIVER SWITCHING CH                           | IARACTERI                           | STICS (1Mbps Ve                           | ersions; ISL31493E                                                       | , ISL31      | L495E)           |       |                  |       |
| Driver Differential Output                    | t <sub>PLH</sub> , t <sub>PHL</sub> |                                           | No CM Load                                                               | Full         | -                | 70    | 125              | ns    |
| Delay                                         |                                     | C <sub>D</sub> = 50pF<br>(Figure 2)       | -25V ≤ V <sub>CM</sub> ≤ 25V                                             | Full         | -                | -     | 350              | ns    |
| Driver Differential Output                    | t <sub>SKEW</sub>                   | $R_D = 54\Omega$ ,                        | No CM Load                                                               | Full         | -                | 3     | 15               | ns    |
| Skew                                          |                                     | $C_D = 50pF$<br>(Figure 2)                | -25V ≤ V <sub>CM</sub> ≤ 25V                                             | Full         | -                | -     | 25               | ns    |
| Driver Differential Rise or                   | t <sub>R</sub> , t <sub>F</sub>     | $R_D = 54\Omega$ ,                        | No CM Load                                                               | Full         | 70               | 230   | 300              | ns    |
| Fall Time                                     |                                     | $C_D = 50pF$<br>(Figure 2)                | -25V ≤ V <sub>CM</sub> ≤ 25V                                             | Full         | 70               | -     | 400              | ns    |
| Maximum Data Rate                             | f <sub>MAX</sub>                    | C <sub>D</sub> = 820pF (Figu              | re 4)                                                                    | Full         | 1                | 4     | -                | Mbps  |

**Electrical Specifications** Test Conditions:  $V_{CC} = 4.5V$  to 5.5V; Unless Otherwise Specified. Typicals are at  $V_{CC} = 5V$ ,  $T_A = +25$ °C (Note 10). **Boldface limits apply over the operating temperature range,** -40°C to +85°C. (Continued)

| PARAMETER                                             | SYMBOL                              | TEST CO                                                           | NDITIONS                     | TEMP<br>(°C) | MIN<br>(Note 18) | ТҮР   | MAX<br>(Note 18) | UNITS |
|-------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------|------------------------------|--------------|------------------|-------|------------------|-------|
| Driver Enable to Output<br>High                       | t <sub>ZH</sub>                     | SW = GND (Figure                                                  | e 3), (Note 13)              | Full         | -                | -     | 350              | ns    |
| Driver Enable to Output<br>Low                        | t <sub>ZL</sub>                     | SW = V <sub>CC</sub> (Figure 3), (Note 13)                        |                              | Full         | -                | -     | 300              | ns    |
| Driver Disable from<br>Output Low                     | t <sub>LZ</sub>                     | SW = V <sub>CC</sub> (Figure 3)                                   |                              | Full         | -                | -     | 120              | ns    |
| Driver Disable from<br>Output High                    | t <sub>HZ</sub>                     | SW = GND (Figure                                                  | e 3)                         | Full         | -                | -     | 120              | ns    |
| Time to Shutdown                                      | t <sub>SHDN</sub>                   | (Note 15)                                                         | (Note 15)                    |              |                  | 160   | 600              | ns    |
| Driver Enable from<br>Shutdown to Output High         | t <sub>ZH</sub> (SHDN)              | SW = GND (Figure                                                  | e 3), (Notes 15, 16)         | Full         | -                | -     | 2000             | ns    |
| Driver Enable from<br>Shutdown to Output Low          | t <sub>ZL(SHDN)</sub>               | $SW = V_{CC}$ (Figure                                             | 3), (Notes 15, 16)           | Full         | -                | -     | 2000             | ns    |
| DRIVER SWITCHING CH                                   | IARACTERI                           | STICS (15Mbps \                                                   | /ersions; ISL31496           | E, ISL       | 31498E)          |       |                  |       |
| Driver Differential Output                            | t <sub>PLH</sub> , t <sub>PHL</sub> | $R_D = 54\Omega$ ,                                                | No CM Load                   | Full         | -                | 21    | 45               | ns    |
| Delay                                                 |                                     | C <sub>D</sub> = 50pF<br>(Figure 2)                               | -25V ≤ V <sub>CM</sub> ≤ 25V | Full         | -                | -     | 80               | ns    |
| Driver Differential Output                            | t <sub>SKEW</sub>                   | $R_D = 54\Omega$ ,                                                | No CM Load                   | Full         | -                | 3     | 6                | ns    |
| Skew                                                  |                                     | $C_D = 50 \text{pF}$<br>Figure 2) $-25$<br>$R_D = 54 \Omega$ , No | -25V ≤ V <sub>CM</sub> ≤ 25V | Full         | -                | -     | 7                | ns    |
| Driver Differential Rise or                           | t <sub>R</sub> , t <sub>F</sub>     | $R_D = 54\Omega$ ,                                                | No CM Load                   | Full         | 5                | 17    | 30               | ns    |
| Fall Time                                             |                                     | $C_D = 50 \text{nF}$                                              | -25V ≤ V <sub>CM</sub> ≤ 25V | Full         | 5                | -     | 30               | ns    |
| Maximum Data Rate                                     | f <sub>MAX</sub>                    | C <sub>D</sub> = 470pF (Figu                                      | re 4)                        | Full         | 15               | 25    | -                | Mbps  |
| Driver Enable to Output<br>High                       | t <sub>ZH</sub>                     | SW = GND (Figure                                                  | e 3), (Note 13)              | Full         | -                | -     | 100              | ns    |
| Driver Enable to Output<br>Low                        | t <sub>ZL</sub>                     | SW = V <sub>CC</sub> (Figure                                      | 3), (Note 13)                | Full         | -                | -     | 100              | ns    |
| Driver Disable from<br>Output Low                     | t <sub>LZ</sub>                     | $SW = V_{CC}$ (Figure                                             | 3)                           | Full         | -                | -     | 120              | ns    |
| Driver Disable from<br>Output High                    | t <sub>HZ</sub>                     | SW = GND (Figure                                                  | e 3)                         | Full         | -                | -     | 120              | ns    |
| Time to Shutdown                                      | t <sub>SHDN</sub>                   | (Note 15)                                                         |                              | Full         | 60               | 160   | 600              | ns    |
| Driver Enable from<br>Shutdown to Output High         | t <sub>ZH(SHDN)</sub>               | SW = GND (Figure                                                  | e 3), (Notes 15, 16)         | Full         | -                | -     | 2000             | ns    |
| Driver Enable from<br>Shutdown to Output Low          | t <sub>ZL(SHDN)</sub>               | SW = V <sub>CC</sub> (Figure                                      | 3), (Notes 15, 16)           | Full         | -                | -     | 2000             | ns    |
| RECEIVER SWITCHING                                    | CHARACTE                            | RISTICS (250kb                                                    | os Versions; ISL31           | 490E th      | rough ISL3       | 1492E | )                | 1     |
| Maximum Data Rate                                     | f <sub>MAX</sub>                    | -25V ≤ V <sub>CM</sub> ≤ 25V                                      | V (Figure 5)                 | Full         | 0.25             | 5     | -                | Mbps  |
| Receiver Input to Output<br>Delay                     | t <sub>PLH</sub> , t <sub>PHL</sub> | -25V ≤ V <sub>CM</sub> ≤ 25V                                      | V (Figure 5)                 | Full         | -                | 200   | 280              | ns    |
| Receiver Skew<br> t <sub>PLH</sub> - t <sub>PHL</sub> | t <sub>SKD</sub>                    | (Figure 5)                                                        |                              | Full         | -                | 4     | 10               | ns    |

**Electrical Specifications** Test Conditions:  $V_{CC} = 4.5V$  to 5.5V; Unless Otherwise Specified. Typicals are at  $V_{CC} = 5V$ ,  $T_A = +25$ °C (Note 10). **Boldface limits apply over the operating temperature range,** -40°C to +85°C. (Continued)

|                                                       | -40                                 | °C to +85°C. (Continued)                                                      |              |                  |     |                  |       |
|-------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------|--------------|------------------|-----|------------------|-------|
| PARAMETER                                             | SYMBOL                              | TEST CONDITIONS                                                               | TEMP<br>(°C) | MIN<br>(Note 18) | ТҮР | MAX<br>(Note 18) | UNITS |
| Receiver Enable to Output<br>Low                      | t <sub>ZL</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$<br>(Figure 6), (Notes 14, 20) | Full         | -                | -   | 50               | ns    |
| Receiver Enable to Output<br>High                     | t <sub>ZH</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = GND$<br>(Figure 6), (Notes 14, 20)    | Full         | -                | -   | 50               | ns    |
| Receiver Disable from<br>Output Low                   | t <sub>LZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$<br>(Figure 6) (Note 20)       | Full         | -                | -   | 50               | ns    |
| Receiver Disable from<br>Output High                  | t <sub>HZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = GND$<br>(Figure 6) (Note 20)          | Full         | -                | -   | 50               | ns    |
| Time to Shutdown                                      | t <sub>SHDN</sub>                   | (Notes 15)                                                                    | Full         | 60               | 160 | 600              | ns    |
| Receiver Enable from<br>Shutdown to Output High       | t <sub>ZH</sub> (SHDN)              | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = GND$<br>(Figure 6), (Notes 15, 17)    | Full         | -                | -   | 2000             | ns    |
| Receiver Enable from<br>Shutdown to Output Low        | t <sub>ZL</sub> (SHDN)              | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$ (Figure 6), (Notes 15, 17)    | Full         | -                | -   | 2000             | ns    |
| RECEIVER SWITCHING                                    | CHARACTE                            | RISTICS (1Mbps Versions; ISL314                                               | 193E, ISI    | .31495E)         |     | '                |       |
| Maximum Data Rate                                     | f <sub>MAX</sub>                    | -25V ≤ V <sub>CM</sub> ≤ 25V (Figure 5)                                       | Full         | 1                | 15  | -                | Mbps  |
| Receiver Input to Output<br>Delay                     | t <sub>PLH</sub> , t <sub>PHL</sub> | -25V ≤ V <sub>CM</sub> ≤ 25V (Figure 5)                                       | Full         | -                | 90  | 150              | ns    |
| Receiver Skew<br> t <sub>PLH</sub> - t <sub>PHL</sub> | t <sub>SKD</sub>                    | (Figure 5)                                                                    | Full         | -                | 4   | 10               | ns    |
| Receiver Enable to Output<br>Low                      | t <sub>ZL</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$<br>(Figure 6), (Note 14)      | Full         | -                | -   | 50               | ns    |
| Receiver Enable to Output<br>High                     | t <sub>ZH</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = GND$<br>(Figure 6), (Note 14)         | Full         | -                | -   | 50               | ns    |
| Receiver Disable from<br>Output Low                   | t <sub>LZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$ (Figure 6)                    | Full         | -                | -   | 50               | ns    |
| Receiver Disable from<br>Output High                  | t <sub>HZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = GND$ (Figure 6)                       | Full         | -                | -   | 50               | ns    |
| Time to Shutdown                                      | t <sub>SHDN</sub>                   | (Note 15)                                                                     | Full         | 60               | 160 | 600              | ns    |
| Receiver Enable from<br>Shutdown to Output High       | t <sub>ZH</sub> (SHDN)              | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = GND$<br>(Figure 6), (Notes 15, 17)    | Full         | -                | -   | 2000             | ns    |
| Receiver Enable from<br>Shutdown to Output Low        | t <sub>ZL</sub> (SHDN)              | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$ (Figure 6), (Notes 15, 17)    | Full         | -                | -   | 2000             | ns    |
| RECEIVER SWITCHING                                    | CHARACTE                            | RISTICS (15Mbps Versions; ISL31                                               | 1496E, IS    | SL31498E)        |     | '                |       |
| Maximum Data Rate                                     | f <sub>MAX</sub>                    | -25V ≤ V <sub>CM</sub> ≤ 25V (Figure 5)                                       | Full         | 15               | 25  | -                | Mbps  |
| Receiver Input to Output<br>Delay                     | t <sub>PLH</sub> , t <sub>PHL</sub> | -25V ≤ V <sub>CM</sub> ≤ 25V (Figure 5)                                       | Full         | -                | 35  | 70               | ns    |
| Receiver Skew<br> t <sub>PLH</sub> - t <sub>PHL</sub> | t <sub>SKD</sub>                    | (Figure 5)                                                                    | Full         | -                | 4   | 10               | ns    |
| Receiver Enable to Output<br>Low                      | t <sub>ZL</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$<br>(Figure 6), (Note 14)      | Full         | -                | -   | 50               | ns    |
| Receiver Enable to Output<br>High                     | t <sub>ZH</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = GND$<br>(Figure 6), (Note 14)         | Full         | -                | -   | 50               | ns    |

10

**Electrical Specifications** Test Conditions:  $V_{CC} = 4.5V$  to 5.5V; Unless Otherwise Specified. Typicals are at  $V_{CC} = 5V$ ,  $T_A = +25$ °C (Note 10). **Boldface limits apply over the operating temperature range**, -40°C to +85°C. (Continued)

| PARAMETER                                       | SYMBOL                 | TEST CONDITIONS                                                            | TEMP<br>(°C) | MIN<br>(Note 18) | ТҮР | MAX<br>(Note 18) | UNITS |
|-------------------------------------------------|------------------------|----------------------------------------------------------------------------|--------------|------------------|-----|------------------|-------|
| Receiver Disable from<br>Output Low             | t <sub>LZ</sub>        | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$ (Figure 6)                 | Full         | -                | -   | 50               | ns    |
| Receiver Disable from<br>Output High            | t <sub>HZ</sub>        | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = GND$ (Figure 6)                    | Full         | -                | -   | 50               | ns    |
| Time to Shutdown                                | t <sub>SHDN</sub>      | (Note 15)                                                                  | Full         | 60               | 160 | 600              | ns    |
| Receiver Enable from<br>Shutdown to Output High | t <sub>ZH</sub> (SHDN) | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = GND$<br>(Figure 6), (Notes 15, 17) | Full         | -                | -   | 2000             | ns    |
| Receiver Enable from<br>Shutdown to Output Low  | t <sub>ZL(SHDN)</sub>  | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$ (Figure 6), (Notes 15, 17) | Full         | -                | -   | 2000             | ns    |

#### NOTES:

- 10. All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified.
- 11. Supply current specification is valid for loaded drivers when DE = 0V.
- 12. Applies to peak current. See "Typical Performance Curves" beginning on page 16 for more information.
- 13. Keep  $\overline{RE} = 0$  to prevent the device from entering SHDN.
- 14. The  $\overline{RE}$  signal high time must be short enough (typically <100ns) to prevent the device from entering SHDN.
- 15. Transceivers (except on the ISL31491E) are put into shutdown by bringing  $\overline{\text{RE}}$  high and DE low. If the inputs are in this state for less than 60ns, the parts are guaranteed not to enter shutdown. If the inputs are in this state for at least 600ns, the parts are guaranteed to have entered shutdown. See "Low Power Shutdown Mode" on page 16.
- 16. Keep  $\overline{RE}$  = VCC, and set the DE signal low time >600ns to ensure that the device enters SHDN.
- 17. Set the  $\overline{RE}$  signal high time >600ns to ensure that the device enters SHDN.
- 18. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.
- 19. Tested according to TIA/EIA-485-A, Section 4.2.6 (±80V for 15µs at a 1% duty cycle).
- 20. Does not apply to the ISL31491E.
- 21. See "Caution" statement below the "Recommended Operating Conditions" section on page 6.

## **Test Circuits and Waveforms**



FIGURE 1A. V<sub>OD</sub> AND V<sub>OC</sub>

FIGURE 1B.  $V_{OD}$  AND  $V_{OC}$  WITH COMMON MODE LOAD

FIGURE 1. DC DRIVER TEST CIRCUITS

## Test Circuits and Waveforms (Continued)



**FIGURE 2A. TEST CIRCUIT** 

FIGURE 2B. MEASUREMENT POINTS

**3V** 

FIGURE 2. DRIVER PROPAGATION DELAY AND DIFFERENTIAL TRANSITION TIMES



| PARAMETER             | ОИТРИТ | RE          | DI  | sw              | C <sub>L</sub><br>(pF) |
|-----------------------|--------|-------------|-----|-----------------|------------------------|
| t <sub>HZ</sub>       | Y/Z    | Х           | 1/0 | GND             | 50                     |
| t <sub>LZ</sub>       | Y/Z    | Х           | 0/1 | V <sub>CC</sub> | 50                     |
| t <sub>ZH</sub>       | Y/Z    | 0 (Note 13) | 1/0 | GND             | 100                    |
| t <sub>ZL</sub>       | Y/Z    | 0 (Note 13) | 0/1 | V <sub>CC</sub> | 100                    |
| t <sub>ZH(SHDN)</sub> | Y/Z    | 1 (Note 16) | 1/0 | GND             | 100                    |
| tzL(SHDN)             | Y/Z    | 1 (Note 16) | 0/1 | V <sub>CC</sub> | 100                    |

**3V** DE 1.5V (Note 15) ΩV tzH, tzH(SHDN) t<sub>HZ</sub> (Note 15) **OUTPUT HIGH** /<sub>OH</sub> - 0.5V OUT (Y, Z) **0V** tzL, tzL(SHDN)-(Note 15)  $\textbf{v}_{\text{CC}}$ OUT (Y, Z) 2.3V V<sub>OL</sub> + 0.5V <sub>VOL</sub> OUTPUT LOW

**FIGURE 3A. TEST CIRCUIT** 

FIGURE 3B. MEASUREMENT POINTS

FIGURE 3. DRIVER ENABLE AND DISABLE TIMES



**FIGURE 4A. TEST CIRCUIT** 

FIGURE 4B. MEASUREMENT POINTS

FIGURE 4. DRIVER DATA RATE

## Test Circuits and Waveforms (Continued)





**FIGURE 5A. TEST CIRCUIT** 

FIGURE 5B. MEASUREMENT POINTS

FIGURE 5. RECEIVER PROPAGATION DELAY AND DATA RATE



| PARAMETER                       | DE | Α     | sw              |
|---------------------------------|----|-------|-----------------|
| t <sub>HZ</sub>                 | 0  | +1.5V | GND             |
| t <sub>LZ</sub>                 | 0  | -1.5V | V <sub>CC</sub> |
| t <sub>ZH</sub> (Note 14)       | 0  | +1.5V | GND             |
| t <sub>ZL</sub> (Note 14)       | 0  | -1.5V | V <sub>CC</sub> |
| t <sub>ZH(SHDN)</sub> (Note 17) | 0  | +1.5V | GND             |
| t <sub>ZL(SHDN)</sub> (Note 17) | 0  | -1.5V | V <sub>CC</sub> |



FIGURE 6A. TEST CIRCUIT

FIGURE 6B. MEASUREMENT POINTS

FIGURE 6. RECEIVER ENABLE AND DISABLE TIMES

## **Application Information**

RS-485 and RS-422 are differential (balanced) data transmission standards used for long haul or noisy environments. RS-422 is a subset of RS-485, so RS-485 transceivers are also RS-422 compliant. RS-422 is a point-to-multipoint (multidrop) standard, which allows only one driver and up to 10 (assuming one unit load devices) receivers on each bus. RS-485 is a true multipoint standard, which allows up to 32 one unit load devices (any combination of drivers and receivers) on each bus. To allow for multipoint operation, the RS-485 specification requires that drivers must handle bus contention without sustaining any damage.

Another important advantage of RS-485 is the extended common mode range (CMR), which specifies that the driver outputs and receiver inputs withstand signals that range from +12V to -7V. RS-422 and RS-485 are intended for runs as long as 4000', thus the wide CMR is necessary to handle ground potential differences, as well as voltages induced in the cable by external fields.

The ISL3149xE is a family of ruggedized RS-485 transceivers that improves on the RS-485 basic requirements, and therefore increases system reliability. The CMR increases to  $\pm 25V$ , while the RS-485 bus pins (receiver inputs and driver outputs) include fault protection against voltages and transients up to  $\pm 60$ V. Additionally, larger than required differential output voltages (V<sub>OD</sub>) increase noise immunity.

#### Receiver (Rx) Features

These devices utilize a differential input receiver for maximum noise immunity and common mode rejection. Input sensitivity is better than ±200mV, as required by the RS-422 and RS-485 specifications.

Receiver input (load) current surpasses the RS-422 specification of 3mA, and is four times lower than the RS-485 "Unit Load (UL)" requirement of 1mA maximum. Thus, these products are known as "one-quarter UL" transceivers, and there can be up to 128 of these devices on a network while still complying with the RS-485 loading specification.

The Rx functions with common mode voltages as great as ±25V, making them ideal for industrial, or long networks where induced voltages are a realistic concern.

All the receivers include a "full fail-safe" function that guarantees a high level receiver output if the receiver inputs are unconnected (floating), shorted together, or connected to a terminated bus with all the transmitters disabled (i.e., an idle bus).

Rx outputs feature high drive levels (typically 22mA @  $V_{OI} = 1V$ ) to ease the design of optically coupled isolated interfaces.

Receivers easily meet the data rates supported by the corresponding driver, and all receiver outputs are three-statable via the active low RE input (except on the ISL31491E).

The Rx in the 250kbps and 1Mbps versions include noise filtering circuitry to reject high frequency signals. The 1Mbps version typically rejects pulses narrower than 50ns (equivalent to 20Mbps), while the 250kbps Rx rejects pulses below 150ns (6.7Mbps).

#### **Driver (Tx) Features**

The RS-485/RS-422 driver is a differential output device that delivers at least 1.5V across a  $54\Omega$  load (RS-485), and at least 2.4V across a  $100\Omega$  load (RS-422). The drivers feature low propagation delay skew to maximize bit width, and to minimize EMI, and all drivers are three-statable via the active high DE input.

The 250kbps and 1Mbps driver outputs are slew rate limited to minimize EMI, and to minimize reflections in unterminated or improperly terminated networks. Outputs of the ISL31496E and ISL31498E drivers are not limited, thus faster output transition times allow data rates of at least 15Mbps.

#### **High Overvoltage (Fault) Protection Increases ruggedness**

Note: The available smaller pitch packages (e.g., MSOP and TDFN) may not meet the creepage and clearance (C&C) requirements for  $\pm 60V$  levels. The user is advised to determine his C&C requirements before selecting a package type.

The ±60V (referenced to the IC GND) fault protection on the RS-485 pins, makes these transceivers some of the most rugged on the market. This level of protection makes the ISL3149xE perfect for applications where power (e.g., 24V and 48V supplies) must be routed in the conduit with the data lines, or for outdoor applications where large transients are likely to occur. When power is routed with the data lines, even a momentary short between the supply and data lines will destroy an unprotected device. The ±60V fault levels of this family are at least **five times higher** than the levels specified for standard RS-485 ICs. The ISL3149xE protection is active whether the Tx is enabled or disabled, and even if the IC is powered down.

If transients or voltages (including overshoots and ringing) greater than ±60V are possible, then additional external protection is required.

#### Widest Common Mode Voltage (CMV) **Tolerance Improves Operating Range**

RS-485 networks operating in industrial complexes, or over long distances, are susceptible to large CMV variations. Either of these operating environments may suffer from large node-to-node ground potential differences, or CMV pickup from external electromagnetic sources, and devices with only the minimum required +12V to -7V CMR may malfunction. The ISL3149xE's extended ±25V CMR is the widest available, allowing operation in environments that would overwhelm lesser transceivers. Additionally, the Rx will not phase invert (erroneously change state) even with CMVs of ±40V, or differential voltages as large as 40V.

14

## High $V_{OD}$ Improves Noise Immunity and Flexibility

The ISL3149xE driver design delivers larger differential output voltages ( $V_{OD}$ ) than the RS-485 standard requires, or than most RS-485 transmitters can deliver. The typical  $\pm 2.5 \text{V}_{OD}$  provides more noise immunity than networks built using many other transceivers.

Another advantage of the large  $V_{OD}$  is the ability to drive more than two bus terminations, which allows for utilizing the ISL3149xE in "star" and other multi-terminated, nonstandard network topologies. Figure 8 details the transmitter's  $V_{OD}$  vs  $I_{OUT}$  characteristic, and includes load lines for four  $(30\Omega)$  and six  $(20\Omega)$  120 $\Omega$  terminations. Figure 8 shows that the driver typically delivers  $\pm 1.3 \text{V}$  into six terminations, and the "Electrical Specification" table guarantees a  $V_{OD}$  of  $\pm 0.8 \text{V}$  at  $21\Omega$  over the full temperature range. The RS-485 standard requires a minimum 1.5V  $V_{OD}$  into two terminations, but the ISL3149xE deliver RS-485 voltage levels with 2x to 3x the number of terminations.

#### **Hot Plug Function**

When a piece of equipment powers up, there is a period of time where the processor or ASIC driving the RS-485 control lines (DE, RE) is unable to ensure that the RS-485 Tx and Rx outputs are kept disabled. If the equipment is connected to the bus, a driver activating prematurely during power-up may crash the bus. To avoid this scenario, the ISL3149xE devices incorporate a "Hot Plug" function. Circuitry monitoring V<sub>CC</sub> ensures that, during power-up and power-down, the Tx and Rx outputs remain disabled, regardless of the state of DE and  $\overline{RE}$ , if  $V_{CC}$  is less than  $\approx 3.5V$ . This gives the processor/ASIC a chance to stabilize and drive the RS-485 control lines to the proper states. Figure 7 illustrates the power-up and power-down performance of the ISL3149xE compared to an RS-485 IC without the Hot Plug feature.



FIGURE 7. HOT PLUG PERFORMANCE (ISL3149xE) vs ISL83088E WITHOUT HOT PLUG CIRCUITRY

#### **Data Rate, Cables, and Terminations**

RS-485/RS-422 are intended for network lengths up to 4000', but the maximum system data rate decreases as the transmission length increases. Devices operating at 15Mbps may be used at lengths up to 150' (46m), but the distance can be increased to 328' (100m) by operating at 10Mbps. The 1Mbps versions can operate at full data rates with lengths up to 800' (244m). Jitter is the limiting parameter at these faster data rates, so employing encoded data streams (e.g., Manchester coded or Return-to-Zero) may allow increased transmission distances. The slow versions can operate at 115kbps, or less, at the full 4000' (1220m) distance, or at 250kbps for lengths up to 3000' (915m). DC cable attenuation is the limiting parameter, so using better quality cables (e.g., 22 AWG) may allow increased transmission distance.

Twisted pair is the cable of choice for RS-485/RS-422 networks. Twisted pair cables tend to pick up noise and other electromagnetically induced voltages as common mode signals, which are effectively rejected by the differential receivers in these ICs.

Proper termination is imperative, when using the 15Mbps devices, to minimize reflections. Short networks using the 250kbps versions need not be terminated, however, terminations are recommended unless power dissipation is an overriding concern.

In point-to-point, or point-to-multipoint (single driver on bus like RS-422) networks, the main cable should be terminated in its characteristic impedance (typically  $120\Omega$ ) at the end farthest from the driver. In multi-receiver applications, stubs connecting receivers to the main cable should be kept as short as possible. Multipoint (multi-driver) systems require that the main cable be terminated in its characteristic impedance at both ends. Stubs connecting a transceiver to the main cable should be kept as short as possible.

#### **Built-In Driver Overload Protection**

As stated previously, the RS-485 specification requires that drivers survive worst case bus contentions undamaged. These transceivers meet this requirement via driver output short circuit current limits, and on-chip thermal shutdown circuitry.

The driver output stages incorporate a double foldback short circuit current limiting scheme which ensures that the output current never exceeds the RS-485 specification, even at the common mode and fault condition voltage range extremes. The first foldback current level ( $\approx 70 \text{mA}$ ) is set to ensure that the driver never folds back when driving loads with common mode voltages up to  $\pm 25 \text{V}$ . The very low second foldback current setting ( $\approx 9 \text{mA}$ ) minimizes power dissipation if the Tx is enabled when a fault occurs.

In the event of a major short circuit condition, devices also include a thermal shutdown feature that disables the drivers whenever the die temperature becomes excessive. This eliminates the power dissipation,

allowing the die to cool. The drivers automatically re-enable after the die temperature drops about +15°C. If the contention persists, the thermal shutdown/re-enable cycle repeats until the fault is cleared. Receivers stay operational during thermal shutdown.

#### **Low Power Shutdown Mode**

These CMOS transceivers all use a fraction of the power required by competitive devices, but they also include a shutdown feature that reduces the already low quiescent  $I_{CC}$  to a 10µA trickle. These devices enter shutdown whenever the receiver and driver are **simultaneously** disabled ( $\overline{RE} = V_{CC}$  and DE = GND) for a period of at least 600ns. Disabling both the driver and the receiver for less than 60ns guarantees that the transceiver will not enter shutdown.

Note that receiver and driver enable times increase when the transceiver enables from shutdown. Refer to Notes 13, 14, 15, 16 and 17, at the end of the "Electrical Specification" table on page 11, for more information.

## **Typical Performance Curves** $V_{CC} = 5V$ , $T_A = +25$ °C; Unless Otherwise Specified.



FIGURE 8. DRIVER OUTPUT CURRENT vs
DIFFERENTIAL OUTPUT VOLTAGE



FIGURE 9. DRIVER DIFFERENTIAL OUTPUT VOLTAGE vs TEMPERATURE



FIGURE 10. SUPPLY CURRENT vs TEMPERATURE



FIGURE 11. RECEIVER OUTPUT CURRENT vs RECEIVER OUTPUT VOLTAGE

## Typical Performance Curves $V_{CC} = 5V$ , $T_A = +25$ °C; Unless Otherwise Specified. (continued)



FIGURE 12. BUS PIN CURRENT vs BUS PIN VOLTAGE



FIGURE 13. DRIVER DIFFERENTIAL PROPAGATION DELAY vs TEMPERATURE (ISL31490E, ISL31491E, ISL31492E)



FIGURE 14. DRIVER DIFFERENTIAL SKEW vs TEMPERATURE (ISL31490E, ISL31491E, ISL31492E)



FIGURE 15. DRIVER DIFFERENTIAL PROPAGATION DELAY vs TEMPERATURE (ISL31493E, ISL31495E)



FIGURE 16. DRIVER DIFFERENTIAL SKEW vs TEMPERATURE (ISL31493E, ISL31495E)



FIGURE 17. DRIVER DIFFERENTIAL PROPAGATION DELAY vs TEMPERATURE (ISL31496E, ISL31498E)

17

## Typical Performance Curves V<sub>CC</sub> = 5V, T<sub>A</sub> = +25°C; Unless Otherwise Specified. (Continued)



FIGURE 18. DRIVER DIFFERENTIAL SKEW vs TEMPERATURE (ISL31496E, ISL31498E)



FIGURE 19. ±25V RECEIVER PERFORMANCE (ISL31490E, ISL31491E, ISL31492E)



FIGURE 21. ±25V RECEIVER PERFORMANCE (ISL31496E, ISL31498E)



FIGURE 20. ±25V RECEIVER PERFORMANCE (ISL31493E, ISL31495E)



FIGURE 22. DRIVER AND RECEIVER WAVEFORMS (ISL31490E, ISL31491E, ISL31492E)

## Typical Performance Curves $V_{CC} = 5V$ , $T_A = +25$ °C; Unless Otherwise Specified. (Continued)



FIGURE 23. DRIVER AND RECEIVER WAVEFORMS (ISL31493E, ISL31495E)



FIGURE 24. DRIVER AND RECEIVER WAVEFORMS (ISL31496E, ISL31498E)

## **Die Characteristics**

SUBSTRATE POTENTIAL (POWERED UP) AND TDFN EPAD:

**GND** 

**PROCESS:** 

Si Gate BiCMOS

## **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev.

| DATE    | REVISION | CHANGE          |
|---------|----------|-----------------|
| 6/17/10 | FN7637.0 | Initial Release |

#### **Products**

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to <a href="https://www.intersil.com/products">www.intersil.com/products</a> for a complete list of Intersil product families.

\*For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: ISL31490E, ISL31491E, ISL31492E, ISL31493E, ISL31495E, ISL31496E, ISL31498E

To report errors or suggestions for this datasheet, please go to www.intersil.com/askourstaff

FITs are available from our website at <a href="http://rel.intersil.com/reports/search.php">http://rel.intersil.com/reports/search.php</a>

For additional products, see <a href="https://www.intersil.com/product\_tree">www.intersil.com/product\_tree</a>

Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/design/quality">www.intersil.com/design/quality</a>

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

20

intersil

M8.118
8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE
Rev 3, 3/10











TYPICAL RECOMMENDED LAND PATTERN

- 1. Dimensions are in millimeters.
- Dimensioning and tolerancing conform to JEDEC MO-187-AA and AMSEY14.5m-1994.
- 3. Plastic or metal protrusions of 0.15mm max per side are not included.
- 4. Plastic interlead protrusions of 0.15mm max per side are not included.
- 5. Dimensions are measured at Datum Plane "H".
- 6. Dimensions in ( ) are for reference only.

#### Mini Small Outline Plastic Packages (MSOP)



#### NOTES:

- Thesepackagedimensionsarewithinallowabledimensionsof JEDEC MO-187BA.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1994.
- Dimension"D"doesnotincludemoldflash,protrusionsorgate burrs and are measured at Datum Plane. Moldflash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- Dimension"E1"doesnotincludeinterleadflashorprotrusions and are measured at Datum Plane. -H- Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side.
- 5. Formedleads shall be planar with respect to one another within 0.10mm (.004) at seating Plane.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08 mm (0.003 inch) total in excess of "b" dimensionat maximum material condition. Minimum space between protrusion and adjacent lead is 0.07 mm (0.0027 inch).
- 10. Datums -A and -B to be determined at Datum plane -H .
- 11. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only

## M10.118 (JEDEC MO-187BA) 10 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE

|        | INCHES         |                 | MILLIN         |                 |       |
|--------|----------------|-----------------|----------------|-----------------|-------|
| SYMBOL | MIN            | MAX             | MIN            | MAX             | NOTES |
| Α      | 0.037          | 0.043           | 0.94           | 1.10            | -     |
| A1     | 0.002          | 0.006           | 0.05           | 0.15            | -     |
| A2     | 0.030          | 0.037           | 0.75           | 0.95            | -     |
| b      | 0.007          | 0.011           | 0.18           | 0.27            | 9     |
| С      | 0.004          | 0.008           | 0.09           | 0.20            | -     |
| D      | 0.116          | 0.120           | 2.95           | 3.05            | 3     |
| E1     | 0.116          | 0.120           | 2.95           | 3.05            | 4     |
| е      | 0.020          | BSC             | 0.50           | -               |       |
| E      | 0.187          | 0.199           | 4.75           | 5.05            | -     |
| L      | 0.016          | 0.028           | 0.40           | 0.70            | 6     |
| L1     | 0.037          | REF             | 0.95 REF       |                 | -     |
| N      | 1              | 0               | 10             |                 | 7     |
| R      | 0.003          | -               | 0.07           | -               | -     |
| R1     | 0.003          | -               | 0.07           | -               | -     |
| θ      | 5 <sup>0</sup> | 15 <sup>0</sup> | 5 <sup>0</sup> | 15 <sup>0</sup> | -     |
| α      | 0°             | 6 <sup>0</sup>  | 0°             | 6 <sup>0</sup>  | -     |

Rev. 0 12/02

#### L8.3x3A 8 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE Rev 4, 2/10





2X 1.950 PIN #1 INDEX AREA

8X 0.30 ± 0.10

8X 0.30 ± 0.10

BOTTOM VIEW





- Dimensions are in millimeters.
   Dimensions in ( ) for Reference Only.
  - Dimensioning and tolerancing conform to ASME Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal ± 0.05
- <u>4.</u> Dimension applies to the metallized terminal and is measured between 0.15mm and 0.20mm from the terminal tip.
- 5. Tiebar shown (if present) is a non-functional feature.
- 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
- 7. Compliant to JEDEC MO-229 WEEC-2 except for the foot length.

#### L10.3x3A

10 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE Rev 5, 3/10







TYPICAL RECOMMENDED LAND PATTERN



**BOTTOM VIEW** 





**DETAIL "X"** 

- 1. Dimensions are in millimeters. Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to ASME Y14.5m-1994.
- Unless otherwise specified, tolerance: Decimal ± 0.05 Angular ±2.50°
- Dimension applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- 5. Tiebar shown (if present) is a non-functional feature.
- The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
- 7. Compliant to JEDEC MO-229-WEED-3 except exposed pad length (2.30mm).

M14.15
14 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE
Rev 1, 10/09





**TOP VIEW** 







- Dimensions are in millimeters.
   Dimensions in ( ) for Reference Only.
- ${\bf 2. \ Dimensioning \ and \ tolerancing \ conform \ to \ AMSEY14.5m-1994.}$
- 3. Datums A and B to be determined at Datum H.
- Dimension does not include interlead flash or protrusions.
   Interlead flash or protrusions shall not exceed 0.25mm per side.
- 5. The pin #1 indentifier may be either a mold or mark feature.
- 6. Does not include dambar protrusion. Allowable dambar protrusion shall be 0.10mm total in excess of lead width at maximum condition.
- 7. Reference to JEDEC MS-012-AB.

#### Dual-In-Line Plastic Packages (PDIP)



#### NOTES:

- Controlling Dimensions: INCH. In case of conflict between English and Metric dimensions, the inch dimensions control.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- 3. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95.
- Dimensions A, A1 and Lare measured with the package seated in JEDEC seating plane gauge GS-3.
- D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch (0.25mm).
- Eand eA are measured with the leads constrained to be perpendicular to datum -C-.
- 7.  $e_B$  and  $e_C$  are measured at the lead tips with the leads unconstrained.  $e_C$  must be zero or greater.
- B1 maximum dimensions do not include dambar protrusions.
   Dambar protrusions shall not exceed 0.010 inch (0.25mm).
- 9. N is the maximum number of terminal positions.
- Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3,
   E28.3, E42.6 will have a B1 dimension of 0.030 0.045 inch (0.76 1.14mm).

E8.3 (JEDEC MS-001-BA ISSUE D) 8 LEAD DUAL-IN-LINE PLASTIC PACKAGE

|                | INCHES MILLIMETERS |       |          |       |       |
|----------------|--------------------|-------|----------|-------|-------|
| SYMBOL         | MIN                | MAX   | MIN      | MAX   | NOTES |
| Α              | -                  | 0.210 | -        | 5.33  | 4     |
| A1             | 0.015              | -     | 0.39     | -     | 4     |
| A2             | 0.115              | 0.195 | 2.93     | 4.95  | -     |
| В              | 0.014              | 0.022 | 0.356    | 0.558 | -     |
| B1             | 0.045              | 0.070 | 1.15     | 1.77  | 8, 10 |
| С              | 0.008              | 0.014 | 0.204    | 0.355 | -     |
| D              | 0.355              | 0.400 | 9.01     | 10.16 | 5     |
| D1             | 0.005              | -     | 0.13     | -     | 5     |
| E              | 0.300              | 0.325 | 7.62     | 8.25  | 6     |
| E1             | 0.240              | 0.280 | 6.10     | 7.11  | 5     |
| е              | 0.100              | BSC   | 2.54 BSC |       | -     |
| eA             | 0.300 BSC          |       | 7.62 BSC |       | 6     |
| e <sub>B</sub> | -                  | 0.430 | -        | 10.92 | 7     |
| L              | 0.115              | 0.150 | 2.93     | 3.81  | 4     |
| N              | 8                  |       | 8        | 3     | 9     |
|                |                    |       |          |       |       |

Rev. 0 12/93

#### Small Outline Plastic Packages (SOIC)



- Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side
- 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch).
- Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

M8.15 (JEDEC MS-012-AA ISSUE C)
8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE

|        | INCHES |        | MILLIMETERS |      |       |
|--------|--------|--------|-------------|------|-------|
| SYMBOL | MIN    | MAX    | MIN         | MAX  | NOTES |
| Α      | 0.0532 | 0.0688 | 1.35        | 1.75 | -     |
| A1     | 0.0040 | 0.0098 | 0.10        | 0.25 | -     |
| В      | 0.013  | 0.020  | 0.33        | 0.51 | 9     |
| С      | 0.0075 | 0.0098 | 0.19        | 0.25 | -     |
| D      | 0.1890 | 0.1968 | 4.80        | 5.00 | 3     |
| E      | 0.1497 | 0.1574 | 3.80        | 4.00 | 4     |
| е      | 0.050  | BSC    | 1.27 BSC    |      | -     |
| Н      | 0.2284 | 0.2440 | 5.80        | 6.20 | -     |
| h      | 0.0099 | 0.0196 | 0.25        | 0.50 | 5     |
| L      | 0.016  | 0.050  | 0.40        | 1.27 | 6     |
| N      | 8      |        | :           | В    | 7     |
| α      | 0°     | 8°     | 0°          | 8°   | -     |

Rev. 1 6/05