

# DS3486 Quad RS-422, RS-423 Line Receiver

## **General Description**

National's quad RS-422, RS-423 receiver features four independent receivers which comply with EIA Standards for the electrical characteristics of balanced/unbalanced voltage digital interface circuits. Receiver outputs are 74LS compatible, TRI-STATE® structures which are forced to a high impedance state when the appropriate output control pin reaches a logic zero condition. A PNP device buffers each output control pin to assure minimum loading for either logic one or logic zero inputs. In addition, each receiver has internal hysteresis circuitry to improve noise margin and discourage output instability for slowly changing input waveforms.

### **Features**

- Four independent receivers
- TRI-STATE outputs
- Internal hysteresis –140 mV (typ)
- Fast propagation times –19 ns (typ)
- TTL compatible outputs
- 5V supply
- Pin compatible and interchangeable with MC3486

## **Block and Connection Diagrams**



#### **Dual-In-Line Package**



Top View Order Number DS3486M or DS3486N See NS Package Number M16A or N16E

TRI-STATE® is a registered trademark of National Semiconductor Corporation

### **Absolute Maximum Ratings** (Note 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

 $\begin{array}{cccc} \text{Power Supply Voltage, V}_{\text{CC}} & 8\text{V} \\ \text{Input Common-Mode Voltage,} & & \pm 25\text{V} \\ \text{V}_{\text{ICM}} & & \pm 25\text{V} \\ \text{Input Differential Voltage, V}_{\text{ID}} & & \pm 25\text{V} \\ \text{TRI-STATE Control Input} & & & \\ \text{Voltage, V}_{\text{I}} & & 8\text{V} \\ \text{Output Sink Current, I}_{\text{O}} & & 50\text{ mA} \\ \text{Storage Temperature, T}_{\text{STG}} & & -65^{\circ}\text{C to +150}^{\circ}\text{C} \\ \text{Maximum Power Dissipation (Note 1) at 25}^{\circ}\text{C} \\ \text{Molded Dip Package} & & 1362\text{ mW} \\ \end{array}$ 

| SO Package                    | 1002 mW    |
|-------------------------------|------------|
| SO Package Thermal Resistance |            |
| $\theta_{.1\Delta}$           | +124.5°C/W |

+41.2°C/W

## **Operating Conditions**

|                                       | Max  | Min  | Units |
|---------------------------------------|------|------|-------|
| Power Supply Voltage, $V_{CC}$        | 4.75 | 5.25 | V     |
| Operating Temperature, T <sub>A</sub> | 0    | 70   | °C    |
| Input Common-Mode Voltage             | -7.0 | 7.0  | V     |
| Range, V <sub>ICR</sub>               |      |      |       |

Note 1: Derate Dip molded package 10.2 mW/°C above 25°C. Derate SO package 8.01 mW/°C above 25°C.

### **Electrical Characteristics** (Note 3)

(Unless otherwise noted, minimum and maximum limits apply over recommended temperature and power supply voltage ranges. Typical values are for  $T_A = 25^{\circ}C$ ,  $V_{CC} = 5V$  and  $V_{IC} = 0V$ .)

| Symbol              | Parameter                            |                 | Conditions                                          | Min | Тур   | Max   | Units |
|---------------------|--------------------------------------|-----------------|-----------------------------------------------------|-----|-------|-------|-------|
| V <sub>IH</sub>     | Input Voltage—High Logic State       |                 |                                                     | 2.0 |       |       | V     |
|                     | (TRI-STATE Control)                  |                 |                                                     |     |       |       |       |
| $V_{IL}$            | Input Voltage—Low Logic State        |                 |                                                     |     |       | 0.8   | V     |
|                     | (TRI-STATE Control)                  |                 |                                                     |     |       |       |       |
| $V_{TH(D)}$         | Differential Input Threshold Voltage |                 | $-7V \le V_{IC} \le 7V$ , $V_{IH}$ TRI-STATE = $2V$ |     | 0.070 | 0.2   | V     |
|                     |                                      |                 | $I_{O} = -0.4 \text{ mA}, V_{OH} \ge 2.7 \text{V}$  |     |       |       |       |
|                     |                                      |                 | I <sub>O</sub> = 8 mA, V <sub>OL</sub> ≥ 0.5V       |     | 0.070 | -0.2  | V     |
| I <sub>IB (D)</sub> | Input Bias Current                   |                 | V <sub>CC</sub> = 0V or 5.25V, Other Inputs at 0V   |     |       |       |       |
|                     |                                      |                 | $V_I = -10V$                                        |     |       | -3.25 | mA    |
|                     |                                      |                 | $V_I = -3V$                                         |     |       | -1.50 | mA    |
|                     |                                      |                 | V <sub>I</sub> = 3V                                 |     |       | 1.50  | mA    |
|                     |                                      |                 | V <sub>I</sub> = 10V                                |     |       | 3.25  | mA    |
|                     | Input Balance                        |                 | $-7V \le V_{IC} \le 7V, V_{IH(3C)} = 2V,$           |     |       |       |       |
|                     |                                      |                 | (Note 5)                                            |     |       |       |       |
|                     |                                      | $V_{OH}$        | $I_{O} = -0.4 \text{ mA}, V_{ID} = 0.4 \text{V}$    | 2.7 |       |       | >     |
|                     |                                      | V <sub>OL</sub> | $I_{O} = 8 \text{ mA}, V_{ID} = -0.4 \text{V}$      |     |       | 0.5   | ٧     |
| l <sub>oz</sub>     | Output TRI-STATE Leakage Curren      | nt              | $V_{I(D)} = 3V, V_{IL} = 0.8V, V_{OL} = 0.5V$       |     |       | -40   | μΑ    |
|                     |                                      |                 | $V_{I(D)} = -3V, V_{IL} = 0.8V, V_{OH} = 2.7V$      |     |       | 40    | μΑ    |
| Ios                 | Output Short-Circuit Current         |                 | $V_{I(D)} = 3V$ , $V_{IH}$ TRI-STATE = 2V,          | -15 |       | -100  | mA    |
|                     |                                      |                 | V <sub>O</sub> = 0V, (Note 4)                       |     |       |       |       |
| $I_{\rm IL}$        | Input Current—Low Logic State        |                 | $V_{IL} = 0.5V$                                     |     |       | -100  | μΑ    |
|                     | (TRI-STATE Control)                  |                 |                                                     |     |       |       |       |
| I <sub>IH</sub>     | Input Current—High Logic State       |                 | V <sub>IH</sub> = 2.7V                              |     |       | 20    | μΑ    |
|                     | (TRI-STATE Control)                  |                 | V <sub>IH</sub> = 5.25V                             |     |       | 100   | μΑ    |
| $V_{IC}$            | Input Clamp Diode Voltage            |                 | $I_{IN} = -10 \text{ mA}$                           |     |       | -1.5  | V     |
|                     | (TRI-STATE Control)                  |                 |                                                     |     |       |       |       |
| $I_{CC}$            | Power Supply Current                 |                 | All Inputs V <sub>IL</sub> = 0V                     |     |       | 85    | mA    |

**Note 2:** "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 3: All currents into device pins are shown as positive, out of device pins are negative. All voltages referenced to ground unless otherwise noted.

Note 4: Only one output at a time should be shorted.

Note 5: Refer to EIA RS-422/3 for exact conditions.

## **Switching Characteristics**

(Unless otherwise noted,  $V_{CC}$  = 5V and  $T_A$  = 25°C.)

| Symbol              | Parameter                                            | Min | Тур | Max | Units |
|---------------------|------------------------------------------------------|-----|-----|-----|-------|
| t <sub>PHL(D)</sub> | Propagation Delay Time—Differential Inputs to Output |     |     |     |       |
|                     | Output High to Low                                   |     | 19  | 35  | ns    |
| t <sub>PLH(D)</sub> | Output Low to High                                   |     | 19  | 30  | ns    |
| t <sub>PLZ</sub>    | TRI-STATE Control to Output                          |     |     |     |       |
|                     | Output Low to TRI-STATE                              |     | 23  | 35  | ns    |
| t <sub>PHZ</sub>    | Output High to TRI-STATE                             |     | 25  | 35  | ns    |
| t <sub>PZH</sub>    | Output TRI-STATE to High                             |     | 18  | 30  | ns    |
| t <sub>PZL</sub>    | Output TRI-STATE to Low                              |     | 20  | 30  | ns    |

## **AC Test Circuit and Switching Time Waveforms**





Input pulse characteristics:  $t_{TLH}=t_{THL}=6 \text{ ns (10\% to 90\%)} \\ PRR=1 \text{ MHz, 50\% duty cycle} \\$ 

FIGURE 1. Propagation Delay Differential Input to Output



1.5V for  $t_{PHZ}$  and  $t_{PLZ}$ 1.5V for  $t_{PLZ}$  and  $t_{PZL}$ Input pulse characteristics:  $t_{TLH} = t_{THL} = 6$  ns (10% to 90%) PRR = 1 MHz, 50% duty cycle





FIGURE 2. Propagation Delay TRI-STATE Control Input to Output

## Physical Dimensions inches (millimeters) unless otherwise noted





SO Package (M) Order Number DS3486M NS Package Number M16A



6



## **Notes**

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2007 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Customer Support Center Email:

Email: new.feedback@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530-85-86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208

Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +49 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com

National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560