Preliminary Data Sheet, Rev. 1.20, April 2004



**Automotive Power** 



Never stop thinking.

#### Edition 2005-04-13

Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany © Infineon Technologies AG 2005. All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.



## LIN-Transceiver with Voltage Regulator

**TLE 6286** 

#### **Features**

- Single-wire transceiver, suitable for **LIN** protocol
- Transmission rate up to 20 kBaud
- Compatible to LIN specification 1.3, 2.0
- Compatible to ISO 9141 functions
- Low current consumption in sleep mode
- Control output for voltage regulator
- LIN bus, short circuit proof to ground and battery
- Integrated 5V Low drop voltage regulator
- Output voltage tolerance ≤ ±2%
- 200 mA output current capability
- Watchdog
- Wide temperature range
- Overtemperature protection
- Suitable for use in automotive electronics



## **Description**

The TLE 6286 is a single-wire transceiver with a 5V voltage regulator. It is a chip-by-chip integrated circuit in a P-DSO-16-11 package. It works as an interface between the protocol controller and the physical bus. The TLE 6286 is especially suitable to drive the bus line in LIN systems in automotive and industrial applications. Further it can be used in standard ISO9141 systems.

To reduce the current consumption the TLE 6286 offers a sleep operation mode. In this setup a voltage regulator can be controlled by the LIN Transceiver to minimize the current consumption of the whole application. The on-chip voltage regulator is designed for this application but it is also possible to use an external voltage regulator. A wake-up caused by a message on the bus enables the voltage regulator and sets the RxD output low until the device is switched to normal operation mode.

The TLE 6286 is designed to withstand the severe conditions of automotive applications.

| Туре       | Ordering Code | Package     |
|------------|---------------|-------------|
| TLE 6286 G | on request    | P-DSO-16-11 |





Figure 1 Pin Configuration (top view)



 Table 1
 Pin Definitions and Functions

| Pin No.        | Symbol           | Function                                                                                                                                       |
|----------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 8, 9,<br>16 | GND              | Ground; place to cooling tabs to improve thermal behavior                                                                                      |
| 2              | RD               | Reset delay; connected to ground with external delay capacitor                                                                                 |
| 3              | WD               | Watchdog; rising-edge triggered, for monitoring a microcontroller                                                                              |
| 4              | $V_{\text{cco}}$ | 5-V Output; connected to GND with 22 $\mu\text{F}$ capacitor, ESR < 3 $\Omega$ at 10kHz                                                        |
| 5              | INHO             | Inhibit LIN Output; to control a voltage regulator                                                                                             |
| 6              | RxD              | Receive Data Output; internal pull-up, LOW in dominate state                                                                                   |
| 7              | ENLIN            | Enable LIN Input; integrated 30 k $\Omega$ pull-down, transceiver in normal operation mode when HIGH                                           |
| 10             | $V_{CCI}$        | 5-V Supply Input; $V_{\rm CC}$ input to supply the LIN transceiver                                                                             |
| 11             | TxD              | Transmit Data Input; internal pull-up, LOW in dominant state                                                                                   |
| 12             | BUS              | <b>LIN BUS Output/Input</b> ; internal 30 k $\Omega$ pull-up to $V_{\rm S}$ , LOW in dominant state                                            |
| 13             | $V_{BAT}$        | Battery Supply Input; a reverse current protection diode is required, block GND with 100 nF ceramic capacitor and 22 $\mu$ F capacitor         |
| 14             | INHI             | <b>Inhibit Voltage Regulator Input;</b> TTL compatible, HIGH active input (HIGH switches the VR on); connect to V <sub>BAT</sub> if not needed |
| 15             | RO               | Reset Output; open collector output connected to the output via a resistor of 30 $\mbox{k}\Omega$                                              |



# **Functional Block Diagram**



Figure 2 Block Diagram



## **Circuit Description**

The TLE 6286 is a single-wire transceiver combined with a LDO. It is a chip-by-chip integrated circuit in a P-DSO-16-11 package. It works as an interface between the protocol controller and the physical bus. The TLE 6286 is especially suitable to drive the bus line in LIN systems in automotive and industrial applications. Further it can be used in standard ISO9141 systems. The on-chip voltage regulator with watchdog is designed for sleep mode applications but it is also possible to use an external voltage regulator.



Figure 3 Operation Mode State Diagram

#### **Operation Modes**

In order to reduce the current consumption the TLE 6286 offers a sleep operation mode. This mode is selected by switching the enable input ENLIN low (see **Figure 3**, **Operation Mode State Diagram**). In the sleep mode a voltage regulator can be controlled via the INHO output in order to minimize the current consumption of the whole



application. A wake-up caused by a message on the communication bus automatically enables the voltage regulator by switching the INHO output high. In parallel the wake-up is indicated by setting the RxD output low. When entering the normal mode this wake-up flag is reset and the RxD output is released to transmit the bus data.

In case the voltage regulator control input INHI is not connected to INHO output or the microcontroller is active respectively, the TLE 6286 can be set in normal operation mode without a wake-up via the communication bus.

#### LIN Transceiver

The LIN Transceiver has already a pull-up resistor of 30 k $\Omega$  as termination implemented. There is also a diode in this path, to protect the circuit from feedback of voltages from the bus line to the power supply. To configure the TLE 6286 as a master node, an additional external termination resistor of about 1 k $\Omega$  is required. To avoid reverse currents from the bus line into the battery supply line in case of an unpowered node, it is also recommended to place a diode in series to the external pull-up. For small systems (low bus capacitance) the EMC performance of the system is supported by an additional capacitor of at least 1 nF in the master node (see **Figure 8**, **Application Example without Bus Short to GND Protection**).

An capacitor of 10  $\mu$ F at the supply voltage input  $V_{\rm S}$  buffers the input voltage. In combination with the required reverse polarity diode this prevents the device from detecting power down conditions in case of negative transients on the supply line.

#### **Bus Short to GND Feature**

The TLE 6286 also has a BUS short to GND feature implemented, in order to protect the battery from running out of charge. A normal master termination connection like described above, 1 k $\Omega$  resistor and diode between bus and  $V_{\rm S}$ , would cause a constantly drawn current via this path. The resulting resistance of this short to GND is lower than 1 k $\Omega$ . To avoid this current during a generator off state, like a parked car, the sleep mode has a bus short to GND feature implemented in the TLE 6286. This feature is only applicable, if the master termination is connected with the INHO pin, instead of the  $V_{\rm S}$ . For a more detailed information see the application circuit in **Figure 8** and **Figure 9**.

## **Voltage Regulator**

The control amplifier compares a reference voltage, which is kept highly accurate by resistance adjustment, to a voltage that is proportional to the output voltage and drives the base of the series transistor via a buffer. Saturation control as a function of the load current prevents any over-saturation of the power element. If the externally scaled down output voltage at the reset threshold input drops below 1.35 V, the external reset delay capacitor is discharged by the reset generator. When the voltage of the capacitor reaches the lower threshold  $V_{\rm DRL}$ , a reset signal occurs at the reset output and is held



until the upper threshold  $V_{\rm DU}$  is exceeded. If the reset threshold input is connected to GND, reset is triggered at an output voltage of typ. 4.65 V. A connected microcontroller will be monitored through the watchdog logic. In case of missing pulses at pin W, the reset output is set to low. The pulse sequence time can be set in a wide range with the reset delay capacitor. The IC can be switched at the TTL-compatible, low-active inhibit input. The IC also incorporates a number of internal circuits for protection against overload, overtemperature, reverse polarity.

### **Input Capacitor**

The input capacitor  $C_{\rm I}$  is necessary for compensation of line influences. Using a resistor of approx. 1  $\Omega$  in series with  $C_{\rm I}$ , the oscillating circuit consisting of input inductivity and input capacitance can be damped. The output capacitor is necessary for the stability of the regulating circuit. Stability is guaranteed at values  $\geq$  22  $\mu$ F and an ESR < 3  $\Omega$  at 10kHz within the operating temperature range. For small tolerances of the reset delay the spread of the capacitance of the delay capacitor and its temperature coefficient should be noted.

### **Reset Timing**

The power-on reset delay time is defined by the charging time of an external capacitor  $C_D$  which can be calculated as follows:

$$C_{\rm D} = (t_{\rm rd} \times I_{\rm D.ch}) / \Delta V \tag{1}$$

#### **Definitions:**

- C<sub>D</sub> = delay capacitor
- $t_{rd}$  = reset delay time
- $I_{D.ch}$  = charge current, typical 60  $\mu$ A
- $\Delta V = V_{\text{DII}}$ , typical 1.70 V
- $V_{\rm DU}$  = upper delay switching threshold at  $C_{\rm D}$  for reset delay time





Figure 4 Typical Reset Delay Timing vs. Delay Capacitance

The reset reaction time  $t_{\rm rr}$  is the time it takes the voltage regulator to set the reset out LOW after the output voltage has dropped below the reset threshold. It is typically 1  $\mu$ s for delay capacitor of 47 nF. For other values for  $C_{\rm D}$  the reaction time can be estimated using the following equation:

$$t_{\rm rr} \approx 20 \text{ s/F} \times C_{\rm D}$$
 (2)

For the reset timing diagram please refer to Figure 6.

## **Watchdog Timing**

The frequency of the watchdog pulses has to be higher than the minimum pulse sequence which is set by the external reset delay capacitor  $C_{\rm D}$ . Calculation can be done according to the formulas given in **Figure 5**. For the watchdog timing diagram please refer to **Figure 7**.

$$T_{\text{Wl,tr}} = \left[ \left( V_{\text{DU}} \times V_{\text{DWL}} \right) / I_{\text{D,wd}} \right] / C_{\text{D}}$$
(3)

### **Definitions:**

- T<sub>WI.tr</sub> = watchdog trigger time
- I<sub>D.wd</sub> = discharge current, typical 6.25 μA
- $V_{\text{DWL}}$  = lower timing threshold





Figure 5 Typical Watchdog Trigger Time vs. Delay Capacitance

Please note that in all calculations with capacitances, the leakage current of the capacitor is neglected!



 Table 2
 Absolute Maximum Ratings

| Parameter                                                    | Symbol        | Limit | t Values              | Unit | Remarks                                       |
|--------------------------------------------------------------|---------------|-------|-----------------------|------|-----------------------------------------------|
|                                                              |               | Min.  | Max.                  |      |                                               |
| Voltages                                                     |               |       |                       | 1    |                                               |
| Supply voltage                                               | $V_{CCI}$     | -0.3  | 6                     | V    | _                                             |
| Battery supply voltage                                       | $V_{BAT}$     | -0.3  | 40                    | V    | _                                             |
| Bus input voltage                                            | $V_{bus}$     | -20   | 32                    | V    | _                                             |
| Bus input voltage                                            | $V_{bus}$     | -20   | 40                    | V    | t < 1 s                                       |
| Logic voltages at ENLIN, TxD, RxD                            | $V_{I}$       | -0.3  | V <sub>CC</sub> + 0.3 | V    | $0 \text{ V} < V_{\text{CC}} < 5.5 \text{ V}$ |
| Input voltages at INHO                                       | $V_{INHO}$    | -0.3  | V <sub>S</sub> + 0.3  | V    | _                                             |
| Output current at INHO                                       | $I_{INHO}$    | Ī-    | 20                    | mA   | _                                             |
| Reset output voltage                                         | $V_{RO}$      | -0.3  | 40                    | V    | _                                             |
| Reset delay voltage                                          | $V_{RD}$      | -0.3  | 40                    | V    | _                                             |
| Output voltage $V_{\rm CCO}$                                 | $V_{\sf CCO}$ | -0.3  | 7                     | V    | -                                             |
| INHI voltage                                                 | $V_{INHI}$    | -40   | 40                    | V    | _                                             |
| Watchdog voltage                                             | $V_{WD}$      | -0.3  | 6                     | V    | _                                             |
| Electrostatic discharge voltage at $V_{\rm S}$ , Bus vs. GND | $V_{ESD}$     | -4    | 4                     | kV   | human body model<br>(100 pF via 1.5 kΩ)       |
| Electrostatic discharge voltage                              | $V_{ESD}$     | -2    | 2                     | kV   | human body model<br>(100 pF via 1.5 kΩ)       |
| Temperatures                                                 |               |       |                       |      |                                               |
| Junction temperature                                         | $T_{\rm j}$   | -40   | 150                   | °C   | _                                             |

Note: Maximum ratings are absolute ratings; exceeding any one of these values may cause irreversible damage to the integrated circuit.



| Table 3 | Operating | Range |
|---------|-----------|-------|
|---------|-----------|-------|

| Parameter              | Symbol      | Limit Values |              |      | Unit | Remarks                               |
|------------------------|-------------|--------------|--------------|------|------|---------------------------------------|
|                        |             | Min.         | Тур.         | Max. |      |                                       |
| Supply voltage         | $V_{CCI}$   | 4.5          | _            | 5.5  | V    | _                                     |
| Battery Supply voltage | $V_{BAT}$   | 6            | _            | 35   | V    | _                                     |
| Junction temperature   | $T_{j}$     | -40          | _            | 150  | °C   | _                                     |
| Thermal Shutdown (jun  | ction tem   | perature     | <del>)</del> |      |      |                                       |
| Thermal shutdown temp. | $T_{jSD}$   | 150          | 170          | 190  | °C   | _                                     |
| Thermal shutdown hyst. | $\Delta T$  | _            | 10           | _    | K    | _                                     |
| Thermal Resistances    |             |              |              |      |      | •                                     |
| Junction ambient       | $R_{thj-a}$ | _            | 80           | _    | K/W  | PCB heat sink area 300mm <sup>2</sup> |



| Parameter                                                      | Sym-                  | Lir                        | nit Valu | ues                        | Unit | Remarks                                                                                                                                      |
|----------------------------------------------------------------|-----------------------|----------------------------|----------|----------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                | bol                   | Min.                       | Тур.     | Max.                       |      |                                                                                                                                              |
| <b>Current Consumption</b>                                     |                       |                            |          |                            |      |                                                                                                                                              |
| Current consumption at $V_{\rm BAT}$ (LIN + voltage regulator) | $I_{BAT}$             | _                          | 1.5      | 2.3                        | mA   | recessive state; INHI = INHO = HIGH; $V_{TxD} = V_{CC}$ ; without $R_{L}$                                                                    |
|                                                                | $I_{BAT}$             | _                          | 2.1      | 3.3                        | mA   | $\begin{aligned} &\text{dominant state;}\\ &\text{INHI = INHO = HIGH;}\\ &V_{\text{TxD}} = 0 \text{ V; without } R_{\text{L}} \end{aligned}$ |
| Current consumption $V_{\rm CCI}$ (LIN only)                   | $I_{CCI}$             | _                          | 0.4      | 0.7                        | mA   | recessive state;<br>LDO sleep; $V_{TxD} = V_{CC}$                                                                                            |
|                                                                | $I_{\text{CCI}}$      | _                          | 0.4      | 8.0                        | mA   | dominant state;<br>LDO sleep; $V_{TxD} = 0 \text{ V}$                                                                                        |
| Current consumption<br>sleep mode<br>(LIN + voltage regulator) | $I_{BAT}$             | _                          | 20       | 40                         | μΑ   | sleep mode;<br>INHI = INHO = LOW;<br>$T_{\rm j}$ < 85 °C                                                                                     |
| (LIN only)                                                     | $I_{\text{CCI}}$      | _                          | 3        | 10                         | μΑ   | sleep mode;<br>INHI = INHO = LOW                                                                                                             |
| Current consumption                                            | $I_{BAT}$             | _                          | 900      | 1300                       | μА   | $I_{\rm CCO}$ = 0 mA                                                                                                                         |
| LDO (voltage regulator                                         | $I_{BAT}$             | _                          | 10       | 18                         | mA   | $I_{\rm CCO}$ = 150 mA                                                                                                                       |
| only, LIN in sleep mode)                                       | $I_{BAT}$             | _                          | 15       | 23                         | mA   | $I_{\rm CCO}$ = 150 mA;<br>$V_{\rm BAT}$ = 4.5V                                                                                              |
| Enable Input (pin ENLIN                                        | l)                    |                            |          |                            |      |                                                                                                                                              |
| HIGH level input voltage threshold                             | $V_{EN,on}$           | _                          | 2.8      | $0.7 \\ \times V_{\rm CC}$ | V    | normal mode                                                                                                                                  |
| LOW level input voltage threshold                              | $V_{EN,off}$          | $0.3 \\ \times V_{\rm CC}$ | 2.2      | _                          | V    | low power mode                                                                                                                               |
| ENLIN input hysteresis                                         | $V_{\mathrm{EN,hys}}$ | 300                        | 600      | 900                        | mV   | _                                                                                                                                            |
| ENLIN pull-down resistance                                     | $R_{EN}$              | 15                         | 30       | 60                         | kΩ   | _                                                                                                                                            |



| Parameter                                         | Sym-                   | Li   | mit Val | ues  | Unit | Remarks                                                                                                                     |
|---------------------------------------------------|------------------------|------|---------|------|------|-----------------------------------------------------------------------------------------------------------------------------|
|                                                   | bol                    | Min. | Тур.    | Max. |      |                                                                                                                             |
| Inhibit Output (pin INH                           | <b>O</b> )             |      | •       |      | 1    |                                                                                                                             |
| Inhibit $R_{ON}$ resistance                       | $R_{onINHO}$           | _    | 65      | 120  | Ω    | I <sub>INHO</sub> = -15 mA                                                                                                  |
| Leakage current                                   | $I_{INHO,Ik}$          | -5.0 | _       | 5.0  | μΑ   | sleep mode; $V_{\rm INHO}$ = 0 V                                                                                            |
| $\overline{V_{ m CC}}$ Output (pin $V_{ m CCO}$ ) |                        |      |         |      |      |                                                                                                                             |
| Output voltage                                    | $V_{\text{cco}}$       | 4.90 | 5.00    | 5.10 | V    |                                                                                                                             |
| Output voltage                                    | $V_{\text{cco}}$       | 4.90 | 5.00    | 5.10 | V    | $ 6 \text{ V} \leq V_{\text{BAT}} \leq 32 \text{ V}; $ $I_{\text{CCO}} = 100 \text{ mA}; $ $T_{\text{j}} = 100 \text{ °C} $ |
| Output current                                    | $I_{CCO}$              | 200  | 250     | 400  | mA   | 1)                                                                                                                          |
| Drop voltage                                      | $V_{dr}$               | _    | 0.35    | 0.50 | V    | $I_{\rm CCO} = 150 \; {\rm mA}^{1)}$                                                                                        |
| Load regulation                                   | $\Delta V_{CCO,lo}$    | _    | _       | 25   | mV   | $I_{\rm CCO}$ = 5 mA to 150 mA                                                                                              |
| Line regulation                                   | $\Delta V_{ m CCO,li}$ | _    | 3       | 25   | mV   | $V_{\rm BAT}$ = 6 V to 28 V;<br>$I_{\rm CCO}$ = 150 mA                                                                      |
| Power Supply Ripple<br>Rejection                  | PSRR                   | _    | 54      | _    | dB   | $^{2)} f_{\rm r}$ = 100 Hz;<br>$V_{\rm r}$ = 0.5 Vpp                                                                        |
| Reset Generator (pin R                            | D)                     |      |         |      |      |                                                                                                                             |
| Switching threshold                               | $V_{Q,rt}$             | 4.5  | 4.65    | 4.8  | V    | -                                                                                                                           |
| Reset low voltage                                 | $V_{RO,I}$             | _    | 0.10    | 0.40 | V    | $I_{\rm RO}$ = 1 mA                                                                                                         |
| Saturation voltage                                | $V_{D,sat}$            | _    | 50      | 100  | mV   | $V_{\rm Q} < V_{\rm R,th}$                                                                                                  |
| Upper timing threshold                            | $V_{DU}$               | 1.45 | 1.70    | 2.05 | V    | _                                                                                                                           |
| Lower reset timing threshold                      | $V_{DRL}$              | 0.20 | 0.35    | 0.55 | V    | _                                                                                                                           |
| Charge current                                    | $I_{D,ch}$             | 40   | 60      | 85   | μΑ   | _                                                                                                                           |
| Reset delay time                                  | $t_{\rm rd}$           | 1.3  | 2.8     | 4.1  | ms   | $C_{\rm D}$ = 100 nF                                                                                                        |
| Reset reaction time                               | $t_{rr}$               | 0.5  | 1.2     | 4    | μs   | $C_{\rm D}$ = 100 nF                                                                                                        |



| Parameter                          | Sym-           | Limit Values              |      |                            | Unit | Remarks                       |
|------------------------------------|----------------|---------------------------|------|----------------------------|------|-------------------------------|
|                                    | bol            | Min.                      | Тур. | Max.                       |      |                               |
| Watchdog (pin WD)                  |                |                           |      |                            |      |                               |
| Discharge current                  | $I_{D,wd}$     | 4.40                      | 6.25 | 9.10                       | μΑ   | $V_{\rm D}$ = 1.0 V           |
| Upper timing threshold             | $V_{DU}$       | 1.45                      | 1.70 | 2.05                       | V    | _                             |
| Lower timing threshold             | $V_{DWL}$      | 0.20                      | 0.35 | 0.55                       | ٧    | _                             |
| Watchdog trigger time              | $T_{WI,tr}$    | 16                        | 22.5 | 27                         | ms   | $C_{\rm D}$ = 100 nF          |
| Inhibit Input (INHI)               |                |                           |      |                            |      |                               |
| Switching voltage                  | $V_{INHI,ON}$  | 3.6                       | _    | _                          | V    | IC turned on                  |
| Turn-OFF voltage                   | $V_{INHI,OFF}$ | _                         | _    | 0.8                        | V    | IC turned off                 |
| Input current                      | $I_{INHI}$     | 5                         | 10   | 25                         | μΑ   | $V_{\rm INHI} = 5 \text{ V}$  |
| Receiver Output RxD                |                |                           |      |                            |      | <u> </u>                      |
| HIGH level output current          | $I_{RxD,H}$    | -1.2                      | -0.8 | -0.5                       | mA   | $V_{RxD} = 0.8 \times V_{CC}$ |
| LOW level output current           | $I_{RxD,L}$    | 0.5                       | 0.8  | 1.2                        | mA   | $V_{RxD} = 0.2 \times V_{CC}$ |
| Transmission Input TxD             |                |                           |      |                            |      |                               |
| HIGH level input voltage threshold | $V_{TxD,H}$    | _                         | 2.9  | $0.7 \\ \times V_{\rm CC}$ | V    | recessive state               |
| TxD input hysteresis               | $V_{TxD,hys}$  | 300                       | 700  | 900                        | mV   | _                             |
| LOW level input voltage threshold  | $V_{TxD,L}$    | $0.3\\ \times V_{\rm CC}$ | 2.1  | _                          | V    | dominant state                |
| TxD pull-up current                | $I_{TxD}$      | -150                      | -110 | -70                        | μΑ   | $V_{TxD} < 0.3 \ V_{CC}$      |



| Parameter                                              | Sym-             | Lii                             | mit Val                         | ues                             | Unit | Remarks                                                                                                                                        |
|--------------------------------------------------------|------------------|---------------------------------|---------------------------------|---------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                        | bol              | Min.                            | Тур.                            | Max.                            |      |                                                                                                                                                |
| Bus Receiver                                           | 1                | 1                               | •                               | 1                               | •    |                                                                                                                                                |
| Receiver threshold voltage, recessive to dominant edge | $V_{\sf bus,rd}$ | 0.44<br>× V <sub>S</sub>        | 0.48<br>× V <sub>S</sub>        | _                               | V    | -8 V < $V_{\rm bus}$ < $V_{\rm bus,dom}$                                                                                                       |
| Receiver threshold voltage, dominant to recessive edge | $V_{\sf bus,dr}$ | _                               | 0.56<br>× <i>V</i> <sub>S</sub> | 0.60<br>× <i>V</i> <sub>S</sub> | V    | $V_{ m bus,rec} < V_{ m bus} <$ 20 V                                                                                                           |
| Receiver hysteresis                                    | $V_{ m bus,hys}$ | $0.02 \times V_{\rm S}$         | 0.04<br>× V <sub>S</sub>        | $0.10 \times V_{\rm S}$         | mV   | $\begin{aligned} V_{\rm bus,hys} &= V_{\rm bus,rec} - \\ V_{\rm bus,dom} \end{aligned}$                                                        |
| Receiver threshold center voltage                      | $V_{ m bus,cnt}$ | $0.475 \times V_{\rm S}$        | $V_{ m S}$                      | $0.525 \times V_{\rm S}$        |      | LIN2.0 table 3.1                                                                                                                               |
| Input leakage current                                  | $I_{ m bus,lek}$ | -1                              |                                 |                                 | mA   | $V_{\rm bus}$ = 0V, $V_{\rm bat}$ = 12V, pull-up resistor as specified in LIN2.0                                                               |
| Wake-up threshold voltage                              | $V_{ m wake}$    | 0.40<br>× <i>V</i> <sub>S</sub> | 0.50<br>× V <sub>S</sub>        | 0.60<br>× <i>V</i> <sub>S</sub> | V    | _                                                                                                                                              |
| Bus Transmitter                                        |                  | -                               | •                               | -                               | •    |                                                                                                                                                |
| Bus recessive output voltage                           | $V_{ m bus,rec}$ | 0.9<br>× V <sub>S</sub>         | _                               | $V_{S}$                         | V    | $V_{TxD} = V_{CC}$                                                                                                                             |
| Bus dominant output voltage                            | $V_{ m bus,dom}$ | 0                               | _                               | 2                               | V    | $V_{TxD} = 0 V$ $7.3V < V_{S} < 27V$                                                                                                           |
|                                                        |                  | 0                               | _                               | 1.2                             | V    | $V_{TxD} = 0 V$ $6V < V_{S} < 7.3V$                                                                                                            |
| Bus short circuit current                              | $I_{ m bus,sc}$  | 40                              | 100                             | 150                             | mA   | $V_{\rm bus,short}$ = 13.5 V                                                                                                                   |
| Leakage current                                        | $I_{ m bus,lk}$  | -1                              | -                               | _                               | mA   | $\begin{split} V_{\mathrm{CC}} &= 0 \; \mathrm{V}, \; V_{\mathrm{S}} = 0 \; \mathrm{V}, \\ V_{\mathrm{bus}} &= -8 \; \mathrm{V}, \end{split}$  |
|                                                        |                  | _                               | 10                              | 20                              | μΑ   | $\begin{split} V_{\mathrm{CC}} &= 0 \; \mathrm{V}, \\ V_{\mathrm{S}} &= 13.5 \mathrm{V}, \\ V_{\mathrm{bus}} &= 20 \; \mathrm{V}, \end{split}$ |
| Bus pull-up resistance                                 | $R_{bus}$        | 20                              | 30                              | 47                              | kΩ   | Normal mode                                                                                                                                    |



| Parameter                                         | Sym-               | Li    | Limit Values |       |          | Remarks                                                                                                                                                                                          |
|---------------------------------------------------|--------------------|-------|--------------|-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                   | bol                | Min.  | Тур.         | Max.  |          |                                                                                                                                                                                                  |
| Dynamic Transceiver (                             | Characteri         | stics | 1            |       | ı        | 1                                                                                                                                                                                                |
| Falling edge slew rate                            | $S_{bus(L)}$       | -3    | -2.0         | -1    | V/μ<br>s | $60\% > V_{\text{bus}} > 40\%$ 1 μs < (τ = $R_{\text{BUS}} \times C_{\text{BUS}}$ ) < 5 μs <sup>3)</sup> ; $V_{\text{CC}} = 5 \text{ V}$ ; $V_{\text{S}} = 13.5 \text{ V}$                       |
| Rising edge slew rate                             | $S_{\sf bus(H)}$   | 1     | 1.5          | 3     | V/µ<br>s | $40\% < V_{\text{bus}} < 60\%$ 1 μs < (τ = $R_{\text{BUS}} \times C_{\text{BUS}}$ ) < 5 μs <sup>3</sup> ); $V_{\text{CC}} = 5 \text{ V}$ ; $V_{\text{S}} = 13.5 \text{ V}$                       |
| Slope symmetry                                    | $t_{ m slopesym}$  | -5    | _            | 5     | μs       | $t_{fslope}$ - $t_{rslope}$                                                                                                                                                                      |
| Propagation delay TxD LOW to bus                  | $t_{d(L),T}$       | _     | 1            | 4     | μs       | $V_{\rm CC}$ = 5 V                                                                                                                                                                               |
| Propagation delay TxD HIGH to bus                 | $t_{d(H),T}$       | _     | 1            | 4     | μs       | $V_{\rm CC}$ = 5 V                                                                                                                                                                               |
| Propagation delay<br>bus dominant to RxD<br>LOW   | $t_{d(L),R}$       | _     | 1            | 6     | μs       | $V_{\rm CC}$ = 5 V;<br>$C_{\rm RxD}$ = 20 pF                                                                                                                                                     |
| Propagation delay<br>bus recessive to RxD<br>HIGH | $t_{\sf d(H),R}$   | _     | 1            | 6     | μs       | $V_{\rm CC}$ = 5 V;<br>$C_{\rm RxD}$ = 20 pF                                                                                                                                                     |
| Receiver delay symmetry                           | t <sub>sym,R</sub> | -2    | _            | 2     | μs       | $t_{\text{sym,R}} = t_{\text{d(L),R}} - t_{\text{d(H),R}}$                                                                                                                                       |
| Transmitter delay symmetry                        | $t_{sym,T}$        | -2    | _            | 2     | μs       | $t_{\text{sym,T}} = t_{\text{d(L),T}} - t_{\text{d(H),T}}$                                                                                                                                       |
| Duty cycle D1                                     | t <sub>duty1</sub> | 0.396 | _            | _     |          | duty cycle $1^{3)}$<br>$TH_{Rec}(max) = 0.744 \times V_S;$<br>$TH_{Dom}(max) = 0.581 \times V_S;$<br>$V_S = 7.0 \dots 18 V;$<br>$t_{bit} = 50 \ \mu s;$<br>$D1 = t_{bus\_rec(min)}/2 \ t_{bit};$ |
| Duty cycle D2                                     | t <sub>duty2</sub> | _     | -            | 0.581 |          | duty cycle $2^{3}$<br>$TH_{Rec}(max) = 0.422 \times V_S;$<br>$TH_{Dom}(max) = 0.264 \times V_S$<br>$V_S = 7.6 \dots 18 V;$<br>$t_{bit} = 50 \ \mu s;$<br>$D2 = t_{bus\_rec(max)}/2 \ t_{bit};$   |



 $V_{\rm CC}$  = 5.0 V; $V_{\rm S}$  = 13.5V;  $R_{\rm L}$  = 500  $\Omega$ ;  $V_{\rm EN}$  >  $V_{\rm EN,ON}$ ; -40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                     | Sym-                | Liı  | Limit Values |      |    | Remarks                               |
|---------------------------------------------------------------|---------------------|------|--------------|------|----|---------------------------------------|
|                                                               | bol                 | Min. | Тур.         | Max. |    |                                       |
| Wake-up delay time                                            | $t_{ m wake}$       | 30   | 100          | 150  | μs | <i>T</i> <sub>j</sub> ≤ 125 °C        |
|                                                               |                     | _    | _            | 170  | μs | $T_{\rm j} \leq$ 150 °C <sup>2)</sup> |
| Delay time for change<br>sleep/stand by mode -<br>normal mode | t <sub>snorm</sub>  | _    | -            | 50   | μs | _                                     |
| Delay time for change<br>normal mode - sleep<br>mode          | t <sub>nsleep</sub> | _    | _            | 50   | μs | _                                     |

<sup>1)</sup> Drop voltage =  $V_i$  -  $V_Q$  (measured when the output voltage has dropped 100 mV from the nominal value obtained at 6V input).

Note: The reset output is low within the range  $V_Q$  = 1 V to  $V_{Q,rt}$ -

<sup>2)</sup> Not subject to production test, specified by design

<sup>3)</sup> Bus load conditions concerning LIN spec 2.0  $C_{\rm bus}$ ,  $R_{\rm bus}$  = 1 nF, 1 k $\Omega$  / 6.8 nF, 660  $\Omega$  / 10 nF, 500  $\Omega$ 



## **Diagrams**



Figure 6 Time Response, Watchdog with High-Frequency Clock



Figure 7 Timing of the Watchdog Function Reset





Figure 8 Application Example without Bus Short to GND Protection





Figure 9 Application Example with Bus Short to GND Protection

22



# **Package Outlines**



Figure 10 P-DSO-16-11 (Plastic Dual Small Outline)

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.

SMD = Surface Mounted Device

Dimensions in mm