

# ICM7242

Data Sheet

### February 9, 2007

## FN2866.4

# Long Range Fixed Timer

The ICM7242 is a CMOS timer/counter circuit consisting of an RC oscillator followed by an 8-bit binary counter. It will replace the 2242 in most applications, with a significant reduction in the number of external components.

Three outputs are provided. They are the oscillator output, and buffered outputs from the first and eighth counters.

# **Ordering Information**

| PART NUMBER               | PART<br>MARKING | TEMP.<br>RANGE (°C) | PACKAGE                  | PKG.<br>DWG. # |
|---------------------------|-----------------|---------------------|--------------------------|----------------|
| ICM7242IPA                | 7242 IPA        | -25 to +85          | 8 Ld PDIP                | E8.3           |
| ICM7242IPAZ<br>(See Note) | 7242 IPAZ       | -25 to +85          | 8 Ld PDIP**<br>(Pb-free) | E8.3           |
| ICM7242CBAZ*              | 7242 CBAZ       | 0 to +70            | 8 Ld SOIC<br>(Pb-free)   | M8.15          |
| ICM7242IBAZ*              | 7242 IBAZ       | -25 to +85          | 8 Ld SOIC<br>(Pb-free)   | M8.15          |

\*Add "-T" suffix for tape and reel.

\*\*Pb-free PDIPs can be used for through hole wave solder processing only. They are not intended for use in Reflow solder processing applications.

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020

### Features

- · Replaces the 2242 in Most Applications
- Timing From Microseconds to Days
- Cascadable
- Monostable or Astable Operation
- Wide Supply Voltage Range ......2V to 16V
- Pb-Free Plus Anneal Available (RoHS Compliant)

### Pinout





Functional Block Diagram



### **Absolute Maximum Ratings**

| Supply Voltage (V <sub>DD</sub> to V <sub>SS</sub> )                           | Thermal Resistance (Typical, Note2)                 | θ <sub>JA</sub> (°C/W) |
|--------------------------------------------------------------------------------|-----------------------------------------------------|------------------------|
| Input Voltage (Note 1)                                                         | PDIP Package*                                       | 100                    |
| Terminals (Pins 5, 6, 7, 8) (V <sub>SS</sub> -0.3V) to (V <sub>DD</sub> +0.3V) | SOIC Package                                        |                        |
| Continuous Output Current (Each Output)                                        | Maximum Storage Temperature Range                   |                        |
|                                                                                | Maximum Junction Temperature (Plastic Package)      | +150°C                 |
| Operating Conditions                                                           | Pb-free reflow profiles                             | ee link below          |
| Temperature Range                                                              | http://www.intersil.com/pbfree/Pb-FreeReflow.asp    |                        |
| ICM7242I                                                                       | *Pb-free PDIPs can be used for through hole         | wave solder            |
| ICM7242C                                                                       | processing only. They are not intended for use in F | Reflow solder          |
|                                                                                | processing applications.                            |                        |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTES:

- Due to the SCR structure inherent in the CMOS process, connecting any terminal to voltages greater than V<sub>DD</sub> or less than V<sub>SS</sub> may cause destructive device latchup. For this reason, it is recommended that no inputs from external sources not operating on the same supply be applied to the device before its supply is established and, that in multiple supply systems, the supply to the ICM7242 be turned on first.
- 2.  $\theta_{\text{JA}}$  is measured with the component mounted on an evaluation PC board in free air.

| PARAMETER                                    | SYMBOL                                                                            | TEST CONDITIONS                                                   |                      | MIN | TYP  | MAX | UNITS  |
|----------------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------|----------------------|-----|------|-----|--------|
| Guaranteed Supply Voltage                    | V <sub>DD</sub>                                                                   |                                                                   |                      | 2   | -    | 16  | V      |
| Supply Current                               | I <sub>DD</sub>                                                                   | Reset                                                             |                      | -   | 125  | -   | μA     |
|                                              |                                                                                   | Operating, R = $10k\Omega$ , C = $0.1\mu$ F                       |                      | -   | 340  | 800 | μA     |
|                                              |                                                                                   | Operating, R = 1M $\Omega$ , C = 0.1 $\mu$ F                      |                      | -   | 220  | 600 | μA     |
|                                              |                                                                                   | TB Inhibited, RC Connected to $V_{SS}$                            |                      | -   | 225  | -   | μA     |
| Timing Accuracy                              |                                                                                   |                                                                   |                      | -   | 5    | -   | %      |
| RC Oscillator Frequency Temperature<br>Drift | Δf/Δt                                                                             | Independent of RC Components                                      |                      | -   | 250  | -   | ppm/°C |
| Time Base Output Voltage                     | V <sub>OTB</sub>                                                                  | I <sub>SOURCE</sub> = 100µA                                       |                      | -   | 3.5  | -   | V      |
|                                              |                                                                                   | I <sub>SINK</sub> = 1.0mA                                         |                      | -   | 0.40 | -   | V      |
| Time Base Output Leakage Current             | I <sub>TBLK</sub>                                                                 | RC = Ground                                                       |                      | -   | -    | 25  | μA     |
| Trigger Input Voltage                        | V <sub>TRIG</sub>                                                                 | $V_{DD} = 5V$                                                     |                      | -   | 1.6  | 2.0 | V      |
|                                              |                                                                                   | V <sub>DD</sub> = 15V                                             |                      | -   | 3.5  | 4.5 | V      |
| Reset Input Voltage                          | V <sub>RST</sub>                                                                  | $V_{RST} \qquad \frac{V_{DD} = 5V}{V_{DD} = 15V}$                 |                      | -   | 1.3  | 2.0 | V      |
|                                              |                                                                                   |                                                                   |                      | -   | 2.7  | 4.0 | V      |
| Trigger/Reset Input Current                  | I <sub>TRIG</sub> , I <sub>RST</sub>                                              |                                                                   |                      | -   | 10   | -   | μA     |
| Max Count Toggle Rate                        | fT                                                                                | $V_{DD} = 2V$                                                     | J                    | -   | 1    | -   | MHz    |
|                                              |                                                                                   | $V_{DD} = 5V$                                                     | Counter/Divider Mode | 2   | 6    | -   | MHz    |
|                                              |                                                                                   | V <sub>DD</sub> = 15V                                             |                      | -   | 13   | -   | MHz    |
|                                              | 50% Duty Cycle Input with Peak to Peaving Voltages Equal to $V_{DD}$ and $V_{SS}$ |                                                                   |                      |     |      |     |        |
| Output Saturation Voltage                    | V <sub>SAT</sub>                                                                  | All Outputs Except TB Output $V_{DD} = 5V$ ,<br>$I_{OUT} = 3.2mA$ |                      | -   | 0.22 | 0.4 | V      |
| Output Sourcing Current                      | ISOURCE                                                                           | $V_{DD}$ = 5V Terminals 2 and 3, $V_{OUT}$ = 1V                   |                      | -   | 300  | -   | μA     |
| MIN Timing Capacitor (Note 3)                | CT                                                                                |                                                                   |                      | 10  | -    | -   | pF     |
| Timing Resistor Range (Note 3)               | R <sub>T</sub>                                                                    | V <sub>DD</sub> = 2 - 16                                          | V                    | 1k  | -    | 22M | Ω      |

### **Electrical Specifications** $V_{DD} = 5V$ , $T_A = +25^{\circ}C$ , $R = 10k\Omega$ , $C = 0.1\mu$ F, $V_{SS} = 0V$ , Unless Otherwise Specified

NOTE:

3. For design only, not tested.

intersil

# Test Circuit



## NOTE:

4.  $\div 2^1$  and  $\div 2^8$  outputs are inverters and have active pullups.

# Application Information

### **Operating Considerations**

Shorting the RC terminal or output terminals to  $V_{DD}$  may exceed dissipation ratings and/or maximum DC current limits (especially at high supply voltages).

There is a limitation of 50pF maximum loading on the TB I/O terminal if the timebase is being used to drive the counter section. If higher value loading is used, the counter sections may miscount.

For greatest accuracy, use timing component values shown in Figure 8. For highest frequency operation it will be desirable to use very low values for the capacitor; accuracy will decrease for oscillator frequencies in excess of 200kHz.

The timing capacitor should be connected between the RC pin and the positive supply rail,  $V_{DD}$ , as shown in Figure 1. When system power is turned off, any charge remaining on the capacitor will be discharged to ground through a large internal diode between the RC node and  $V_{SS}$ . Do NOT reference the timing capacitor to ground, since there is no high current path in this direction to safely discharge the capacitor when power is turned off. The discharge current from such a configuration could potentially damage the device.

When driving the counter section from an external clock, the optimum drive waveform is a square wave with an amplitude equal to the supply voltage. If the clock is a very slow ramp triangular, sine wave, etc., it will be necessary to "square up" the waveform; this can be done by using two CMOS inverters in series, operating from the same supply voltage as the ICM7242.

The ICM7242 is a non-programmable timer whose principal applications will be very low frequency oscillators and long range timers; it makes a much better low frequency oscillator/timer than a 555 or ICM7555, because of the on-chip 8-bit counter. Also, devices can be cascaded to produce extremely low frequency signals.

Because outputs will not be ANDed, output inverters are used instead of open drain N-Channel transistors, and the

4

external resistors used for the 2242 will not be required for the ICM7242. The ICM7242 will, however, plug into a socket for the 2242 having these resistors.

The timing diagram for the ICM7242 is shown in Figure 1. Assuming that the device is in the RESET mode, which occurs on power up or after a positive signal on the RESET terminal (if TRIGGER is low), a positive edge on the trigger input signal will initiate normal operation. The discharge transistor turns on, discharging the timing capacitor C, and all the flip-flops in the counter chain change states. Thus, the outputs on terminals 2 and 3 change from high to low states. After 128 negative timebase edges, the  $\div 2^8$  output returns to the high state.









To use the 8-bit counter without the timebase, Terminal 7 (RC) should be connected to ground and the outputs taken from Terminals 2 and 3.

The ICM7242 may be used for a very low frequency square wave reference. For this application the timing components are more convenient than those that would be required by a 555 timer. For very low frequencies, devices may be cascaded (see Figure 3).



FIGURE 3. LOW FREQUENCY REFERENCE (OSCILLATOR)

For monostable operation the  $\div 2^8$  output is connected to the RESET terminal. A positive edge on TRIGGER initiates the cycle (NOTE: TRIGGER overrides RESET).



FIGURE 4. MONOSTABLE OPERATION

The ICM7242 is superior in all respects to the 2242 except for initial accuracy and oscillator stability. This is primarily due to the fact that high value p-resistors have been used on the ICM7242 to provide the comparator timing points.

5

TABLE 1. COMPARING THE ICM7242 WITH THE 2242

| CHARACTERISTICS                                           | ICM7242       | 2242        |  |
|-----------------------------------------------------------|---------------|-------------|--|
| Operating Voltage                                         | 2V to 16V     | 4V to 15V   |  |
| Operating Temperature Range                               | -25°C to 85°C | 0°C to 70°C |  |
| Supply Current, V <sub>DD</sub> = 5V                      | 0.7mA (Max)   | 7mA (Max)   |  |
| Pullup Resistors                                          |               |             |  |
| TB Output                                                 | No            | Yes         |  |
| ÷2 Output                                                 | No            | Yes         |  |
| ÷256 Output                                               | No            | Yes         |  |
| Toggle Rate                                               | 3.0MHz        | 0.5MHz      |  |
| Resistor to Inhibit Oscillator                            | No            | Yes         |  |
| Resistor in Series with Reset for<br>Monostable Operation | No            | Yes         |  |
| Capacitor TB Terminal for HF<br>Operation                 | No            | Sometimes   |  |

By selection of R and C, a wide variety of sequence timing can be realized. A typical flow chart for a machine tool controller could be as shown in Figure 5.



#### FIGURE 5. FLOW CHART FOR MACHINE TOOL CONTROLLER

By cascading devices, use of low cost CMOS AND/OR gates and appropriate RC delays between stages, numerous sequential control variations can be obtained. Typical applications include injection molding machine controllers, phonograph record production machines, automatic sequencers (no metal contacts or moving parts), milling machine controllers, process timers, automatic lubrication systems, etc.

# Sequence Timing

- Process Control
- Machine Automation
- Electro-Pneumatic Drivers
- Multi Operation (Serial or Parallel Controlling)



PUSH S1 TO START SEQUENCE:



NOTE: Select RC values for desired "ON TIME" for each ICM7242.

FIGURE 6. SEQUENCE TIMER

intersil

## **Typical Performance Curves**



FIGURE 7. SUPPLY CURRENT vs SUPPLY VOLTAGE



FIGURE 9. TIMEBASE FREE RUNNING FREQUENCY vs R AND C



FIGURE 11. MINIMUM RESET PULSE WIDTH vs RESET AMPLITUDE

7

intersil



FIGURE 8. RECOMMENDED RANGE OF TIMING COMPONENT VALUES FOR ACCURATE TIMING



FIGURE 10. MINIMUM TRIGGER PULSE WIDTH vs TRIGGER AMPLITUDE





## Typical Performance Curves (Continued)







FIGURE 15. DISCHARGE OUTPUT CURRENT vs DISCHARGE OUTPUT VOLTAGE



FIGURE 14. MAXIMUM DIVIDER FREQUENCY vs SUPPLY VOLTAGE



FIGURE 16. OUTPUT SATURATION CURRENT vs OUTPUT SATURATION VOLTAGE

# Dual-In-Line Plastic Packages (PDIP)



#### NOTES:

- 1. Controlling Dimensions: INCH. In case of conflict between English and Metric dimensions, the inch dimensions control.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- 3. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95.
- 4. Dimensions A, A1 and L are measured with the package seated in JEDEC seating plane gauge GS-3.
- D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch (0.25mm).
- 6. E and eA are measured with the leads constrained to be perpendicular to datum -C-.
- 7.  $\mathbf{e}_B$  and  $\mathbf{e}_C$  are measured at the lead tips with the leads unconstrained.  $\mathbf{e}_C$  must be zero or greater.
- 8. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch (0.25mm).
- 9. N is the maximum number of terminal positions.
- Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of 0.030 - 0.045 inch (0.76 - 1.14mm).

#### **E8.3** (JEDEC MS-001-BA ISSUE D) 8 LEAD DUAL-IN-LINE PLASTIC PACKAGE

|                | INCHES    |       | MILLIN   |       |       |
|----------------|-----------|-------|----------|-------|-------|
| SYMBOL         | MIN       | MAX   | MIN      | MAX   | NOTES |
| А              | -         | 0.210 | -        | 5.33  | 4     |
| A1             | 0.015     | -     | 0.39     | -     | 4     |
| A2             | 0.115     | 0.195 | 2.93     | 4.95  | -     |
| В              | 0.014     | 0.022 | 0.356    | 0.558 | -     |
| B1             | 0.045     | 0.070 | 1.15     | 1.77  | 8, 10 |
| С              | 0.008     | 0.014 | 0.204    | 0.355 | -     |
| D              | 0.355     | 0.400 | 9.01     | 10.16 | 5     |
| D1             | 0.005     | -     | 0.13     | -     | 5     |
| Е              | 0.300     | 0.325 | 7.62     | 8.25  | 6     |
| E1             | 0.240     | 0.280 | 6.10     | 7.11  | 5     |
| е              | 0.100 BSC |       | 2.54 BSC |       | -     |
| eA             | 0.300 BSC |       | 7.62 BSC |       | 6     |
| е <sub>В</sub> | -         | 0.430 | -        | 10.92 | 7     |
| L              | 0.115     | 0.150 | 2.93     | 3.81  | 4     |
| Ν              | 8         |       | 8        |       | 9     |

Rev. 0 12/93

## Small Outline Plastic Packages (SOIC)



#### NOTES:

- 1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side.
- 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- 9. The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch).
- 10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

#### M8.15 (JEDEC MS-012-AA ISSUE C) 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE

|        | INCHES    |        | MILLIN   |      |       |
|--------|-----------|--------|----------|------|-------|
| SYMBOL | MIN       | MAX    | MIN      | MAX  | NOTES |
| А      | 0.0532    | 0.0688 | 1.35     | 1.75 | -     |
| A1     | 0.0040    | 0.0098 | 0.10     | 0.25 | -     |
| В      | 0.013     | 0.020  | 0.33     | 0.51 | 9     |
| С      | 0.0075    | 0.0098 | 0.19     | 0.25 | -     |
| D      | 0.1890    | 0.1968 | 4.80     | 5.00 | 3     |
| E      | 0.1497    | 0.1574 | 3.80     | 4.00 | 4     |
| е      | 0.050 BSC |        | 1.27 BSC |      | -     |
| Н      | 0.2284    | 0.2440 | 5.80     | 6.20 | -     |
| h      | 0.0099    | 0.0196 | 0.25     | 0.50 | 5     |
| L      | 0.016     | 0.050  | 0.40     | 1.27 | 6     |
| Ν      | 8         |        | 8        |      | 7     |
| α      | 0°        | 8°     | 0°       | 8°   | -     |

Rev. 1 6/05

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

