# **UCB1400**

Audio codec with touch screen controller and power management monitor

Rev. 02 — 21 June 2002

**Product data** 

# 1. General description

The UCB1400 is a stereo audio codec equipped with touch screen and power management interfaces. It integrates an AC '97 Rev. 2.1 interface for communication to an AC link host controller such as the Intel Xscale™ processor. The stereo audio codec inputs connect directly to a microphone or line level sources such as a CD player. The stereo audio codec outputs at line level and can drive a headphone directly. The touch screen interface connects directly to a 4-wire resistive touch screen. A built-in 10-bit analog-to-digital converter provides readout of touch screen and power management parameters. Ten general-purpose I/O pins provide programmable inputs and/or outputs to the system.

#### 2. Features

- 48-pin LQFP surface mount package and low external component count for minimal PCB space requirement
- Integrated AC '97 Rev. 2.1 interface
- 20-bit stereo audio codec supporting programmable sample rates, and input/output gain control
  - Stereo line input and mono microphone input
  - Stereo line/headphone output with bass/treble control
  - Headphone driver with short circuit protection and virtual ground for DC coupling
- 4-wire resistive touch screen interface circuit supporting position, pressure and plate resistance measurements
- 10-bit successive approximation ADC with internal track-and-hold circuit and analog multiplexer for touch screen readout and monitoring of four external high voltage (7.5 V) sources
- Ten general purpose input/output pins
- 3.3 V supply voltage and built-in power saving modes for portable and battery powered applications.

# 3. Applications

- Smart mobile phones
- Handheld PCs
- Palm-top PCs
- Personal Intelligent Communicators (PIC)
- Personal Digital Assistants (PDA).





Audio codec with touch screen controller and power management monitor

# 4. Ordering information

**Table 1: Ordering information** 

| Type number | Package | Package                                                                          |          |  |  |  |  |
|-------------|---------|----------------------------------------------------------------------------------|----------|--|--|--|--|
|             | Name    | Description                                                                      | Version  |  |  |  |  |
| UCB1400BE   | LQFP48  | Plastic low profile quad flat package, 48 leads; body $7 \times 7 \times 1.4$ mm | SOT313-2 |  |  |  |  |

# 5. Block diagram



2 of 63

Audio codec with touch screen controller and power management monitor

# 6. Pinning information

# 6.1 Pinning



# 6.2 Pin description

**Table 2:** Pin description *Total pin count = 48* 

| Symbol          | Pin       | Type       | Default<br>state | Description                                      |
|-----------------|-----------|------------|------------------|--------------------------------------------------|
| AC-link, crysta | al and in | terrupt in | terface (pin d   | count = 8)                                       |
| XTL_IN          | 2         | I          | _                | 24.576 MHz crystal / master clock input          |
| XTL_OUT         | 3         | 0          | _                | 24.576 MHz crystal                               |
| RESET           | 11        | I          | _                | AC-link master reset                             |
| SYNC            | 10        | I          | _                | AC-link sample sync                              |
| BIT_CLK         | 6         | 0          | 0                | AC-link 12.288 MHz serial data clock             |
| SDATA_OUT       | 5         | I          | -                | AC-link serial data output. UCB1400 input stream |
| SDATA_IN        | 8         | 0          | 0                | AC-link serial data input. UCB1400 output stream |
| IRQOUT          | 29        | 0          | 0                | Interrupt output                                 |

# Audio codec with touch screen controller and power management monitor

**Table 2:** Pin description...continued Total pin count = 48

| Combal                    |                                                    | T. are a   | Defect           | Description                                                  |
|---------------------------|----------------------------------------------------|------------|------------------|--------------------------------------------------------------|
| Symbol                    | Pin                                                | Туре       | Default<br>state | Description                                                  |
| Audio interface           | (pin cou                                           | nt = 6)    |                  |                                                              |
| MICP                      | 21                                                 | I          | _                | Microphone input                                             |
| MICGND                    | 22                                                 | I          | closed           | Microphone ground switch input                               |
| LINE_IN_L                 | 23                                                 | I          | _                | Line in left channel                                         |
| LINE_IN_R                 | 24                                                 | I          | _                | Line in right channel                                        |
| LINE_OUT_L                | 35                                                 | 0          | driver off       | Line out left channel                                        |
| LINE_OUT_R                | 36                                                 | 0          | driver off       | Line out right channel                                       |
| ADC and touch             | screen i                                           | nterface   | (pin count = 9   | 9)                                                           |
| AD[3:0]                   | 13, 14,<br>15, 16                                  | I          | _                | Analog voltage input                                         |
| TSPX                      | 17                                                 | I/O        | Hi-Z             | Touch screen positive X-plate                                |
| TSMX                      | 18                                                 | I/O        | Hi-Z             | Touch screen negative X-plate                                |
| TSMY                      | 19                                                 | I/O        | Hi-Z             | Touch screen negative Y-plate                                |
| TSPY                      | 20                                                 | I/O        | Hi-Z             | Touch screen positive Y-plate                                |
| ADCSYNC                   | 12                                                 | I          | _                | ADC synchronization pulse                                    |
| GPIO interface            | (pin cour                                          | nt = 10)   |                  |                                                              |
| IO[9:0]                   | 48, 47,<br>46, 45,<br>44, 43,<br>41, 40,<br>39, 37 | I/O        | Input            | General purpose input/output                                 |
| Power and misc            | cellaneou                                          | ıs (pin co | ount = 15)       |                                                              |
| DVDD2,<br>DVDD1           | 9, 1                                               | S          | _                | Digital supply                                               |
| DVSS2, DVSS1              | 7, 4                                               | S          | _                | Digital ground                                               |
| AVDD3,<br>AVDD2,<br>AVDD1 | 38,<br>32,<br>25                                   | S          | _                | Analog supply                                                |
| AVSS3,<br>AVSS2, AVSS1    | 42,<br>33, 26                                      | S          | _                | Analog ground                                                |
| VREFDRV                   | 34                                                 | 0          | _                | Reference voltage for headphone drivers                      |
| VREF                      | 27                                                 | 0          | _                | Reference voltage                                            |
| VADCP                     | 28                                                 | S          | _                | Audio ADC positive reference voltage                         |
| VADCN                     | 31                                                 | S          | _                | Audio ADC negative reference voltage                         |
| VREFBYP                   | 30                                                 | I/O        | Hi-Z             | Reference bypass output/<br>external reference voltage input |

Audio codec with touch screen controller and power management monitor

# 7. Functional description

# 7.1 Functional block diagram



- ig or i uniononal brook diagram

Audio codec with touch screen controller and power management monitor

# 8. AC '97 interface

The UCB1400 implements an AC '97 Revision 2.1 interface. Refer to the *Audio Codec '97 Component Specification Revision 2.1* from Intel.



# 8.1 Clocking

The UCB1400 functions only as a primary codec. As such, it derives its clock internally from an externally attached 24.576 MHz crystal or clock oscillator, and drives a buffered and divided down ( $\frac{1}{2}$ ) clock to its digital companion controller over AC-link under the signal name "BIT CLK".

The beginning of all audio sample packets, or Audio Frames, transferred over AC-link is synchronized to the rising edge of the SYNC signal. SYNC is driven by the AC '97 Controller. The AC '97 Controller takes BIT\_CLK as an input and generates SYNC by dividing BIT\_CLK by 256 and applying some conditioning to tailor its duty cycle. This yields a 48 kHz SYNC signal whose period defines an audio frame. Data is transitioned on AC-link on every rising edge of BIT\_CLK, and subsequently sampled on the receiving side of AC-link on each immediately following falling edge of BIT\_CLK.

#### 8.2 Resetting UCB1400

The UCB1400 recognizes the following types of reset:

- Cold reset: where all UCB1400 logic (registers included) is initialized to its default state. Initiated by bringing RESET LOW for at least 1 μs.
- Warm reset: where the contents of the UCB1400 register set are left unaltered. Initiated by bringing SYNC HIGH for at least 1 µs without BIT CLK.
- Register reset: which only initializes the UCB1400 registers to their default states.
   Initiated by a write to register 0x00.

After signaling a reset to UCB1400, the AC '97 Controller should not attempt to play or capture audio data until it has sampled a "Codec Ready" indication from UCB1400.

Audio codec with touch screen controller and power management monitor

### 8.3 Digital interface

#### 8.3.1 AC-link digital serial interface protocol

The UCB1400 incorporates a 5-pin digital serial interface that links it to the AC '97 Controller. AC-link is a bi-directional, fixed rate, serial PCM digital stream. It handles multiple input, and output audio and modem streams, as well as control register accesses employing a time division multiplexed (TDM) scheme. The AC-link architecture divides each audio frame into 12 outgoing and 12 incoming data streams, each with 20-bit sample resolution. The control and data slots defined by UCB1400 include:

- SDATA\_OUT TAG (output slot 0)
- SDATA\_IN TAG (input slot 0)
- Control (CMD ADDR & DATA) write port (output slots 1, 2)
- Status (STATUS ADDR & DATA) read port (input slots 1, 2)
- PCM L & R DAC playback (output slots 3, 4)
- PCM L & R ADC record (input slots 3, 4)
- GPIO interrupt status (input slot 12)

The AC-link protocol provides for a special 16-bit time slot (Slot 0) wherein each bit conveys a valid tag for its corresponding time slot within the current audio frame. A 1 in a given bit position of slot 0 indicates that the corresponding time slot within the current audio frame has been assigned to a data stream, and contains valid data.

SYNC remains HIGH for a total duration of 16 BIT\_CLKs at the beginning of each audio frame. The portion of the audio frame where SYNC is HIGH is defined as the Tag Phase. The remainder of the audio frame where SYNC is LOW is defined as the "Data Phase". Additionally, for power savings, all clock, sync, and data signals can be halted. UCB1400 is implemented as a static design to allow its register contents to remain intact when entering a power savings mode.



9397 750 09611

**Product data** 

Audio codec with touch screen controller and power management monitor

#### 8.3.2 AC-link audio output frame (SDATA OUT)

The audio output frame data streams correspond to the multiplexed bundles of all digital output data targeting UCB1400's DAC inputs, and control registers. Each audio output frame supports up to 12 20-bit outgoing data time slots. Slot 0 is a special reserved time slot containing 16 bits which are used for AC-link protocol infrastructure.

**Slot 0: TAG:** Within slot 0, the first bit is a global bit (SDATA\_OUT slot 0, bit 15) which flags the validity for the entire audio frame. If the 'Valid Frame' bit is a 1, this indicates that the current audio frame contains at least one slot time of valid data. The next 12 bit positions sampled by UCB1400 indicate which of the corresponding 12 time slots contain valid data. In this way, data streams of differing sample rates can be transmitted across AC-link at its fixed 48 kHz audio frame rate.

Figure 6 illustrates the time slot based AC-link protocol. (Note that Bits 1 and 0 of slot 0 tag phase are used for primary/secondary codec addressing as described in Section 8.4.



A new audio output frame begins with a LOW-to-HIGH transition of SYNC. SYNC is synchronous to the rising edge of BIT\_CLK. On the immediately following falling edge of BIT\_CLK, the UCB1400 samples the assertion of SYNC. This falling edge marks the time when both sides of AC-link are aware of the start of a new audio frame. On the next rising of BIT\_CLK, the AC '97 Controller transitions SDATA\_OUT into the first bit position of slot 0 (Valid Frame bit). Each new bit position is presented to AC-link on a rising edge of BIT\_CLK, and subsequently sampled by UCB1400 on the following falling edge of BIT\_CLK. This sequence ensures that data transitions, and subsequent sample points for both incoming and outgoing data streams are time aligned.

Audio codec with touch screen controller and power management monitor



SDAT\_OUT's composite stream is MSB justified (MSB first) with all non-valid slots' bit positions stuffed with 0s by the AC '97 Controller. If there are less than 20 valid bits within an assigned and valid time slot, the AC '97 Controller always stuffs all trailing non-valid bit positions of the 20-bit slot with 0s.

**Slot 1: Command address port:** The command port is used to control features, and monitor status (see Section 8.3.3 "AC-link audio input frame (SDATA\_IN)", Slots 1 and 2) for AC '97 functions including, but not limited to, sample rate, codec configuration, and power management.

The control interface architecture supports up to 64 16-bit read/write registers, addressable on even byte boundaries, and reserves support for 64 odd addresses, as described in *AC '97 2.1 Component Specification Appendix D*. Only the even registers (00h, 02h, etc.) are currently defined, odd register (01h, 03h, etc.) accesses are reserved.

Note that shadowing of the control register file on the AC '97 Controller is an option left open to the implementation of the AC '97 Controller. UCB1400's control register file is readable as well as writable to provide more robust testability.

Audio output frame slot 1 communicates control register address, and write/read command information to the UCB1400.

Command Address Port bit assignments are:

- Bit(19) Read/write command (1 = read, 0 = write).
- Bit(18:12) Control register index (64 16-bit locations, addressed on even byte boundaries)
- Bit(11:0) Reserved (stuffed with 0s)

The first bit (MSB) sampled by UCB1400 indicates whether the current control transaction is a read or a write operation. The following 7 bit positions communicate with the targeted control register address. The trailing 12 bit positions within the slot are reserved and must be stuffed with 0s by the AC '97 Controller.

Audio codec with touch screen controller and power management monitor

**Slot 2: Command data port:** The command data port is used to deliver 16-bit control register write data in the event that the current command port operation is a write cycle (as indicated by Slot 1, bit 19).

- Bit(19:4) Control Register Write Data (stuffed with 0s if current operation is a read).
- Bit(3:0) Reserved (stuffed with 0s)

If the current command port operation is a read, then the entire slot time must be stuffed with 0s by the AC '97 Controller.

**Slot 3: PCM playback left channel:** Audio output frame slot 3 is the composite digital audio left playback stream. Typically, this slot is composed of standard PCM (.wav) output samples digitally mixed (on the AC '97 Controller or host processor) with music synthesis output samples. If a sample stream of resolution less than 20 bits is transferred, the AC '97 Controller must stuff all trailing non-valid bit positions within this time slot with 0s.

**Slot 4: PCM playback right channel:** Audio output frame slot 4 is the composite digital audio right playback stream. Typically, this slot is composed of standard PCM (.wav) output samples digitally mixed (on the AC '97 Controller or host processor) with music synthesis output samples. If a sample stream of resolution less than 20 bits is transferred, the AC '97 Controller must stuff all trailing non-valid bit positions within this time slot with 0s.

**Slots 5 through 12:** All other audio output frame slots are ignored by the UCB1400.

#### 8.3.3 AC-link audio input frame (SDATA\_IN)

The audio input frame data streams correspond to the multiplexed bundles of all digital input data targeting the AC '97 Controller. As is the case for audio output frame, each AC-link audio input frame consists of 12, 20-bit time slots. Slot 0 is a special reserved time slot containing 16 bits, which are used for AC-link protocol infrastructure.

**Slot 0: TAG:** Within slot 0, the first bit is a global bit (SDATA\_IN slot 0, bit 15) which flags whether UCB1400 is in the 'Codec Ready' state or not. If the 'Codec Ready' bit is a 0, this indicates that UCB1400 is not ready for normal operation. This condition is normal following the deassertion of power-on reset, for example, while UCB1400's voltage references settle. When the AC-link 'Codec Ready' indicator bit is a logic 1, it indicates that the AC-link and UCB1400 control and status registers are in a fully operational state. The AC '97 Controller must further probe the Power-down Control/Status Register (0x26) to determine exactly which subsections, if any, are ready.

Prior to any attempts at putting UCB1400 into operation, the AC '97 Controller should poll the first bit in the audio input frame (SDATA\_IN slot 0, bit 15) for an indication that the UCB1400 has gone 'Codec Ready'. Once the UCB1400 is sampled 'Codec Ready' then the next 12 bit positions sampled by the AC '97 Controller indicate which of the corresponding 12 time slots are assigned to input data streams, and that they contain valid data. Figure 8 illustrates the time slot based AC-link protocol.

Audio codec with touch screen controller and power management monitor



A new audio input frame begins with a LOW-to-HIGH transition of SYNC. SYNC is synchronous to the rising edge of BIT\_CLK. On the immediately following falling edge of BIT\_CLK, UCB1400 samples the assertion of SYNC. This falling edge marks the time when both sides of AC-link are aware of the start of a new audio frame. On the next rising edge of BIT\_CLK, UCB1400 transitions SDATA\_IN into the first bit position of slot 0 ('Codec Ready' bit). Each new bit position is presented to AC-link on a rising edge of BIT\_CLK, and subsequently sampled by the AC '97 Controller on the following falling edge of BIT\_CLK. This sequence ensures that data transitions and subsequent sample points for both incoming and outgoing data streams are time aligned.



SDATA\_IN's composite stream is MSB justified (MSB first) with all non-valid bit positions (for assigned and/or unassigned time slots) stuffed with 0s by the UCB1400. SDATA\_IN data is sampled on the falling edges of BIT\_CLK.

Audio codec with touch screen controller and power management monitor

**Slot 1: Status address port:** The status port is used to monitor status for UCB1400 functions including, but not limited to, codec settings and power management.

Audio input frame slot 1's stream echoes the control register index, for historical reference, for the data to be returned in slot 2. (Assuming that slots 1 and 2 had been tagged 'valid' by UCB1400 during slot 0.)

Status address port bit assignments are:

- Bit(19) Reserved (stuffed with 0s)
- Bit(18:12) Control register index (echo of register index for which data is being returned)
- Bit(11:2) SLOTREQ bits: Only bits 11 and 10 (PCM L & R) shall be used by UCB1400. All unused bits shall be stuffed with 0s.
- Bit(1, 0) Reserved (stuffed with 0s)

The first bit (MSB) generated by UCB1400 is always stuffed with a 0. The following 7 bit positions communicate the associated control register address, the next 10 bits are the SLOTREQ bits, two of which (bits 11 and 10) are used by UCB1400 to request data using the variable sample rate signaling protocol as defined in the *AC '97 Component Specification*. The trailing 2 bit positions are stuffed with 0s by UCB1400.

**Slot 2: Status data port:** The status data port delivers 16-bit control register read data.

- Bit(19:4) Control register read data (stuffed with 0s if tagged 'invalid' by UCB1400)
- Bit(3:0) Reserved (stuffed with 0s)

If slot 2 is tagged invalid by UCB1400, then the entire slot will be stuffed with 0s by UCB1400.

**Slot 3: PCM record left channel:** Audio input frame slot 3 is the left channel output of UCB1400's input MUX, post-ADC. The UCB1400's ADCs are implemented to support 20-bit resolution. UCB1400 ships out its ADC output data (MSB first) to fill out its 20-bit time slot.

**Slot 4: PCM record right channel:** Audio input frame slot 4 is the right channel output of UCB1400's input MUX, post-ADC. The UCB1400's ADCs are implemented to support 20-bit resolution. UCB1400 ships out its ADC output data (MSB first) to fill out its 20-bit time slot.

**Slot 12: GPIO status:** Audio output frame slot 12 is used to carry modem GPIO input data. Table 3 shows the definition by *AC '97 Component Specification*. The UCB1400 does not make use of slot 12 to report its IO pin status. It only uses the GPIO\_INT as an optional means (when the GIEN bit is set in the Feature CSR1 register) to signify an interrupt event (in addition to pin IRQOUT).

#### Audio codec with touch screen controller and power management monitor

Table 3: Slot 12 definition

| Bit  | GPIO       | Name         | Sense  | Description                                                               |
|------|------------|--------------|--------|---------------------------------------------------------------------------|
| 19-4 | GPIO[15:0] |              | in/out | Modem GPIO as defined by the <i>Intel</i> AC '97 Component Specification. |
| 3-1  |            | Vendor rsrvd |        | Vendor optional.                                                          |
| 0    |            | GPIO_INT     | in     | GPIO_INT (uses same logic as wake-up event)                               |

Slots 5 through 11: All other audio input frame slots shall be stuffed with 0s by the UCB1400.

#### 8.3.4 AC-link low power mode

The AC-link signals can be placed in a low power mode. When the UCB1400's PR4 bit is set to '1' in the Power-down status and control register (0x26), both BIT\_CLK and SDATA\_IN will be brought to, and held at, a logic LOW voltage level.



BIT\_CLK and SDATA\_IN are transitioned low immediately following the decode of the write to Register 0x26 with PR4. When the AC '97 Controller driver is at the point where it is ready to program the AC-link into its low power mode, slots (1 and 2) **are assumed to be** the only valid stream in the audio output frame.

The AC '97 Controller should also drive SYNC and SDATA\_OUT LOW after programming UCB1400 AC '97 to this low power, halted mode. The AC '97 Controller is required to drive and keep SYNC and SDATA\_OUT LOW in this low power, halted mode.

Once the UCB1400 has been instructed to halt BIT\_CLK, a special 'wake-up' protocol must be used to bring the AC-link to the active mode since normal audio output and input frames cannot be communicated in the absence of BIT\_CLK.

Audio codec with touch screen controller and power management monitor

Waking up the AC-link: There are two methods for bringing the AC-link out of a low power, halted mode. Regardless of the method, it is the AC '97 Controller that performs the wake-up task.

AC-link protocol provides for a 'Cold AC '97 Reset', and a 'Warm AC '97 Reset'. The current power-down state would ultimately dictate which form of AC '97 reset is appropriate. Unless a 'cold' or 'register' reset (a write to the Reset register) is performed, wherein the UCB1400 registers are initialized to their default values, registers are required to keep state during all power-down modes.

Once powered down, re-activation of the AC-link via re-assertion of the SYNC signal must not occur for a minimum of four audio frame times following the frame in which the power-down was triggered. When AC-link powers-up, it indicates readiness via the Codec Ready bit (input slot 0, bit 15).

**Cold AC '97 reset:** A cold reset is achieved by asserting RESET for the minimum specified time. By driving RESET LOW, all UCB1400 control registers will be initialized to their default power-on reset values. BIT\_CLK and SDATA\_OUT will be activated, or re-activated as the case may be. RESET is an asynchronous input to the UCB1400.

Warm AC '97 reset: A warm AC '97 reset will re-activate the AC-link without altering the current AC '97 register values. A warm reset is signaled, in the absence of BIT\_CLK, by driving SYNC HIGH for a minimum of 1 μs.

Within normal audio frames, SYNC is a synchronous input to the UCB1400. However, in the absence of BIT\_CLK, SYNC is treated as an asynchronous input used in the generation of a warm reset to the UCB1400.

The UCB1400 **must not** respond with the activation of BIT\_CLK until SYNC has been sampled LOW again by the UCB1400. This will preclude the false detection of a new audio frame.

#### 8.4 Accessing the UCB1400

The UCB1400 supports only primary codec configuration. Typically, the UCB1400 expects a 24.576 MHz crystal across the XTL\_IN and XTL\_OUT pins. Alternatively, an external 24.576 MHz clock can be applied to XTL\_IN.

Table 4: AC-link audio output frame slot 0 bit allocation

| Bit  | Description                                                       |
|------|-------------------------------------------------------------------|
| 15   | Frame valid                                                       |
| 14   | Slot 1 valid command address bit (primary codec only)             |
| 13   | Slot 2 valid command data bit (primary codec only)                |
| 12-3 | Slot 3-12 valid bits as defined by AC '97 Component Specification |
| 2    | Reserved (set to 0)                                               |
| 1-0  | 2-bit codec ID field                                              |
|      | 00 reserved for primary                                           |
|      | 01, 10, 11 indicate secondary                                     |

9397 750 09611

**Product data** 

Audio codec with touch screen controller and power management monitor

In order for the AC '97 Digital Controller to access the UCB1400, the 2-bit Codec ID field (chip select) (LSBs of Output Slot 0) must be set to '0' (see Table 4). The UCB1400 shall monitor the Frame Valid, Slot 1 Valid Command Address, Slot 2 Valid Command Data and Codec ID bits, and respond only if properly accessed by the AC '97 Digital Controller, as illustrated in Table 5. Note that although SLOTREQ bits reside in slot 1, they have validity independent of the tag bit for Valid Slot 1 Address. The UCB1400 shall only set SDATA\_IN tag bits for Slot 1 (Address) and Slot 2 (Data) to '1' when returning valid data from a previous register read, regardless of the validity of SLOTREQ bits (see also Section 8.5).

Table 5: UCB1400 response to AC '97 digital controller access

| Function                                                                                                              | Slot 0, bit 15<br>(Valid frame) | Slot 0, bit 14<br>(Valid Slot 1<br>address) | Slot 0, bit 13<br>(Valid Slot 2<br>data) | Slot 0, bits 1-0<br>(codec ID) | Action                                                          |
|-----------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------------------|------------------------------------------|--------------------------------|-----------------------------------------------------------------|
| AC '97 digital controller primary read frame N, SDATA_OUT                                                             | 1                               | 1                                           | 0                                        | 00                             | AC '97 controller reads UCB1400 register                        |
| UCB1400 status frame N+1, in response to AC '97 digital controller primary read frame N, SDATA_IN                     | 1                               | 1                                           | 1                                        | 00                             | UCB1400 returns register status                                 |
| AC '97 digital controller primary write frame N, SDATA_OUT                                                            | 1                               | 1                                           | 1                                        | 00                             | AC '97 controller<br>writes UCB1400<br>register                 |
| UCB1400 status frame N+1, in response to AC '97 digital controller primary write frame N, SDATA_IN                    | 1                               | 0                                           | 0                                        | 00                             | UCB1400 writes<br>register internally<br>and returns<br>nothing |
| AC '97 digital controller secondary read or write frame N, SDATA_OUT                                                  | 1                               | 0                                           | 0                                        | 01, 10 or 11                   | AC '97 controller reads or writes secondary codec               |
| UCB1400 status frame N+1,<br>in response to AC '97 digital<br>controller secondary read or write<br>frame N, SDATA_IN | 1                               | 0                                           | 0                                        | 00                             | UCB1400 ignores commands and returns nothing                    |

**Product data** 

Audio codec with touch screen controller and power management monitor

## 8.5 Variable sample rate signaling protocol

The AC-link is defined for a fixed transfer rate of 48 kHz. To support the diverse sample rates, UCB1400 implements the Variable Sample Rate Signaling Protocol of the *AC '97 Component Specification*:

- To control the AC '97 Controller to input a rate other than 48 kHz, the UCB1400 uses the tag bit for slot 3 and 4 (PCM L & R) to indicate whether valid data is present or not.
- To control the AC '97 Controller to output a rate other than 48 kHz, the UCB1400 uses the active-low SLOTREQ bit for slot 3 and slot 4 (PCM L & R) to indicate whether it needs data from the AC '97 Controller.

#### 8.5.1 SLOTREQ protocol

To control the AC '97 Controller to output a rate other than 48 kHz, the UCB1400 examines its sample rate control registers, the state of its FIFOs, and the incoming SDATA\_OUT tag bits at the beginning of each audio output frame to determine which SLOTREQ bits to set active (LOW). SLOTREQ bits asserted during the current audio input frame signal which active output slots require data from the AC '97 Digital Controller in the next audio output frame. An active output slot is defined as any slot supported by UCB1400 that is not in a power-down state.

In case of UCB1400, the only SLOTREQ bits used are that for slot 3 and slot 4 request (bits 11 and 10 of input slot 1). SLOTREQ bits for all other slots shall be stuffed with 0s by UCB1400. Note that although SLOTREQ bits reside in slot 1, their validity does not depend on the tag bit for Valid Slot 1 Address (see also Section 8.4).

# 8.6 Wake-up support

Pressing the touch screen is an example of events that might need to wake-up the host CPU that has suspended into a low power state. Figure 11 shows the AC Link power-down/power-up sequence. The UCB1400 powers down the AC Link subsequent to its PR4 bit being programmed to 1. When enabled to wake on, e.g., a touch screen event, a wake event causes the UCB1400 to transition IRQOUT from LOW to HIGH. The system controller can use this information as a signal to wake up. Subsequently, the first thing that the device driver must do to reestablish communications with the UCB1400 is to command the AC '97 Digital Controller to execute a warm reset to the AC Link. Alternatively, if the GIEN bit in the Feature CSR1 register (0x6A) is set, a wake event will cause the UCB1400 to transition its SDATA\_IN from LOW to HIGH. The UCB1400 shall keep SDATA\_IN HIGH until it has sampled SYNC having gone HIGH, and then LOW.

Audio codec with touch screen controller and power management monitor



Before enabling wake-up via IRQOUT or GIEN bit, the UCB1400 must be enabled for interrupt by setting the appropriate bits in the Positive INT Enable register (0x5E) and Negative INT Enable register (0x60). The INT Clear/Status register (0x62) should then be cleared of any previous interrupts before going to low-power mode.

#### 8.7 Test modes

AC '97 Component Specification defines two test modes. One is for ATE in-circuit test, and the other if for vendor-specific tests. The UCB1400 enters the ATE in-circuit test mode if SDATA\_OUT is sampled HIGH at the trailing edge of RESET. The UCB1400 enters the vendor-specific test mode when coming out of reset if SYNC is HIGH. These cases will never occur during standard operating conditions. Regardless of the test mode, the AC '97 Controller must issue a cold reset to resume normal operation of the UCB1400.

#### 8.7.1 ATE in-circuit test mode

When the UCB1400 is placed in the ATE test mode, its digital AC-link outputs (i.e., BIT\_CLK and SDATA\_IN) shall be driven to a high impedance state. This allows ATE in-circuit testing of the AC '97 Controller.

#### 8.7.2 Vendor-specific test mode

When the UCB1400 is placed in the vendor-specific test mode, the Test Control register (Index 0x6E) determines the kind of tests to be performed. Refer to Section 12 "Register definition" for details.

Audio codec with touch screen controller and power management monitor

# 8.8 General purpose IOs



The UCB1400 has 10 programmable digital input/output (I/O) pins. These pins can be independently programmed as input or output using the IOD[9:0] bits in the IO Direction Register (0x5C). The output data is determined by the content of the IO[9:0] bits in the IO Data Register (0x5A), while the actual status of these pins can be read from the same register bits.

The data on the IO[9:0] pins are fed into the interrupt control block, where they can generate an interrupt on the rising and/or falling edge of these signals.

## 8.9 Interrupt generation

The UCB1400 contains a programmable interrupt control block, which can generate an interrupt for a 0-to-1 and/or 1-to-0 transition on one or more of the IO[9:0] pins, the audio overload detection, the ADC Ready signal, and the TSPX and TSMX signals.



9397 750 09611 Product data © Koninklijke Philips Electronics N.V. 2002. All rights reserved.

Audio codec with touch screen controller and power management monitor

The interrupt generation mode is set by the Positive INT Enable Register (0x5E) and Negative INT Enable Register (0x60). The actual interrupt status of each signal can be read from the INT Clear/Status Register (0x62). The interrupt status is cleared whenever a '1' is written in the INT Clear/Status Register (0x62) for the corresponding bit.

The interrupt controller is implemented asynchronously. This provides the possibility to generate interrupts when the BIT\_CLK is stopped, e.g., an interrupt can be generated in power-down mode when the touch screen is pressed or when the state of one of the IO pins changes.

The IRQOUT pin presents the 'OR' function of all interrupt status bits and can be used to give an interrupt to the system controller.

When the GIEN bit of the Feature Control/Status Register 1 (0x6A) is set, the IRQOUT signal is communicated to the AC Link by means of:

- GPIO\_INT bit of input slot 12 when BIT\_CLK is on.
- Rising SDATA\_IN when BIT\_CLK is off.

Audio codec with touch screen controller and power management monitor

# 9. Audio codec



# 9.1 ADC analog front-end

The analog front-end of the UCB1400 consists of one stereo ADC with a selector in front of it. Using this selector, one can either select the microphone input with a dedicated Low Noise Amplifier (LNA), or the line input with a Programmable Gain Amplifier (PGA). Via appropriate AC '97 register settings, the following modes can be supported:

- Standby mode: all PGAs, LNA and ADCs are powered down.
- Stereo line in mode: the PGAs are used, and the LNA is powered down.
- Microphone mode: the PGAs and right channel ADC are powered down, and MICGND switch is on. The mono microphone signal can be sent to both left and right input of the decimation filter via a MUX in front of the decimation input.
- One line-in and one microphone mode: the left PGA is powered down.

Audio codec with touch screen controller and power management monitor

#### 9.1.1 Line inputs

The analog front-end of the UCB1400 consists of two stereo ADCs with a programmable gain stage. The full scale input voltage of the line input path is programmable in 1.5 dB steps independently for the left and right channels by setting the GL[3:0] and GR[3:0] bits in the Record Gain Register (0x1C).

#### 9.1.2 Microphone input

The UCB1400 audio codec input path accepts microphone signals via a DC blocking capacitor. The 'ground' side of the microphone is either connected to the analog ground (AV $_{SS}$ ) or to the MICGND pin of the UCB1400. The latter will decrease the current consumption of active microphones, since the MICGND pin is made Hi-Z when the microphone input is not selected (SL = LINE\_IN\_L in Record Select register (0x1A)).

The LNA gain can be set to 0 or 20 dB via the 20 dB bit in the MIC Volume register (0x0E). Additional gain in 1.5 dB steps is possible via the GL[3:0] in the Record Gain register (0x1C).



#### 9.1.3 Decimation filter

The decimation from 128 fs is performed in two stages. The first stage realizes  $\sin(x)/x$  characteristics with decimation factor of 16. The second stage consists of 3 half-band filters, each decimating by a factor of 2. The filter characteristics are shown in Table 6.

Table 6: Decimation filter characteristics

| Item             | Condition    | Value (dB) |
|------------------|--------------|------------|
| Pass-band ripple | 0 to 0.45 fs | ±0.015     |
| Stop band        | > 0.55 fs    | -60        |
| Dynamic range    | 0 to 0.45 fs | > 135      |

9397 750 09611 Product data

Audio codec with touch screen controller and power management monitor

Two bits in the Feature Control/Status Register 1 (0x6A) provide control over DC filtering:

- DC bit: controls the DC filter before the decimator used to compensate the DC offset is added in the ADC to remove idle tones from the audio band.
- HIPS bit: controls the DC filter at the output of the decimation filter.

#### 9.1.4 Overload detection

An overload detection circuit will inform the user whenever the input voltage exceeds the maximum input voltage, which will lead to a high distortion. In that case, the OVFL bit in the Feature Control/Status Register 1 (0x6A) is set. In addition, an interrupt is generated on the IRQOUT pin of the UCB1400 whenever the **OVLP bit** or the **OVLN bit** is set in the Positive and/or Negative INT Enable Registers.

### 9.2 Interpolation filter (DAC)

The digital interpolation filter interpolates from 1 fs to 128 fs by means of a cascade of FIR filters. The filter characteristics are shown in Table 7.

**Table 7: Interpolation filter characteristics** 

| Item             | Condition    | Value (dB) |
|------------------|--------------|------------|
| Pass-band ripple | 0 to 0.45 fs | ±0.025     |
| Stop band        | > 0.55 fs    | -65        |
| Dynamic range    | 0 to 0.45 fs | > 135      |

### 9.2.1 DSP features

The UCB1400 supports the following DSP (Digital Sound Processing) features through the Feature Control/Status register 1 (0x6A):

- Tone control: Bass Boost (BB[3:0]) and Treble Boost (TR[1:0])
- Flat/Minimum/Maximum setting for bass and treble boost (M[1:0])
- De-emphasis control (DE bit)

In addition, the UCB1400 supports volume control and soft muting via the Master Volume register (0x02):

- Master volume control: The output level can be attenuated in 1.5 dB steps down to –94.5 dB independently for the left and right channels via the Master Volume Register (0x02).
- Mute: The output is muted when the MM bit in the Master Volume Register is set.
   Muting the DAC will result in a cosine roll-off soft mute, using 128 samples in the normal mode: this results in 3 ms at fs = 44.1 kHz.

#### 9.2.2 Noise shaper

The 3rd-order noise shaper operates at 128 fs. It shifts in-band quantization noise to frequencies well above the audio band. This noise shaping technique enables high signal-to-noise ratios to be achieved. The noise shaper output is converted into an analog signal using a Filter Stream Digital-to-Analog Converter (FSDAC).

**Product data** 

Audio codec with touch screen controller and power management monitor

#### 9.2.3 Filter stream DAC

The FSDAC is a semi-digital reconstruction filter that converts the 1-bit data stream of the noise shaper to an analog output voltage. The filter coefficients are implemented as current sources and are summed at virtual ground of the output operational amplifier. In this way, very high signal-to-noise performance and low clock jitter sensitivity is achieved. A post-filter is not needed due to the inherent filter function of the DAC. On-board amplifiers convert the FSDAC output current to an output voltage signal capable of driving a line output. The output voltage of the FSDAC scales proportionally with the power supply voltage.

#### 9.2.4 Headphone driver

The headphone driver a reference output that acts as the virtual ground. This allows direct connection to a stereo headphone without the use of external DC blocking capacitors. The headphone driver is enabled when HPEN is set to '1' in the Feature Control/Status Register 1 (0x6A).

The headphone driver is equipped with a short circuit protection on each of the LINE\_OUT\_L, LINE\_OUT\_R and VREFDRV output. When HPEN = 1, the short circuit protection circuit will inform the user in case the limiter is activated, e.g., in case of short circuit, by setting the corresponding bit (CLPL, CLPR or CLPG) in the Extra Interrupt register (0x70). In addition, an interrupt is generated on the IRQOUT pin of UCB1400 whenever the CLPP or CLPN bit is set in the Positive and/or Negative INT Enable Registers. In that case, the CPLS bit will be set in the INT Clear/Status register (index 0x62). The user can subsequently examine the Extra Interrupt register (0x70) to determine the source of the short circuit.



Audio codec with touch screen controller and power management monitor

## 9.3 Loopback mode

The audio codec incorporates a loopback mode, in which codec input path and output path are connected in series. It is activated when the LPBK bit in the General Purpose register (0x20) set. The loopback internally connects the digital output from the decimator of the ADC to the digital input of the Interpolator of the DAC, allowing for codec testing without the use of the AC Link.

### 9.4 PLL and sample rates

The audio sample rate is derived from the 24.576 MHz crystal clock for 8, 12, 16, 24, 32, and 48 kHz sample rates, and from the built-in PLL for 11.025, 22.05 and 44.1 kHz sample rates. The ADC and DAC can run at independent sample rates and are controlled by the ADC and DAC Sample Rate registers (0x32 and 0x2C).

#### 9.5 Power-down modes

The audio input and output paths can be powered down independently; the input path is powered down when the PR0 bit in the Power-down Control/Status register (0x26) is set. The output path is disabled when the PR1 bit of the same register is set. This provides the user the means to reduce the current consumption of UCB1400 if one part of the audio codec is not used in the application. When both the input and output paths are disabled, the PR3 bit of the same register can also be set to turn off the audio reference to further reduce power consumption.

If the Smart Low Power bits (SLP0 and SLP1) are set in the Feature Control/Status Register 2 (0x6C), the UCB1400 will power down unused blocks in the audio ADC analog front end and the PLL in a smart way, ensuring the lowest power consumption in each audio operating mode.

Audio codec with touch screen controller and power management monitor

## 10. Touch screen interface

#### 10.1 Universal touch screen matrix

The UCB1400 contains a universal touch screen interface for 4-wire resistive touch screen, capable of performing position, pressure and plate resistance measurements. In addition, the touch screen can be programmed to generate interrupts when the touch screen is pressed. The last mode is also active when the UCB1400 is set in the stand-by mode.



The touch screen interface connects to the touch screen by four wires: TSPX, TSMX, TSPY and TSMY. Each of these pins can be programmed to be floating, powered or grounded in the touch screen switch matrix. The setting of each touch screen pin is programmable by the PXP, MXP, PYP, MYP and PXG, MYG, PYG, MYG bits in the touch screen control register. Possible conflicting settings (grounding and powering of a touch screen pin at the same time) are detected by the UCB1400. In that case, the UCB1400 will ground the touch screen pin.

Each of the four touch screen signals can be selected as input for the built-in 10-bit ADC, which is used to determine the voltage on the selected touch screen pin in position measurement mode. In addition, the UCB1400 can monitor touch screen current via an internal 1 k $\Omega$  resistor that can act as the input to the 10-bit ADC in pressure or plate resistance measurement mode. The flexible switch matrix and the multi-functional touch screen bias circuit enable the user of the UCB1400 to set each desired touch screen configuration.

9397 750 09611 Product data © Koninklijke Philips Electronics N.V. 2002. All rights reserved.

Audio codec with touch screen controller and power management monitor

The UCB1400's internal voltage reference ( $V_{ref}$ ) acts as the reference voltage for the touch screen bias circuitry. This makes the touch screen biasing independent of supply voltage and temperature variations. Four low pass filters, one on each touch screen terminal, are built in to minimize the noise coupled from the LCD into the touch screen signals. An LCD typically generates large noise glitches on the touch screen, since they are closely coupled.

The setting of the touch screen bias circuitry and the ADC multiplexer is determined by the setting of TM[1:0] in the touch screen control register according to Table 8.

Table 8: Touch screen mode selection

| TM[1:0] | Selected mode | Touch screen bias source     | ADC multiplexer setting      |
|---------|---------------|------------------------------|------------------------------|
| 00      | Interrupt     | Resistor to AV <sub>DD</sub> | Defined by AI[2:0]           |
| 01      | Pressure      | Touch screen bias circuit    | Touch screen current monitor |
| 10      | Position      | Touch screen bias circuit    | Defined by AI[2:0]           |
| 11      | Position      | Touch screen bias circuit    | Defined by AI[2:0]           |

# 10.2 Operational modes

The UCB1400 supports three modes of touch screen measurements: position, pressure, and plate resistances. Additionally, an interrupt mode is provided for detection of touch events.

#### 10.2.1 Position measurement



Two position (X, Y) measurements are needed to determine the location of the pressed spot. The X plate is biased during the X position measurement and the voltage on one or both Y terminals (TSPY, TSMY) is measured. The circuit can be represented by a potentiometer, with the TSPY and/or TSMY electrode being the 'wiper'. The measured voltage on the TSPY/TSMY terminal is proportional to the X position of the pressed spot of the touch screen.

In the Y position mode, the X plate and Y plate terminals are interchanged, thus the Y plate is biased and the voltage on the TSPX and/or TSMX terminal is measured.

Audio codec with touch screen controller and power management monitor

#### 10.2.2 Pressure measurement



The pressure applied to the touch screen can be determined. In fact, the contact resistance between the X and Y plates is measured, which is a good indication of the size of the pressed spot and the applied pressure. A soft stylus, e.g., a finger, leads to a rather large contact area between the two plates when a large pressure is applied. A hard stylus, e.g., a pen, leads to less variation in measured contact resistance since the contact area is rather small.

One plate is biased at one or both terminals during this pressure measurement, whereas the other plate is grounded, again on one or both terminals. The current flowing through the touch screen is a direct indication for the resistance between both plates. A compensation for the series resistance, formed by the touch screen plates and the internal 1  $k\Omega$  resistance of the UCB1400 will improve the accuracy of this measurement.

Audio codec with touch screen controller and power management monitor

#### 10.2.3 Plate resistance measurement



The plate resistance of a touch screen varies a lot due to processing spreads. Knowing the actual plate resistance makes it possible to compensate for the plate resistance effects in the pressure resistance measurements. Secondly, the plate resistance decreases when two or more spots on the touch screen are pressed. In that case, a part of one plate, e.g., the X plate, is shorted by the other plate, which decreases the actual plate resistance.

The plate resistance measurement is executed in the same way as the pressure resistance measurement. In this case, only one of the two plates is biased, and the other plate is kept floating. The current through the connected plate is again a direct indication of the connected resistance.

#### 10.2.4 Interrupt mode



9397 750 09611

**Product data** 

© Koninklijke Philips Electronics N.V. 2002. All rights reserved.

Audio codec with touch screen controller and power management monitor

In addition to the measurements made above, the touch screen can also act as an interrupt source. In this mode, the X plate of the touch screen has to be powered, and the Y plate has to be grounded. In this case, the touch screen is not biased by the active touch screen bias circuit, but by a resistor to AV<sub>DD</sub>. This configuration simply biases the touch screen and the UCB1400 does not consume power unless the touch screen is touched. The voltage on the X plate terminals drops if the screen is pressed. This voltage drop is detected by Schmitt trigger circuits, of which the outputs are connected to the interrupt control block. A touch screen interrupt is generated either when the touch screen is pressed (falling edge enabled) or when the touch screen is released (rising edge enabled), which can be used to activate the system around the UCB1400 to start a touch screen readout sequence. The internal Schmitt trigger circuits are connected to the TSPX and TSMX signals after the built-in low-pass filters. This reduces the number of spurious interrupts, due to the coupling between the LCD screen and the touch screen sensors.

#### 10.2.5 Mode summary

Table 9: Measurement mode summary

| Touch screen measurement    | PXP | PXG | MXP | MXG | PYP | PYG | MYP | MYG | BIAS | TM | Al     |
|-----------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|----|--------|
| X position <sup>[1]</sup>   | 1   | 0   | 0   | 1   | 0   | 0   | 0   | 0   | 1    | 2  | 2 or 3 |
| Y position <sup>[1]</sup>   | 0   | 0   | 0   | 0   | 1   | 0   | 0   | 1   | 1    | 2  | 0 or 1 |
| Pressure - 1 <sup>[2]</sup> | 1   | 0   | 1   | 0   | 0   | 1   | 0   | 1   | 1    | 1  | Any    |
| Pressure - 2 <sup>[2]</sup> | 1   | 0   | 0   | 0   | 0   | 1   | 0   | 0   | 1    | 1  | Any    |
| Pressure - 3 <sup>[2]</sup> | 0   | 0   | 0   | 1   | 1   | 0   | 0   | 0   | 1    | 1  | Any    |
| Pressure - 4 <sup>[2]</sup> | 0   | 0   | 1   | 0   | 0   | 0   | 0   | 1   | 1    | 1  | Any    |
| Pressure - 5 <sup>[2]</sup> | 0   | 1   | 0   | 0   | 0   | 0   | 1   | 0   | 1    | 1  | Any    |
| X plate resistance          | 1   | 0   | 0   | 1   | 0   | 0   | 0   | 0   | 1    | 1  | Any    |
| Y plate resistance          | 0   | 0   | 0   | 0   | 1   | 0   | 0   | 1   | 1    | 1  | Any    |
| Interrupt                   | 1   | 0   | 1   | 0   | 0   | 1   | 0   | 1   | 0    | 0  | Any    |

<sup>[1]</sup> For X and Y position measurements, (PXP, PXG, PYP, PYG) can be swapped with (MXP, MXG, MYP, MYG) to get readings reversed in direction.

**Product data** 

<sup>[2]</sup> For pressure measurements, (PXP, PXG, PYP, PYG) can be swapped with (MXP, MXG, MYP, MYG) to get the same readings with current flowing in the opposite direction.

Audio codec with touch screen controller and power management monitor

### 11. 10-bit ADC

The UCB1400 includes a 10-bit successive approximation analog-to-digital converter (ADC) with built-in track-and-hold circuitry, and an analog multiplexer to select one of the four analog inputs (AD0-3), the four touch screen inputs (TSPX, TSMX, TSPY, TSMY) or the current of the touch screen bias circuit. The analog multiplexer contains four resistive dividers to attenuate the high voltages on the AD0-3 inputs to the ADC input range.



The ADC is controlled through the AC '97 interface, but the UCB1400 contains internal logic to ease the control of the ADC and to minimize the number of AC '97 frame read/write actions.

The ADC is activated by the AE bit in the ADC Control register (0x66). The ADC circuitry, including the track and hold circuitry does not consume any power as long as this bit is reset. The analog input multiplexer is controlled by the AI[2:0] bits and the ADC is actually started with the AS bit in the ADC Control register (0x66).

A complete ADC control sequence consists of several phases. First the ADC has to be enabled; secondly, the input selector must be set to the proper input; thirdly, the ADC conversion has to be started; and finally, the ADC result has to be read from the ADC Data register (0x68).

The UCB1400 has two different modes to start the ADC conversion, which are selected by the ASE bit in the ADC Control register (0x66). When ASE is '0', the ADC conversion is started directly by writing a '1' in the AS bit. If the AVE bit in the Feature/Control Status Register 2 (0x6C) is set to '1', additional filtering is applied to the ADC data, making it more immune to high frequency fluctuations in a noisy environment.

Audio codec with touch screen controller and power management monitor

When ASE is '1', the ADC is started at a rising edge of the signal applied to the ADCSYNC pin. In this mode, writing '1' to the AS bit will arm the ADC, such that it will start in the first detected rising edge of the ADCSYNC signal. A rising edge of the signal connected to the ADCSYNC pin occurring during the tracking time is ignored; the ADC conversion is started on the first rising edge detected after this delay time. This mode is particularly useful when the internal ADC has to be synchronized to the external system. Note that the AVE bit should not be set to '1' when ASE is '1'.

The result of the conversion is stored in the ADC Data register (0x68), after the completion of the conversion. An interrupt may be generated whenever a conversion is completed (ADCP and/or ADCN bits in the Positive and Negative INT Enable registers) to ease the synchronization between the UCB1400 and the system controller. The ADV bit in the ADC Data register 0x68 indicates the status of the ADC data; it equals '0' when an ADC sequence is started, which implies that the ADC result is not valid, and it equals '1' when the ADC conversion is completed and the result is stored in the ADC Data register (0x68).



The applied voltage on the four analog inputs of the UCB1400 (AD0-AD3) is attenuated before it is applied to the ADC input multiplexer using on-chip resistive dividers. These high voltage inputs are optimized to handle voltages larger than the used supply voltage. The built-in resistive voltage dividers are only activated if the corresponding analog input is selected. The resistive dividers are made floating when the input is not selected by the ADC input multiplexer, such that the input leakage of these high voltage analog pins is minimized. This makes these analog inputs very suitable to monitor battery voltages.

#### 11.1 On-chip reference circuit

The UCB1400 contains an on-chip reference voltage source, which generates the reference voltage for the 10-bit ADC and touch screen bias. The internal bandgap circuit is activated if the 10-bit ADC or touch screen function is activated. This reduces the current consumption of the UCB1400 in standby mode.

The internal reference voltage is connected to the VREFBYP pin, where an external capacitor can be connected to filter this reference voltage, if the VREFB bit (register 0x66) is set to '1'.

**Product data** 

Audio codec with touch screen controller and power management monitor

# 12. Register definition

The following tables describe the register definition for the UCB1400. The UCB1400 shall follow the *AC '97 2.1 Interoperability Requirements and Recommendations* as follows:

- Non-implemented or reserved register bits: All reserved or non-implemented register bits (marked 'X' in the tables) are required to return '0' when read.
- Non-implemented Addresses: Read access to non-implemented registers are required to echo a 'valid' 7-bit register address in Input Slot 1 and return 'valid' 0x0000 data in Input Slot 2 on the next AC-link frame.
- Odd Register Addresses: Read (and write) access to odd register addresses are required to be treated the same as non-implemented addresses, instead of aliasing them to the next lower even-numbered register.
- Codec register read data need to be returned in the next AC-link frame following the frame in which the read request occurs.
- Codec-Ready and audio DAC/ADC status bits shall only change from 'ready' to
  'not ready' in response to a PR state change issued by the Controller to the
  Power-down Control/Status registers 0x26. This guarantees that once data is
  actively flowing on a slot, the Controller does not have to continuously read the
  Power-down Control/Status register to detect any unexpected Codec PR status
  change.

Audio codec with touch screen controller and power management monitor

Default (HEX) BB80 **BB**80 02A0 0000 0000 8000 0000 0000 0000 0001 × × 10D0 IOP0 GR0 ADC SR0 VRA VRΑ AR0 8 ×  $\times$ ×  $\times$  $\times$  $\times$ DAC 10D1 IOP1 GR. 0 5 × × ×  $\times$  $\times$  $\times$ × IOD2 MR2 GR2 DR2 SR2 102 **D**2 ×  $\times$   $\times$ × ×  $\times$ ×  $\times$ 1003 10P3 GR3 REF DR3 03  $\times$  $\times$ ×  $\times$ ×  $\times$ ×  $\times$ 10D4 IOP4 04 2  $\times$  $\times$   $\times$  $\times$ × ×  $\times$  $\times$  $\times$   $\times$ ×  $\times$ 10D5 IOP5 MR5 105 105 ×  $\times$  $\times$  $\times$   $\times$  $\times$   $\times$  $\times$  $\times$  $\times$ 20dB 9DOI DR6 AR6 901 90  $\times$  $\times$   $\times$ ×  $\times$  $\times$  $\times$   $\times$  $\times$  $\times$ LPBK IOD7 AR7 107 107 2 ×  $\times$ × × × ×  $\times$   $\times$  $\times$   $\times$ × 10D8 10P8 MLO GLO SLO 80 80  $\times$ ×  $\times$ × × ×  $\times$ × DR9 AR9 SL1 PR1 60 <u>60</u> ₹ G. ×  $\times$ × × × × × **DR10** ML2 GL2 **D10** SL2 AR, × ×  $\times$ × × ×  $\times$ ADCP **DR11 AR11** PR3 11 ₹ G  $\times$   $\times$   $\times$  $\times$ ×  $\times$ ×  $\times$  $\times$ ×  $\times$ **DR12** 2 **D12** AR ₹ × ×  $\times$  $\times$   $\times$  $\times$ **DR13** က ₫  $\times$ ×  $\times$   $\times$   $\times$   $\times$   $\times$  $\times$ ×  $\times$  $\times$ **D14** AR1 8 겅  $\times$   $\times$   $\times$   $\times$   $\times$   $\times$   $\times$  $\times$   $\times$ ×  $\times$  $\times$ × × OVLP 2 2 Shaded registers are read-only. DR1 AR1 Σ R ₽ ×  $\times$   $\times$  $\times$  $\times$  $\times$  $\times$ ×  $\times$ ×  $\times$ rate Audio DAC rate Master Volume Ext'd Audio ID Record Select Control/Status Status/Control Record Gain MIC Volume Power-down F Ext'd Audio **Audio ADC** IO direction Reserved Reserved Reserved Reserved Reserved General Purpose IO data Positive 2E-30 04-0C 10-18 1E-24 34-58 (HEX) 9 4 5  $S_{C}$ 1 5A 5C26 28 32

<mark>rable</mark> Shad

Register definitions

© Koninklijke Philips Electronics N.V. 2002. All rights reserved.

UCB1400 **Philips Semiconductors** 

> Audio codec with touch screen controller and power management monitor

Default (HEX) X 0000 0000 × 20  $\times$ × VREFB ION1 IOS1 AD1 TM1 EV1 5 ×  $\times$ × ION2 GIEN EV2 TM2 AD2 **D**2  $\times$ × 0 ION3 TM3 ¥ 23  $\times$ × 0 0 10N4 SLP0 AI2 4  $\times$  $\times$ 0  $\overline{\phantom{a}}$ EXVEN 10N5 PXG AD5 7 S × × 0 0 HPEN 9NOI 9801 MYG AD6 TM6 90 × × × 0  $\overline{\phantom{a}}$ ION7 1087 AD7 AS 2 ×  $\times$ × 0 0 ION8 AD8 Ξ 80  $\times$ × × 0 6NOI 1089 AD9 TM1 TR0 60 ×  $\times$   $\times$   $\times$   $\circ$   $\leftarrow$ HYSD AVEN 0 **D10**  $\times$ ×  $\times$  $\times$ 0 0 ADCN ADCS AVEN BIAS 11 ×  $\times$   $\times$ × 0 0 TPXN **TPXS** AVE **D12**  $\times$ TMXN TMXS CLPG  $\subseteq$  $\cong$ SUI 0  $\times$ 0 0 A. SUEV 1 **D14** BB3 겅 딩 딩  $\times$ ×  $\times$ ×  $\times$ OVLN OVLS CLPL SMT ADV ×  $\times$ × × 0 0 INT clear/status Extra Interrupt Feature CSR2 Touch Screen Negative INT Control ADC control Vendor ID2 Vendor ID1 ADC data enable Test Reg (HEX) 2C 68 68 6A 9 0 0 7 9 62 70

Shaded registers are read-only. Table 10: 9397 750 09611

Register definitions...continued

# Audio codec with touch screen controller and power management monitor

# 12.1 Reset register (index 0x00)

Table 11: Reset register

Register address: 0x00; default: 02A0

| Bit    | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8 |
|--------|-----|-----|-----|-----|-----|-----|-----|----|
| Symbol | Χ   | Χ   | Χ   | Χ   | Χ   | Х   | ID9 | Χ  |
| Bit    | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0 |
| Symbol | ID7 | Χ   | ID5 | Χ   | X   | Х   | Х   | Χ  |

Table 12: Description of Reset register bits

| Bit       | Symbol | Туре | Description                                   |
|-----------|--------|------|-----------------------------------------------|
| D15 - D10 | Χ      | R    | Reserved.                                     |
| D9        | ID9    | R    | Always '1' (20-bit ADC resolution supported). |
| D8        | Χ      | R    | Reserved.                                     |
| D7        | ID7    | R    | Always '1' (20-bit DAC resolution supported). |
| D6        | Х      | R    | Reserved.                                     |
| D5        | ID5    | R    | Always '1' (Loudness (bass boost) supported). |
| D4 - D0   | Х      | R    | Reserved.                                     |

Writing any value to this register performs a register reset, which causes all registers to revert to their default values.

# 12.2 Master Volume register (index 0x02)

Table 13: Master Volume register

Register address: 0x02; default: 8000

| Bit    | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| Symbol | MM  | X   | ML5 | ML4 | ML3 | ML2 | ML1 | ML0 |
| Bit    | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Symbol | Y   | Y   | MR5 | MR4 | MR3 | MR2 | MR1 | MR0 |

Table 14: Description of Master Volume register bits

| Bit      | Symbol    | Type | Description                                                                  |
|----------|-----------|------|------------------------------------------------------------------------------|
| D15      | MM        | RW   | Master mute.                                                                 |
| D14      | X         | R    | Reserved.                                                                    |
| D13 - D8 | ML5 - ML0 | RW   | Left channel attenuation in 1.5 dB step (000000 = 0 dB; 111111 = -94.5 dB).  |
| D7 - D6  | X         | R    | Reserved.                                                                    |
| D5 - D0  | MR5 - MR0 | RW   | Right channel attenuation in 1.5 dB step (000000 = 0 dB; 111111 = -94.5 dB). |

**Product data** 

35 of 63

Audio codec with touch screen controller and power management monitor

# 12.3 MIC Volume register (index 0x0E)

Table 15: MIC Volume register

Register address: 0x0E; default: 0000

| Bit    | D15 | D14  | D13 | D12 | D11 | D10 | D9 | D8 |
|--------|-----|------|-----|-----|-----|-----|----|----|
| Symbol | X   | Χ    | Х   | Χ   | Χ   | Х   | Х  | Х  |
| Bit    | D7  | D6   | D5  | D4  | D3  | D2  | D1 | D0 |
| Symbol | Х   | 20dB | Х   | Х   | Х   | Х   | Х  | Х  |

Table 16: Description of MIC Volume register bits

| Bit      | Symbol | Type | Description  |
|----------|--------|------|--------------|
| D15 - D7 | X      | R    | Reserved.    |
| D6       | 20dB   | RW   | 20 dB boost. |
| D5 - D0  | Χ      | R    | Reserved.    |

# 12.4 Record Select register (index 0x1A)

**Table 17: Record Select register** 

Register address: 0x1A; default: 0000

| Bit    | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| Symbol | Χ   | Χ   | Χ   | Χ   | Χ   | SL2 | SL1 | SL0 |
| Bit    | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Symbol | Χ   | Х   | Х   | Χ   | Χ   | SR2 | SR1 | SR0 |

Table 18: Description of Record Select register bits

| Bit       | Symbol    | Type | Description                                                                                                                                                                                                                                                                                                                                                  |
|-----------|-----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D15 - D11 | Χ         | R    | Reserved.                                                                                                                                                                                                                                                                                                                                                    |
| D10 - D8  | SL2 - SL0 | RW   | Left record source (000 = MIC; 100 = Line In L; other values reserved).                                                                                                                                                                                                                                                                                      |
| D7 - D3   | X         | R    | Reserved.                                                                                                                                                                                                                                                                                                                                                    |
| D2 - D0   | SR2 - SR0 | RW   | Right record source (000 = Copy Left; 100 = Line In R; other values reserved).  When SR = 000, the right record channel copies data from left record channel to create mono data and gain and sample rate control can only be made via the left channel. This mode is primarily intended when the mono MIC input is selected at the left channel (SL = 000). |

Downloaded from Elcodis.com electronic components distributor

Audio codec with touch screen controller and power management monitor

## 12.5 Record Gain register (index 0x1C)

Table 19: Record Gain register

Register address: 0x1C; default: 8000

| Bit    | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| Symbol | RM  | Χ   | Χ   | Χ   | GL3 | GL2 | GL1 | GL0 |
| Bit    | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Symbol | Х   | Х   | Х   | Х   | GR3 | GR2 | GR1 | GR0 |

Table 20: Description of Master Volume register bits

| Bit       | Symbol    | Туре | Description                                                                 |
|-----------|-----------|------|-----------------------------------------------------------------------------|
| D15       | RM        | RW   | Master Record mute.                                                         |
| D14 - D12 | Χ         | R    | Reserved.                                                                   |
| D11 - D8  | GL3 - GL0 | RW   | Left channel record gain in steps of 1.5 dB (0000 = 0 dB; 1111 = 22.5 dB).  |
| D7 - D4   | X         | R    | Reserved.                                                                   |
| D3 - D0   | GR3 - GR0 | RW   | Right channel record gain in steps of 1.5 dB (0000 = 0 dB; 1111 = 22.5 dB). |

## 12.6 General Purpose register (index 0x20)

Table 21: General Purpose register

Register address: 0x20; default: 0000

| Bit    | D15  | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
|--------|------|-----|-----|-----|-----|-----|----|----|
| Symbol | Χ    | Х   | Χ   | Χ   | Χ   | Х   | Χ  | Х  |
| Bit    | D7   | D6  | D5  | D4  | D3  | D2  | D1 | D0 |
| Symbol | LPBK | Х   | Х   | Х   | Х   | Х   | Х  | Х  |

Table 22: Description of General Purpose register bits

| Bit      | Symbol | Туре | Description                                      |
|----------|--------|------|--------------------------------------------------|
| D15 - D8 | X      | R    | Reserved.                                        |
| D7       | LPBK   | RW   | ADC/DAC loopback mode (ADC output to DAC input). |
| D6 - D0  | Χ      | R    | Reserved.                                        |

The LPBK bit enables loopback of the ADC output to the DAC input without involving the AC-link, allowing for full system performance measurements.

37 of 63

Audio codec with touch screen controller and power management monitor

### 12.7 Power-down Control/Status register (index 0x26)

Table 23: Power-down Control/Status register

Register address: 0x26; default: 000X

| Bit    | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| Symbol | Х   | Χ   | PR5 | PR4 | PR3 | Χ   | PR1 | PR0 |
| Bit    | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Symbol | Χ   | Χ   | Х   | Χ   | REF | Χ   | DAC | ADC |

Table 24: Description of Power-down Control/Status register bits

| Bit       | Symbol | Туре | Description                                                  |
|-----------|--------|------|--------------------------------------------------------------|
| D15 - D14 | Χ      | R    | Reserved.                                                    |
| D13       | PR5    | RW   | Internal clock disable.                                      |
| D12       | PR4    | RW   | Digital interface (AC-link) power-down (external clock off). |
| D11       | PR3    | RW   | Audio V <sub>REF</sub> power-down.                           |
| D10       | Χ      | R    | Reserved.                                                    |
| D9        | PR1    | RW   | Audio DAC and output path power-down.                        |
| D8        | PR0    | RW   | Audio ADC and input path power-down.                         |
| D7 - D4   | Χ      | R    | Reserved.                                                    |
| D3        | REF    | R    | Audio V <sub>REF</sub> up to nominal level.                  |
| D2        | Χ      | R    | Reserved.                                                    |
| D1        | DAC    | R    | Audio DAC section ready to accept data.                      |
| D0        | ADC    | R    | Audio ADC section ready to transmit data.                    |

This read/write register is used to program power-down states and monitor subsystem readiness. The lower half of this register is read only status, a '1' indicating that the subsection is 'ready'. 'Ready' is defined as the subsection able to perform in its nominal state. When this register is written, the bit values that come in on AC-link will have no effect on read-only bits 0 - 7.

When the 'Codec Ready' indicator bit (SDATA\_IN slot 0, bit 15) is a 1, it indicates that the UCB1400 control and status registers are in a fully operational state. The AC '97 Controller must further probe this Power-down Control/Status register to determine exactly which subsections, if any, are ready.

**Product data** 

Audio codec with touch screen controller and power management monitor

### 12.8 Extended Audio ID register (index 0x28)

Table 25: Extended Audio ID register

Register address: 0x28; default: 0001

| Bit    | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8  |
|--------|-----|-----|-----|-----|-----|-----|----|-----|
| Symbol | ID1 | ID0 | Х   | Χ   | Х   | Х   | Х  | Χ   |
| Bit    | D7  | D6  | D5  | D4  | D3  | D2  | D1 | D0  |
| Symbol | Х   | Χ   | X   | X   | Х   | Х   | Χ  | VRA |

Table 26: Description of Extended Audio ID register bits

| Bit       | Symbol    | Type | Description                                     |
|-----------|-----------|------|-------------------------------------------------|
| D15 - D14 | ID1 - ID0 | R    | Always '0' (UCB1400 is a primary codec).        |
| D13 - D1  | Χ         | R    | Reserved.                                       |
| D0        | VRA       | R    | Always '1' (Variable Rate PCM Audio supported). |

The Extended Audio ID is a read-only register that identifies which extended audio features are supported (in addition to the original AC '97 features identified by reading the Reset register at Index 0x00).

### 12.9 Extended Audio Status and Control register (index 0x2A)

Table 27: Extended Audio Status and Control register

Register address: 0x2A; default: 0000

| Bit    | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8  |
|--------|-----|-----|-----|-----|-----|-----|----|-----|
| Symbol | X   | Χ   | Χ   | Х   | Χ   | Х   | Х  | Х   |
| Bit    | D7  | D6  | D5  | D4  | D3  | D2  | D1 | D0  |
| Symbol | Χ   | Χ   | Χ   | Χ   | Χ   | Х   | Χ  | VRA |

Table 28: Description of Extended Audio Status and Control register bits

| Bit      | Symbol | Туре | Description                                                                                |
|----------|--------|------|--------------------------------------------------------------------------------------------|
| D15 - D1 | X      | R    | Reserved.                                                                                  |
| D0       | VRA    | RW   | 1 enables Variable Rate Audio mode (sample rate control registers and SLOTREQ signalling). |

Downloaded from Elcodis.com electronic components distributor

Audio codec with touch screen controller and power management monitor

# 12.10 Audio Sample Rate Control register (index 0x2C and 0x32)

Table 29: Audio DAC Sample Rate Control register

Register address: 0x2C; default: BB80

| Bit    | D15  | D14  | D13  | D12         | D11        | D10            | D9  | D8  |
|--------|------|------|------|-------------|------------|----------------|-----|-----|
| Symbol | DR15 | DR14 | DR13 | DR12        | DR11       | DR10           | DR9 | DR8 |
| Bit    | D7   | D6   | D5   | D4          | D3         | D2             | D1  | D0  |
|        |      |      |      | <b>D</b> -1 | <b>D</b> 0 | D <sub>L</sub> | ٠.  | 20  |

Table 30: Audio ADC Sample Rate Control register

Register address: 0x32; default: BB80

| Bit    | D15  | D14  | D13  | D12  | D11  | D10  | D9  | D8  |
|--------|------|------|------|------|------|------|-----|-----|
| Symbol | AR15 | AR14 | AR13 | AR12 | AR11 | AR10 | AR9 | AR8 |
| Bit    | D7   | D6   | D5   | D4   | D3   | D2   | D1  | D0  |
| Symbol | AR7  | AR6  | AR5  | AR4  | AR3  | AR2  | AR1 | AR0 |

The sample rate control registers contain 16-bit unsigned values between 0 and 65535, representing the rate of operation in Hz. Table 31 shows the sample rates supported by UCB1400.

In VRA mode (VRA = 1 in register 0x2A), if the value written to the register is supported, that value will be echoed back when read, otherwise the closest (higher in case of a tie) sample rate supported is returned. The UCB1400's DAC and ADC are capable of operating at independent rates.

In non-VRA mode (VRA = 0 in register 0x2A), the only supported sample rate is 48 kHz.

Table 31: Supported sample rates

| Sample rate (MHz) | D15 - D0 |
|-------------------|----------|
| 8000              | 1F40     |
| 11025             | 2B11     |
| 12000             | 2EE0     |
| 16000             | 3E80     |
| 22050             | 5622     |
| 24000             | 5DC0     |
| 32000             | 7D00     |
| 44100             | AC44     |
| 48000             | BB80     |

**Product data** 

40 of 63

# Audio codec with touch screen controller and power management monitor

# 12.11 IO Data register (index 0x5A)

Table 32: IO Data register

Register address: 0x5A; default: 0000

| Bit    | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| Symbol | Χ   | Χ   | Χ   | Χ   | Χ   | X   | 109 | 108 |
| Bit    | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Symbol | 107 | 106 | IO5 | 104 | IO3 | 102 | IO1 | IO0 |

Table 33: Description of IO Data register bits

| Bit       | Symbol    | Туре | Description                                                                                                                                                             |
|-----------|-----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D15 - D10 | Χ         | R    | Reserved.                                                                                                                                                               |
| D9 - D0   | 109 - 100 | RW   | When read, this register returns the actual state of all IO pins. When written, each register bit will be transferred to the corresponding IO pin programmed as output. |

# 12.12 IO Direction register (index 0x5C)

**Table 34: IO Direction register** 

Register address: 0x5C; default: 0000

| Bit    | D15  | D14  | D13  | D12  | D11  | D10  | D9   | D8   |
|--------|------|------|------|------|------|------|------|------|
| Symbol | Х    | Χ    | Χ    | Χ    | Χ    | Χ    | IOD9 | IOD8 |
| Bit    | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
| Symbol | IOD7 | IOD6 | IOD5 | IOD4 | IOD3 | IOD2 | IOD1 | IOD0 |

Table 35: Description of IO Direction register bits

| Bit       | Symbol      | Type | Description                                                  |
|-----------|-------------|------|--------------------------------------------------------------|
| D15 - D10 | Χ           | R    | Reserved.                                                    |
| D9 - D0   | IOD9 - IOD0 | RW   | If a bit is '1', the associated IO pin is defined as output. |
|           |             |      | If a bit is '0', the associated IO pin is defined as input.  |

Audio codec with touch screen controller and power management monitor

## 12.13 Positive INT Enable register (index 0x5E)

Table 36: Positive INT Enable register

Register address: 0x5E; default: 0000

| Bit    | D15  | D14  | D13  | D12  | D11  | D10 | D9   | D8   |
|--------|------|------|------|------|------|-----|------|------|
| Symbol | OVLP | CLPP | TMXP | TPXP | ADCP | Х   | IOP9 | IOP8 |
| Bit    | D7   | D6   | D5   | D4   | D3   | D2  | D1   | D0   |
|        |      |      |      |      |      |     |      |      |

Table 37: Description of Positive INT Enable register bits

| Bit     | Symbol      | Туре | Description                                                                     |
|---------|-------------|------|---------------------------------------------------------------------------------|
| D15     | OVLP        | RW   | If '1', the rising edge interrupt of the OVFL signal is enabled.                |
| D14     | CLPP        | RW   | If '1', the rising edge interrupt of the CLIP signal is enabled.                |
| D13     | TMXP        | RW   | If '1', the rising edge interrupt of the TSMX signal is enabled.                |
| D12     | TPXP        | RW   | If '1', the rising edge interrupt of the TSPX signal is enabled.                |
| D11     | ADCP        | RW   | If '1', the rising edge interrupt of ADC Ready is enabled.                      |
| D10     | Χ           | R    | Reserved.                                                                       |
| D9 - D0 | IOP9 - IOP0 | RW   | If a bit is '1', the rising edge interrupt of the associated IO pin is enabled. |

# 12.14 Negative INT Enable register (index 0x60)

Table 38: Negative INT Enable register

Register address: 0x60; default: 0000

| Bit    | D15  | D14  | D13  | D12  | D11  | D10  | D9   | D8   |
|--------|------|------|------|------|------|------|------|------|
| Symbol | OVLN | CLPN | TMXN | TPXN | ADCN | Х    | ION9 | ION8 |
| Bit    | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
| Symbol | ION7 | ION6 | ION5 | ION4 | ION3 | ION2 | ION1 | ION0 |

Table 39: Description of Negative INT Enable register bits

| Bit     | Symbol      | Туре | Description                                                                      |
|---------|-------------|------|----------------------------------------------------------------------------------|
| D15     | OVLN        | RW   | If '1', the falling edge interrupt of the OVFL signal is enabled.                |
| D14     | CLPN        | RW   | If '1', the falling edge interrupt of the CLIP signal is enabled.                |
| D13     | TMXN        | RW   | If '1', the falling edge interrupt of the TSMX signal is enabled.                |
| D12     | TPXN        | RW   | If '1', the falling edge interrupt of the TSPX signal is enabled.                |
| D11     | ADCN        | RW   | If '1', the falling edge interrupt of ADC Ready is enabled.                      |
| D10     | Χ           | R    | Reserved.                                                                        |
| D9 - D0 | ION9 - ION0 | RW   | If a bit is '1', the falling edge interrupt of the associated IO pin is enabled. |

9397 750 09611

© Koninklijke Philips Electronics N.V. 2002. All rights reserved.

Audio codec with touch screen controller and power management monitor

# 12.15 INT Clear/Status register (index 0x62)

**Table 40:** INT Clear/Status register Register address: 0x62; default: 0000

| Bit    | D15  | D14  | D13  | D12  | D11  | D10 | D9   | D8   |
|--------|------|------|------|------|------|-----|------|------|
| Symbol | OVLS | CLPS | TMXS | TPXS | ADCS | Х   | IOS9 | IOS8 |
| Bit    | D7   | D6   | D5   | D4   | D3   | D2  | D1   | D0   |
|        | υ,   | БО   | DJ   | D4   | DS   | DZ  | וט   | DU   |

Table 41: Description of INT Clear/Status register bits

|         | •           |      |                                                                                                                                   |
|---------|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------|
| Bit     | Symbol      | Туре | Description                                                                                                                       |
| D15     | OVLS        | RW   | When read, returns the OVFL interrupt status. Cleared by writing '1' to this bit.                                                 |
| D14     | CLPS        | RW   | When read, returns the CLIP interrupt status. Cleared by writing '1' to this bit.                                                 |
| D13     | TMXS        | RW   | When read, returns the TSMX interrupt status. Cleared by writing '1' to this bit.                                                 |
| D12     | TPXS        | RW   | When read, returns the TSPX interrupt status. Cleared by writing '1' to this bit.                                                 |
| D11     | ADCS        | RW   | When read, returns the ADC Ready interrupt status. Cleared by writing '1' to this bit.                                            |
| D10     | X           | R    | Reserved.                                                                                                                         |
| D9 - D0 | IOS9 - IOS0 | RW   | When read, returns all IO pin interrupt status. The interrupt status of a pin is cleared by writing '1' to the corresponding bit. |
|         |             |      |                                                                                                                                   |

# 12.16 Touch Screen Control register (index 0x64)

Table 42: Touch Screen Control register

Register address: 0x64; default: 0000

| •      |     |     |     |     |      |      |     |     |
|--------|-----|-----|-----|-----|------|------|-----|-----|
| Bit    | D15 | D14 | D13 | D12 | D11  | D10  | D9  | D8  |
| Symbol | Χ   | X   | MX  | PX  | BIAS | HYSD | TM1 | TM0 |
| Bit    | D7  | D6  | D5  | D4  | D3   | D2   | D1  | D0  |
| Symbol | PYG | MYG | PXG | MXG | PYP  | MYP  | PXP | MXP |

**Table 43: Description of Touch Screen Control register bits** 

| Bit       | Symbol | Type | Description                                                              |
|-----------|--------|------|--------------------------------------------------------------------------|
| D15 - D14 | Χ      | R    | Reserved.                                                                |
| D13       | MX     | R    | State of the TSMX pin.                                                   |
|           |        |      | 0 = low voltage (pen down)                                               |
|           |        |      | 1 = high voltage (pen up)                                                |
| D12       | PX     | R    | State of the TSPX pin.                                                   |
|           |        |      | 0 = low voltage (pen down)                                               |
|           |        |      | 1 = high voltage (pen up)                                                |
| D11       | BIAS   | RW   | If '1', the touch screen bias circuitry is activated.                    |
|           |        |      | If '0', the touch screen bias is disabled to minimize power consumption. |

9397 750 09611

© Koninklijke Philips Electronics N.V. 2002. All rights reserved.

# Audio codec with touch screen controller and power management monitor

Table 43: Description of Touch Screen Control register bits...continued

| Bit     | Symbol    | Type | Description                                                |  |  |  |  |
|---------|-----------|------|------------------------------------------------------------|--|--|--|--|
| D10     | HYSD      | RW   | If '1', hysteresis is deactivated on the Schmitt triggers. |  |  |  |  |
| D9 - D8 | TM1 - TM0 | RW   | Touch screen operation mode                                |  |  |  |  |
|         |           |      | 00 = interrupt mode                                        |  |  |  |  |
|         |           |      | 01 = pressure measurement mode                             |  |  |  |  |
|         |           |      | 1x = position measurement mode                             |  |  |  |  |
| D7      | PYG       | RW   | If '1', the TSPY pin is grounded.                          |  |  |  |  |
| D6      | MYG       | RW   | If '1', the TSMY pin is grounded.                          |  |  |  |  |
| D5      | PXG       | RW   | If '1', the TSPX pin is grounded.                          |  |  |  |  |
| D4      | MXG       | RW   | If '1', the TSMX pin is grounded.                          |  |  |  |  |
| D3      | PYP       | RW   | If '1', the TSPY pin is powered.                           |  |  |  |  |
| D2      | MYP       | RW   | If '1', the TSMY pin is powered.                           |  |  |  |  |
| D1      | PXP       | RW   | If '1', the TSPX pin is powered.                           |  |  |  |  |
| D0      | MXP       | RW   | If '1', the TSMX pin is powered.                           |  |  |  |  |

# 12.17 ADC Control register (index 0x66)

 Table 44:
 ADC Control register

 Register address:
 0x66;
 default:
 0000

| Bit    | D15 | D14 | D13   | D12 | D11 | D10 | D9    | D8  |
|--------|-----|-----|-------|-----|-----|-----|-------|-----|
| Symbol | ΑE  | Х   | Χ     | Χ   | Χ   | Х   | Х     | Χ   |
| Bit    | D7  | D6  | D5    | D4  | D3  | D2  | D1    | D0  |
| Symbol | AS  | Х   | EXVEN | Al2 | AI1 | AI0 | VREFB | ASE |

Table 45: Description of ADC Control register bits

|          | •         |      | •                                                                     |
|----------|-----------|------|-----------------------------------------------------------------------|
| Bit      | Symbol    | Туре | Description                                                           |
| D15      | AE        | RW   | If '1', ADC is activated. If '0', ADC is powered-down.                |
| D14 - D8 | Х         | R    | Reserved.                                                             |
| D7       | AS        | RW   | Writing '1' starts the ADC conversion sequence. This bit self-clears. |
| D6       | Χ         | R    | Reserved.                                                             |
| D5       | EXVEN     | R/W  | Must be set to '0' (other values reserved for testing purposes only). |
| D4 - D2  | Al2 - Al0 | RW   | ADC input selection:                                                  |
|          |           |      | 000 = TSPX                                                            |
|          |           |      | 001 = TSMX                                                            |
|          |           |      | 010 = TSPY                                                            |
|          |           |      | 011 = TSMY                                                            |
|          |           |      | 100 = AD0                                                             |
|          |           |      | 101 = AD1                                                             |
|          |           |      | 110 = AD2                                                             |
|          |           |      | 111 = AD3                                                             |
|          |           |      |                                                                       |

**Product data** 

# Audio codec with touch screen controller and power management monitor

Table 45: Description of ADC Control register bits...continued

| Bit | Symbol | Туре | Description                                                                                                                |
|-----|--------|------|----------------------------------------------------------------------------------------------------------------------------|
| D1  | VREFB  | R/W  | VREF bypass. If '1', the internal reference voltage is connected to VREFBYP pin.                                           |
| D0  | ASE    | RW   | If '1', ADC is armed by the AS bit and started by a rising edge on the ADCSYNC pin.  If '0', ADC is started by the AS bit. |

# 12.18 ADC Data register (index 0x68)

Table 46: ADC Data register

Register address: 0x68; default: 0000

| Bit    | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| Symbol | ADV | Χ   | Χ   | Χ   | Χ   | X   | AD9 | AD8 |
| Bit    | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Symbol | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 |

Table 47: Description of ADC Data register bits

|           |           |      | _                                                                               |
|-----------|-----------|------|---------------------------------------------------------------------------------|
| Bit       | Symbol    | Туре | Description                                                                     |
| D15       | ADV       | R    | '0' if ADC conversion is in progress.                                           |
|           |           |      | '1' if the ADC conversion is completed and the ADC data is stored in AD9 - AD0. |
| D14 - D10 | Χ         | R    | Reserved.                                                                       |
| D9 - D0   | AD9 - AD0 | R    | ADC data.                                                                       |

45 of 63

# Audio codec with touch screen controller and power management monitor

# 12.19 Feature Control/Status Register 1 (index 0x6A)

Table 48: Feature Control/Status Register 1

Register address: 0x6A; default: 0000

| Bit    | D15 | D14 | D13 | D12 | D11  | D10  | D9  | D8   |
|--------|-----|-----|-----|-----|------|------|-----|------|
| Symbol | Χ   | BB3 | BB2 | BB1 | BB0  | TR1  | TR0 | M1   |
| Bit    | D7  | D6  | D5  | D4  | D3   | D2   | D1  | D0   |
| Symbol | M0  | Х   | DE  | DC  | HIPS | GIEN | Χ   | OVFL |

Table 49: Description of Feature Control/Status Register 1 bits

| Bit       | Symbol    | Type | Description                                                                  | 1                |                  |                   |  |
|-----------|-----------|------|------------------------------------------------------------------------------|------------------|------------------|-------------------|--|
| D15       | Χ         | R    | Reserved.                                                                    |                  |                  |                   |  |
| D14 - D11 | BB3 - BB0 | RW   | Bass boost                                                                   |                  |                  |                   |  |
|           |           |      | ВВ                                                                           | M = Flat (dB)    | M = Min. (dB)    | M = Max. (dB)     |  |
|           |           |      | 0-9                                                                          | 0                | 2*BB             | 2*BB              |  |
|           |           |      | 10-12                                                                        | 0                | 18               | 2*BB              |  |
|           |           |      | 13-15                                                                        | 0                | 18               | 24                |  |
| D10 - D9  | TR1 - TR0 | RW   | Treble boos                                                                  | t                |                  |                   |  |
|           |           |      | TR                                                                           | M = Flat (dB)    | M = Min. (dB)    | M = Max. (dB)     |  |
|           |           |      | 0-3                                                                          | 0                | 2*TR             | 2*TR              |  |
| D8 - D7   | M1 - M0   | RW   | Mode                                                                         |                  |                  |                   |  |
|           |           |      | 00 = flat                                                                    |                  |                  |                   |  |
|           |           |      | 01 = minii                                                                   | mum              |                  |                   |  |
|           |           |      | 10 = minii                                                                   | mum              |                  |                   |  |
|           |           |      | 11 = max                                                                     | imum             |                  |                   |  |
| D6        | HPEN      | RW   | If '1', headp                                                                | hone driver is e | enabled.         |                   |  |
| D5        | DE        | RW   | If '1', de-em<br>48, 44.1 or 3                                               | •                | ed when the sa   | mple rate is      |  |
| D4        | DC        | RW   | If '1', DC filt                                                              | er is enabled.   |                  |                   |  |
| D3        | HIPS      | R    | If '1', activat                                                              | e high-pass filt | er in the decima | itor.             |  |
| D2        | GIEN      | RW   | If '1', the foll                                                             | lowing interrupt | /wake-up signa   | lling is enabled: |  |
|           |           |      | <ul><li>Interrupt<br/>BIT_CLK</li></ul>                                      |                  | SPIO_INT (input  | t slot 12) when   |  |
|           |           |      | <ul> <li>Wake-up</li> </ul>                                                  | signalling via S | SDATA_IN when    | BIT_CLK is off.   |  |
| D1        | Χ         | R    | Reserved.                                                                    |                  |                  |                   |  |
| D0        | OVFL      | RW   | When read, returns ADC overflow status (set status is sticky until cleared). |                  |                  |                   |  |
|           |           |      | When writte                                                                  | n, clears ADC    | overflow status. |                   |  |
|           |           |      |                                                                              |                  |                  |                   |  |

**Product data** 

Audio codec with touch screen controller and power management monitor

# 12.20 Feature Control/Status Register 2 (index 0x6C)

Table 50: Feature Control/Status Register 2

Register address: 0x6C; default: 0000

| Bit    | D15 | D14   | D13   | D12  | D11   | D10   | D9  | D8  |
|--------|-----|-------|-------|------|-------|-------|-----|-----|
| Symbol | SMT | SUEV1 | SUEV0 | AVE  | AVEN1 | AVEN0 | Χ   | Χ   |
| Bit    | D7  | D6    | D5    | D4   | D3    | D2    | D1  | D0  |
| Symbol | Х   | Х     | SLP1  | SLP0 | Х     | EV2   | EV1 | EV0 |

Table 51: Description of Feature Control/Status Register 2 bits

| Bit       | Symbol           | Туре | Description                                                                                                                                                                                                            |  |  |  |
|-----------|------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| D15       | SMT              | RW   | Must be set to '0' (other values reserved for testing purposes only).                                                                                                                                                  |  |  |  |
| D14 - D13 | SUEV1 -<br>SUEV0 | RW   | Must be set to '0' (other values reserved for testing purposes only).                                                                                                                                                  |  |  |  |
| D12       | AVE              | RW   | If '1', ADC Filter is enabled.                                                                                                                                                                                         |  |  |  |
| D11 - D10 | AVEN1 -<br>AVEN0 | RW   | Must be set to '0' (other values reserved for testing purposes only).                                                                                                                                                  |  |  |  |
| D5 - D4   | SLP1 -           | RW   | 0: no Smart Low Power Mode.                                                                                                                                                                                            |  |  |  |
|           | SLP0             |      | On normal mode operation, all Codec input blocks and PLL are ON.                                                                                                                                                       |  |  |  |
|           |                  |      | <ul> <li>1: Smart Low Power Mode on the Codec only.</li> </ul>                                                                                                                                                         |  |  |  |
|           |                  |      | On normal mode operation, only used input stage(s) is/are ON. PLL remains ON all the time.                                                                                                                             |  |  |  |
|           |                  |      | • 2: Smart Low Power Mode on the PLL only.                                                                                                                                                                             |  |  |  |
|           |                  |      | On normal mode operation, PLL is ON <b>only</b> when a sample rate equal to 11.025, 22.05, or 44.1 kHz is selected and the corresponding audio ADC or DAC is not in power-down mode. Codec input blocks are always ON. |  |  |  |
|           |                  |      | • 3: Smart Low Power Mode on both Codec and PLL.                                                                                                                                                                       |  |  |  |
| D2 - D0   | EV2 - EV0        | RW   | Must be set to '0' (other values reserved for testing purposes only).                                                                                                                                                  |  |  |  |

# Audio codec with touch screen controller and power management monitor

## 12.21 Test Control register (index 0x6E)

Table 52: Test Control register

Register address: 0x6E; default: XXXX

| Bit    | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| Symbol | Χ   | Χ   | Χ   | X   | Χ   | X   | Χ   | Χ   |
| Bit    | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Symbol | X   | TM6 | TM5 | TM4 | TM3 | TM2 | TM1 | TM0 |

Table 53: Description of Test Control register bits

| Bit      | Symbol    | Туре | Description                                    |
|----------|-----------|------|------------------------------------------------|
| D15 - D7 | Χ         | R    | Reserved.                                      |
| D6 - D0  | TM6 - TM0 | RW   | Test mode. Reserved for testing purposes only. |

This register cannot be reset and is not scan testable. It has no effect until the UCB1400 is put in Vendor-Specific Test Mode (refer to Section 8.7.2).

# 12.22 Extra Interrupt register (index 0x70)

Table 54: Extra Interrupt register

Register address: 0x70; default: 0000

| Bit    | D15  | D14  | D13  | D12 | D11 | D10 | D9 | D8 |
|--------|------|------|------|-----|-----|-----|----|----|
| Symbol | CLPL | CLPR | CLPG | Χ   | X   | Χ   | Χ  | Χ  |
| Bit    | D7   | D6   | D5   | D4  | D3  | D2  | D1 | D0 |
| Symbol | Х    | Χ    | Χ    | Х   | Χ   | Χ   | Х  | Χ  |

Table 55: Description of ADC Data register bits

| Bit      | Symbol | Туре | Description                                                                |
|----------|--------|------|----------------------------------------------------------------------------|
| D15      | CLPL   | RW   | Status of the CLIPL (LINE_OUT_L short circuit) signal; write '1' to clear. |
| D14      | CLPR   | RW   | Status of the CLIPR (LINE_OUT_R short circuit) signal; write '1' to clear. |
| D13      | CLPG   | RW   | Status of the CLIPGND (VREFDRV short circuit) signal; write '1' to clear.  |
| D12 - D0 | Χ      | R    | Reserved.                                                                  |

Audio codec with touch screen controller and power management monitor

# 12.23 Vendor ID1 and ID2 registers (index 0x7C and 0x7E)

Table 56: Vendor ID1 register

Register address: 0x7C; default: 5053

| Bit    | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
|--------|-----|-----|-----|-----|-----|-----|----|----|
| Symbol | 0   | 1   | 0   | 1   | 0   | 0   | 0  | 0  |
| Bit    | D7  | D6  | D5  | D4  | D3  | D2  | D1 | D0 |
| Symbol | 0   | 1   | 0   | 1   | 0   | 0   | 1  | 1  |

#### Table 57: Vendor ID2 register

Register address: 0x7E; default: 4304

| Bit    | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
|--------|-----|-----|-----|-----|-----|-----|----|----|
| Symbol | 0   | 1   | 0   | 0   | 0   | 0   | 1  | 1  |
| Bit    | D7  | D6  | D5  | D4  | D3  | D2  | D1 | D0 |
| Symbol | 0   | 0   | 0   | 0   | 0   | 1   | 0  | 0  |

Audio codec with touch screen controller and power management monitor

# 13. Limiting values

#### Table 58: Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                      | Conditions                                                                      | Min         | Max   | Unit |
|------------------|--------------------------------|---------------------------------------------------------------------------------|-------------|-------|------|
| $V_{DD}$         | Supply voltage                 |                                                                                 | -0.5        | 4     | V    |
| T <sub>stg</sub> | Storage temperature            |                                                                                 | <b>–</b> 65 | +125  | °C   |
| T <sub>amb</sub> | Operating ambient temperature  | ,                                                                               | -40         | +85   | °C   |
| V <sub>es</sub>  | Electrostatic handling voltage | Equivalent to discharging a 100 pF capacitor via 1.5 k $\Omega$ series resistor | -1500       | +1500 | V    |

# 14. Static characteristics

#### **Table 59: Static characteristics**

 $DV_{DD}$  =  $AV_{DD}$  =  $V_{ADCP}$  = 3.3 V;  $T_{amb}$  = 25 °C; all voltage measured with respect to ground; unless otherwise specified.

| Symbol           | Parameter                       | Conditions                          | Min                  | Тур  | Max | Unit |
|------------------|---------------------------------|-------------------------------------|----------------------|------|-----|------|
| Supply           |                                 |                                     |                      |      |     |      |
| $AV_DD$          | Analog supply voltage           |                                     | 3.0                  | 3.3  | 3.6 | V    |
| $DV_DD$          | Digital supply voltage          |                                     | 3.0                  | 3.3  | 3.6 | V    |
| I <sub>DDD</sub> | Digital supply current          | Full audio,<br>Line-in selected     | -                    | 18   | -   | mA   |
|                  |                                 | Audio ADC only,<br>Line-in selected | -                    | 12   | -   | mA   |
|                  |                                 | Audio DAC and headphone driver only | -                    | 13   | -   | mA   |
|                  |                                 | AC-link only                        | _                    | 7    | -   | mA   |
|                  |                                 | Standby                             | _                    | 1    | -   | μΑ   |
| I <sub>DDA</sub> | Analog supply current           | Full audio,<br>Line-in selected     | -                    | 12   | -   | mA   |
|                  |                                 | Audio ADC only,<br>Line-in selected | -                    | 8    | -   | mA   |
|                  |                                 | Audio DAC and headphone driver only | -                    | 4.5  | -   | mA   |
|                  |                                 | Touch screen bias only              | -                    | 0.9  | _   | mA   |
|                  |                                 | 10-bit ADC only                     | _                    | 1.8  | -   | mA   |
|                  |                                 | Standby                             | _                    | 3    | _   | μΑ   |
| Digital in       | put pins (5 V tolerant, TTL con | npatible)                           |                      |      |     |      |
| V <sub>IH</sub>  | HIGH-level input voltage        |                                     | 2.0                  | _    | 5.5 | V    |
| V <sub>IL</sub>  | LOW-level input voltage         |                                     | -0.5                 | _    | 0.8 | V    |
| I <sub>IL</sub>  | Input leakage current           |                                     | _                    | _    | 1   | μΑ   |
| C <sub>i</sub>   | Input capacitance               |                                     | _                    | _    | 10  | pF   |
| Digital ou       | ıtput pins                      |                                     |                      |      |     |      |
| V <sub>OH</sub>  | HIGH-level output voltage       | $I_{OH} = -2 \text{ mA}$            | 0.85 DV <sub>I</sub> | DD - | _   | V    |
| V <sub>OL</sub>  | LOW-level output voltage        | I <sub>OL</sub> = 2 mA              | _                    | _    | 0.4 | V    |

9397 750 09611

© Koninklijke Philips Electronics N.V. 2002. All rights reserved.

Audio codec with touch screen controller and power management monitor

# 15. Dynamic characteristics

#### **Table 60: Dynamic characteristics**

 $DV_{DD}$  =  $AV_{DD}$  =  $V_{ADCP}$  = 3.3 V;  $T_{amb}$  = 25 °C; all voltage measured with respect to ground; unless otherwise specified.

| Symbol               | Parameter                                                           | Conditions                                                                       | Min | Тур                 | Max                | Unit |
|----------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------|-----|---------------------|--------------------|------|
| Audio ADC            |                                                                     |                                                                                  |     |                     |                    |      |
| $V_{ADCP}$           | Positive reference voltage                                          |                                                                                  | _   | $AV_DD$             | _                  | V    |
| $V_{ADCN}$           | Negative reference voltage                                          |                                                                                  | _   | 0.0                 | _                  | V    |
| $R_{IL}$             | Line input resistance                                               |                                                                                  | _   | 10                  | _                  | kΩ   |
| C <sub>IL</sub>      | Line input capacitance                                              |                                                                                  | _   | 24                  | _                  | рF   |
| $R_{IM}$             | MIC input resistance                                                |                                                                                  | _   | 10                  | _                  | kΩ   |
| C <sub>IM</sub>      | MIC input capacitance                                               |                                                                                  | _   | 24                  | _                  | pF   |
| Z <sub>MICGND</sub>  | Impedance MICGND - $V_{SSA}$                                        |                                                                                  | _   | _                   | 200                | Ω    |
| $V_{i(rms)}$         | FS input voltage (rms value)                                        | Record Gain = 0 dB                                                               |     |                     |                    |      |
|                      | Line inputs                                                         |                                                                                  | _   | 1.0                 | _                  | V    |
|                      | MIC input                                                           | 20 dB = 0                                                                        | _   | 1.0                 | _                  | V    |
|                      |                                                                     | 20 dB = 1                                                                        | _   | 0.1                 | _                  | V    |
| $\Delta V_i$         | Unbalance between channels                                          |                                                                                  | _   | 0.1                 | _                  | dB   |
| (THD + N)            | Total harmonic distortion plus                                      | At –3 dB input                                                                   | _   | -87                 | _                  | dB   |
| S                    | noise-to-signal ratio; f <sub>s</sub> = 48 kHz,<br>Line-in selected | At –60 dB input; A-weighted                                                      | -   | <del>-</del> 37     | _                  | dB   |
| S/N                  | Signal-to-noise ratio; f <sub>s</sub> = 48 kHz,<br>Line-in selected | At zero input; A-weighted                                                        | -   | 97                  | -                  | dB   |
| $\alpha_{CS}$        | Channel separation; f <sub>s</sub> = 48 kHz,<br>Line-in selected    | At 0 dB input                                                                    | -   | 95                  | _                  | dB   |
| PSRR                 | Power supply rejection ratio                                        | $f_{ripple}$ = 1 kHz;<br>$V_{ripple}$ = 30 mV <sub>(p-p)</sub>                   | _   | 30                  | _                  | dB   |
| Audio DAC            | + headphone driver                                                  |                                                                                  |     |                     |                    |      |
| $R_L$                | Load resistance                                                     |                                                                                  | 16  | 32                  | _                  | Ω    |
| C <sub>L</sub>       | Load capacitance                                                    |                                                                                  | _   | _                   | 30                 | pF   |
| V <sub>VREFDRV</sub> | VREFDRV voltage                                                     |                                                                                  | _   | AV <sub>DD</sub> /2 | _                  | V    |
| $V_{o(rms)}$         | Output voltage (rms value)                                          | At 0 dB (FS) digital input $R_L = 10 \text{ k}\Omega$                            | -   | 1.0                 | _                  | V    |
| P <sub>o</sub>       | Output power                                                        | At 0 dB (FS) digital input $R_L = 32 \Omega$                                     | _   | 25                  | _                  | mW   |
| ΔV <sub>o</sub>      | Unbalance between channels                                          | At 0 dB (FS) digital input $R_L = 10 \text{ k}\Omega$                            | -   | <0.1                | _                  | dB   |
| (THD + N)            | Total harmonic distortion plus                                      | At 0 dB digital input, $R_L = 32 \Omega$                                         | _   | -40                 | _                  | dB   |
| S                    | noise-to-signal ratio; f <sub>s</sub> = 48 kHz                      | At 0 dB digital input,<br>$R_L = 10 \text{ k}\Omega$                             | _   | -80                 | _                  | dB   |
|                      |                                                                     | At –60 dB digital input;<br>A-weighted                                           | _   | -32                 | _                  | dB   |
| S/N                  | Signal-to-noise ratio                                               | Code = 0; A-weighted                                                             | _   | 91                  | _                  | dB   |
| αcs                  | Channel separation                                                  | R <sub>L</sub> = 32 Ω                                                            | _   | 54                  | _                  | dB   |
| PSRR                 | Power supply rejection ratio                                        | R <sub>L</sub> = 10 kΩ; $f_{ripple}$ = 1 kHz;<br>$V_{ripple}$ = 30 mV $_{(p-p)}$ | -   | 58                  | _                  | dB   |
| 397 750 09611        |                                                                     | ттррге оотт (p-p)                                                                |     |                     | nics N.V. 2002. Al |      |

# Audio codec with touch screen controller and power management monitor

**Table 60: Dynamic characteristics**...continued

 $DV_{DD}$  =  $AV_{DD}$  =  $V_{ADCP}$  = 3.3 V;  $T_{amb}$  = 25 °C; all voltage measured with respect to ground; unless otherwise specified.

| Symbol                  | Parameter                                             | Conditions                                              | Min                           | Тур    | Max                     | Unit |
|-------------------------|-------------------------------------------------------|---------------------------------------------------------|-------------------------------|--------|-------------------------|------|
| Touch scre              | en                                                    |                                                         |                               |        |                         |      |
| V <sub>i(bias)</sub>    | Bias voltage                                          | Position mode selected; no loading                      | -                             | 1.89   | _                       | V    |
| I                       | Max. touch screen current                             | Position mode selected                                  | 10                            | _      | _                       | mA   |
| R <sub>i</sub>          | Max. touch screen resistance to generate an interrupt | Interrupt mode selected                                 | _                             | _      | 2500                    | Ω    |
| R <sub>gs</sub>         | Ground switch on resistance                           |                                                         | _                             | _      | 50                      | Ω    |
| R <sub>ps</sub>         | Power switch on resistance                            |                                                         | _                             | _      | 50                      | Ω    |
| Voltage mo              | onitor ADC                                            |                                                         |                               |        |                         |      |
| RES                     | Resolution                                            |                                                         | _                             | 10     | _                       | Bits |
| V <sub>i(AD0-AD3)</sub> | Full scale AD0-AD3 inputs                             |                                                         | -                             | 7.5    | -                       | V    |
| Zi                      | Input impedance                                       |                                                         | -                             | 77     | -                       | kΩ   |
| ILI                     | Input leakage current                                 | $V_{AD0} = V_{AD1} = V_{AD2} = V_{AD3} = 7.5 \text{ V}$ | _                             | _      | 10                      | μΑ   |
| LE <sub>d</sub>         | Differential linearity error                          |                                                         | _                             | ±1     | _                       | LSB  |
| LEi                     | Integral linearity error                              |                                                         | _                             | ±2     | _                       | LSB  |
| t <sub>en</sub>         | ADC enable time                                       |                                                         |                               |        |                         |      |
| t <sub>d(s)</sub>       | Sampling delay                                        | Non-synchronization mode (AS = 0, AVE = 0)              | 21<br>T <sub>clk_period</sub> | _      | _                       |      |
|                         |                                                       | Synchronization mode; rising                            | 1                             | _      | 3                       |      |
|                         |                                                       | edge ADCSYNC to sample<br>moment (AS = 1, AVE = 0)      | T <sub>clk_period</sub>       |        | T <sub>clk_period</sub> |      |
| t <sub>conv</sub>       | Total conversion time                                 | AS = AVE = 0                                            | -                             | 10     | _                       | μs   |
| t <sub>track</sub>      | Tracking time                                         |                                                         | _                             | 2      | _                       | μs   |
| t <sub>adcsync</sub>    | HIGH time ADSYNC signal                               |                                                         | 81.4                          |        |                         | ns   |
| Oscillator              |                                                       |                                                         |                               |        |                         |      |
| f <sub>osc</sub>        | Oscillator frequency                                  |                                                         | _                             | 24.576 | _                       | MHz  |

Audio codec with touch screen controller and power management monitor

# 16. AC Link characteristics

**Table 61: Characteristics** 

 $DV_{DD}$  =  $AV_{DD}$  =  $V_{ADCP}$  = 3.3 V;  $T_{amb}$  = 25 °C; all voltage measured with respect to ground; unless otherwise specified.

| Symbol                   | Parameter                                            | Conditions | Min   | Тур    | Max | Unit |
|--------------------------|------------------------------------------------------|------------|-------|--------|-----|------|
| Cold/warm                | reset                                                |            |       |        |     |      |
| T <sub>rst_low</sub>     | RESET active-LOW pulse width (AC Link controller)    |            | 1.0   | -      | -   | μs   |
| T <sub>rst2clk</sub>     | RESET inactive to BIT_CLK start-up delay             |            | 162.8 |        |     | ns   |
| $T_{sync\_high}$         | SYNC active-HIGH pulse width (AC Link controller)    |            | 1.0   | -      | -   | μs   |
| T <sub>sync2clk</sub>    | SYNC inactive to BIT_CLK start-up delay              |            | 162.8 | -      | -   | ns   |
| AC-link clo              | cks                                                  |            |       |        |     |      |
|                          | BIT_CLK frequency                                    |            | -     | 12.288 | -   | MHz  |
| T <sub>clk_period</sub>  | BIT_CLK period                                       |            | -     | 81.4   | -   | ns   |
|                          | BIT_CLK output jitter                                |            | -     | -      | 750 | ps   |
| T <sub>clk_high</sub>    | BIT_CLK HIGH pulse width                             |            | 36    | 40.7   | 45  | ns   |
| T <sub>clk_low</sub>     | BIT_CLK LOW pulse width                              |            | 36    | 40.7   | 45  | ns   |
|                          | SYNC frequency                                       |            | -     | 48.0   | -   | kHz  |
| T <sub>sync_period</sub> | SYNC period                                          |            | -     | 20.8   | -   | μs   |
| T <sub>sync_high</sub>   | SYNC HIGH pulse width                                |            | -     | 1.3    | -   | μs   |
| T <sub>sync_low</sub>    | SYNC LOW pulse width                                 |            | -     | 19.5   | -   | μs   |
| Data setup               | and hold                                             |            |       |        |     |      |
| t <sub>co</sub>          | Output delay from rising edge of BIT_CLK             |            | -     | -      | 15  | ns   |
| T <sub>setup</sub>       | Input setup to falling edge of BIT_CLK               |            | 10    | -      | -   | ns   |
| $T_{hold}$               | Input hold from falling edge of BIT_CLK              |            | 10    | -      | -   | ns   |
| Trise <sub>clk</sub>     | BIT_CLK rise time                                    |            | -     | -      | 10  | ns   |
| Tfall <sub>clk</sub>     | BIT_CLK fall time                                    |            | -     | -      | 10  | ns   |
| Trise <sub>sync</sub>    | SYNC rise time                                       |            | -     | -      | 6   | ns   |
| Tfall <sub>sync</sub>    | SYNC fall time                                       |            | -     | -      | 6   | ns   |
| Trise <sub>din</sub>     | SDATA_IN rise time                                   |            | -     | -      | 10  | ns   |
| Tfall <sub>din</sub>     | SDATA_IN fall time                                   |            | -     | -      | 10  | ns   |
| Trise <sub>dout</sub>    | SDATA_OUT rise time                                  |            | -     | -      | 6   | ns   |
| Tfall <sub>dout</sub>    | SDATA_OUT fall time                                  |            | -     | -      | 6   | ns   |
| AC-link low              | v power mode                                         |            |       |        |     |      |
| T <sub>s2_pdown</sub>    | End of Slot 2 to BIT_CLK, SDATA_IN LOW               |            | -     | 0.65   | -   | μs   |
| ATE test m               | ode                                                  |            |       |        |     |      |
| T <sub>setup2rst</sub>   | Setup to trailing edge of RESET (AC Link controller) |            | 15    | -      | -   | ns   |
| T <sub>off</sub>         | Rising edge of RESET to Hi-Z delay                   |            | -     | -      | 25  | ns   |

**Product data** 

Audio codec with touch screen controller and power management monitor

# 17. Timing diagrams







# Audio codec with touch screen controller and power management monitor







9397 750 09611 Product data

#### Audio codec with touch screen controller and power management monitor



# 18. Application information



**Product data** 

Audio codec with touch screen controller and power management monitor



Downloaded from Elcodis.com electronic components distributor

Audio codec with touch screen controller and power management monitor

# 19. Package outline

LQFP48: plastic low profile quad flat package; 48 leads; body 7 x 7 x 1.4 mm

SOT313-2



#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |        | REFER  | RENCES | EUROPEAN   | ISSUE DATE                      |
|----------|--------|--------|--------|------------|---------------------------------|
| VERSION  | IEC    | JEDEC  | EIAJ   | PROJECTION | ISSUE DATE                      |
| SOT313-2 | 136E05 | MS-026 |        |            | <del>99-12-27</del><br>00-01-19 |

Fig 33. LQFP48 (SOT313-2).

9397 750 09611

Product data

Audio codec with touch screen controller and power management monitor

# 20. Soldering

## 20.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *Data Handbook IC26; Integrated Circuit Packages* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

### 20.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C small/thin packages.

# 20.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

 For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

#### Audio codec with touch screen controller and power management monitor

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 20.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to  $300\,^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

## 20.5 Package related soldering information

Table 62: Suitability of surface mount IC packages for wave and reflow soldering methods

| Package <sup>[1]</sup>                                              | Soldering method                  |                       |  |  |
|---------------------------------------------------------------------|-----------------------------------|-----------------------|--|--|
|                                                                     | Wave                              | Reflow <sup>[2]</sup> |  |  |
| BGA, LBGA, LFBGA, SQFP, TFBGA, VFBGA                                | not suitable                      | suitable              |  |  |
| HBCC, HBGA, HLQFP, HSQFP, HSOP,<br>HTQFP, HTSSOP, HVQFN, HVSON, SMS | not suitable <sup>[3]</sup>       | suitable              |  |  |
| PLCC <sup>[4]</sup> , SO, SOJ                                       | suitable                          | suitable              |  |  |
| LQFP, QFP, TQFP                                                     | not recommended <sup>[4][5]</sup> | suitable              |  |  |
| SSOP, TSSOP, VSO                                                    | not recommended[6]                | suitable              |  |  |

- [1] For more detailed information on the BGA packages refer to the (*LF*)BGA Application Note (AN01026); order a copy from your Philips Semiconductors sales office.
- [2] All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods.
- [3] These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- [4] If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- [5] Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- [6] Wave soldering is suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

Audio codec with touch screen controller and power management monitor

# 21. Revision history

#### Table 63: Revision history

| Rev           | Date     | CPCN | Description                                                                                                                                                   |  |  |  |
|---------------|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 02 20020621 - |          |      | Product data; second version; Engineering Change Notice 853-2358 28518; supersedes initial version UCB1400-01 of 03 Jan 2002 (9397 750 09242). Modifications: |  |  |  |
|               |          |      | Section 2 "Features" modified.                                                                                                                                |  |  |  |
|               |          |      | Section 9.2.4 "Headphone driver" modified.                                                                                                                    |  |  |  |
|               |          |      | <ul> <li>Section 9.5 "Power-down modes" modified.</li> </ul>                                                                                                  |  |  |  |
|               |          |      | <ul> <li>Section 13 "Limiting values" modified: added V<sub>es</sub> parameter.</li> </ul>                                                                    |  |  |  |
|               |          |      | Section 14 "Static characteristics" modified.                                                                                                                 |  |  |  |
|               |          |      | Section 15 "Dynamic characteristics" modified.                                                                                                                |  |  |  |
|               |          |      | Section 16 "AC Link characteristics" modified.                                                                                                                |  |  |  |
| 01            | 20020103 | -    | Objective data; initial version.                                                                                                                              |  |  |  |

61 of 63

UCB1400 **Philips Semiconductors** 

> Audio codec with touch screen controller and power management monitor

#### 22. Data sheet status

| Data sheet status <sup>[1]</sup> | Product status <sup>[2]</sup> | Definition                                                                                                                                                                                                                                                                                                             |  |  |  |
|----------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Objective data                   | Development                   | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                            |  |  |  |
| Preliminary data                 | Qualification                 | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.                                     |  |  |  |
| Product data                     | Production                    | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. |  |  |  |

<sup>[1]</sup> Please consult the most recently issued data sheet before initiating or completing a design

### 23. Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### 24. Disclaimers

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

# **Contact information**

For additional information, please visit http://www.semiconductors.philips.com. For sales office addresses, send e-mail to: sales.addresses@www.semiconductors.philips.com.

9397 750 09611

© Koninklijke Philips Electronics N.V. 2002. All rights reserved.

Fax: +31 40 27 24825

The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

**UCB1400 Philips Semiconductors** 

#### Audio codec with touch screen controller and power management monitor

### **Contents**

| 1              | General description                       | . 1 | 11             | 10-bit ADC                                       | 30 |
|----------------|-------------------------------------------|-----|----------------|--------------------------------------------------|----|
| 2              | Features                                  | . 1 | 11.1           | On-chip reference circuit                        | 31 |
| 3              | Applications                              | . 1 | 12             | Register definition                              | 32 |
| 4              | Ordering information                      | . 2 | 12.1           | Reset register (index 0x00)                      |    |
| 5              | Block diagram                             |     | 12.2           | Master Volume register (index 0x02)              |    |
|                | •                                         |     | 12.3           | MIC Volume register (index 0x0E)                 | 36 |
| 6              | Pinning information                       |     | 12.4           | Record Select register (index 0x1A)              | 36 |
| 6.1            | Pinning                                   |     | 12.5           | Record Gain register (index 0x1C)                | 37 |
| 6.2            | Pin description                           |     | 12.6           | General Purpose register (index 0x20)            |    |
| 7              | Functional description                    |     | 12.7           | Power-down Control/Status register (index 0x26)  |    |
| 7.1            | Functional block diagram                  | . 5 | 12.8           | Extended Audio ID register (index 0x28)          | 39 |
| 8              | AC '97 interface                          | . 6 | 12.9           | Extended Audio Status and Control register       |    |
| 8.1            | Clocking                                  | . 6 | 40.40          | (index 0x2A)                                     | 39 |
| 8.2            | Resetting UCB1400                         | . 6 | 12.10          | Audio Sample Rate Control register (index 0x2C   | 40 |
| 8.3            | Digital interface                         | . 7 | 40.44          | and 0x32)                                        |    |
| 8.3.1          | AC-link digital serial interface protocol |     | 12.11          | IO Data register (index 0x5A)                    |    |
| 8.3.2          | AC-link audio output frame (SDATA_OUT)    |     | 12.12<br>12.13 | IO Direction register (index 0x5C)               |    |
| 8.3.3          | AC-link audio input frame (SDATA_IN)      |     | 12.13          | Positive INT Enable register (index 0x5E)        |    |
| 8.3.4          | AC-link low power mode                    |     |                | Negative INT Enable register (index 0x60)        |    |
| 8.4            | Accessing the UCB1400                     |     | 12.15<br>12.16 | INT Clear/Status register (index 0x62)           |    |
| 8.5            | Variable sample rate signaling protocol   |     | 12.16          | Touch Screen Control register (index 0x64)       |    |
| 8.5.1          | SLOTREQ protocol                          |     | 12.17          | ADC Control register (index 0x66)                |    |
| 8.6            | Wake-up support                           |     | 12.10          | ADC Data register (index 0x68)                   |    |
| 8.7            | Test modes                                |     | 12.19          | Feature Control/Status Register 2 (index 0x6A)   |    |
| 8.7.1          | ATE in-circuit test mode                  |     | 12.21          | Test Control register (index 0x6E)               |    |
| 8.7.2          | Vendor-specific test mode                 |     | 12.21          | Extra Interrupt register (index 0x0E)            |    |
| 8.8            | General purpose IOs                       |     | 12.22          | Vendor ID1 and ID2 registers (index 0x70)        | 40 |
| 8.9            | Interrupt generation                      |     | 12.20          | 0x7E)                                            | 49 |
| 9              | Audio codec                               |     | 13             | Limiting values                                  |    |
| 9.1            | ADC analog front-end                      |     |                | •                                                |    |
| 9.1.1          | Line inputs                               |     | 14             | Static characteristics                           |    |
| 9.1.2          | Microphone input                          |     | 15             | Dynamic characteristics                          |    |
| 9.1.3          | Decimation filter                         |     | 16             | AC Link characteristics                          | 53 |
| 9.1.4          | Overload detection                        |     | 17             | Timing diagrams                                  | 54 |
| 9.2            | Interpolation filter (DAC)                |     | 18             | Application information                          | 56 |
| 9.2.1<br>9.2.2 | DSP features                              |     | 19             | Package outline                                  |    |
| 9.2.3          | Filter stream DAC                         |     | 20             | Soldering                                        |    |
| 9.2.4          | Headphone driver                          |     | 20.1           | Introduction to soldering surface mount packages |    |
| 9.3            | Loopback mode                             |     | 20.1           | Reflow soldering                                 |    |
| 9.4            | PLL and sample rates                      |     | 20.2           | Wave soldering                                   |    |
| 9.5            | Power-down modes                          |     | 20.3           | Manual soldering                                 |    |
| 10             | Touch screen interface                    |     | 20.4           | Package related soldering information            |    |
| 10.1           | Universal touch screen matrix             |     | 21             | Revision history                                 |    |
| 10.1           |                                           |     |                | -                                                |    |
| 10.2.1         | Operational modes                         |     | 22             | Data sheet status                                |    |
| 10.2.1         | Pressure measurement                      |     | 23             | Definitions                                      | 62 |
| 10.2.2         | Plate resistance measurement              |     | 24             | Disclaimers                                      | 62 |
| 10.2.3         | Interrupt mode                            |     |                |                                                  |    |
|                |                                           |     |                |                                                  |    |

#### © Koninklijke Philips Electronics N.V. 2002. Printed in the U.S.A

All rights are reserved. Reproduction in whole or in part is prohibited without the prior

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Date of release: 21 June 2002 Document order number: 9397 750 09611





10.2.5