### KSZ8692PB # Integrated Networking and Communications Controller Rev. 4.0 ### **General Description** The KSZ8692PB is a highly-integrated System-on-Chip (SoC) containing an ARM 922T 32-bit processor and a rich set of peripherals to address the cost-sensitive, high-performance needs of a wide variety of high-bandwidth networking and communications applications. #### **Features** #### **ARM 922T High-Performance Processor Core** - 250 MHz ARM 922T RISC processor core - 8KB I-cache and 8KB D-cache - Configurable Memory Management Unit (MMU) for Linux and WinCE #### **Memory Controller** - 8/16-bit external bus interface for FLASH, ROM, SRAM, and external I/O - NAND FLASH controller with boot option - 200MHz 32-bit DDR controller - Two JEDEC Specification JESD82-1-compliant differential clock drivers for a glueless DDR interface solution #### **Ethernet Interfaces** - Two Ethernet (10/100 Mbps) MACs - MII interface - Fully compliant with IEEE 802.3 Ethernet standards #### **IP Security Engine** - Hardware IPSec Engine guarantees 100Mbps VPN - Secure Socket Layer Support - DES/3DES/AES/RC4 Cyphers - MD-5, SHA-1, SHA-256 Hashing Algorithms - HMAC - SSLMAC #### **PCI** Interface - Version PCI 2.3 - 32-bit 33/66MHz - Integrated PCI Arbiter supports three external masters - · Configurable as Host bridge or Guest device - Glueless Support for mini-PCI or CardBus devices #### **Dual High-Speed USB 2.0 Interfaces** - Two USB2.0 ports with integrated PHY - Can be configured as 2-port host, or host + device #### SDIO/SD Host Controller - Meets SD Host Controller Standard Specification Version 1.0 - Meets SDIO card specification Version 1.0 #### **DMA Controllers** Dedicated DMA channels for PCI, USB, IPSec, SDIO and Ethernet ports. #### **Peripherals** - Four high-speed UART ports up to 5 Mbps - Two programmable 32-bit timers with watchdog timer capability - Interrupt Controller - Twenty GPIO ports - One shared SPI/I2C interface - One I2S port #### Debugging - ARM9 JTAG debug interface - JTAG Boundary Scan Support #### **Power Management** - CPU and system clock speed step-down options - · Ethernet port Wake-on-LAN - · DDR and PCI power down #### **Operating Voltage** - 1.3V power for core - 3.3V power for I/O - 2.5V or 2.6V power for DDR memory interface #### Reference Hardware and Software Evaluation Kit - Hardware evaluation Kit - Software Evaluation Kit includes WinCE BSP, Open WRT BSP, Linux based SOHO Router packages Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com ## **Block Diagram** Figure 1. KSZ8692PB Block Diagram ## **Applications** - Enhanced residential gateways - High-end printer servers - Voice-over-Internet Protocol (VoIP) systems - IP-based multimedia systems - · Wireless Access Points or Mesh Nodes - USB device servers - Industrial control - Video surveillance systems - SMB/SME Network Security Applications, including VPN Routers ## **Ordering Information** | Part Number | Temp.<br>Range | Package | Lead<br>Finish | |-------------|----------------|--------------|----------------| | KSZ8692PB | 0°C to 70°C | 400-Pin PBGA | Pb-Free | | KSZ8692PBI | -40°C to 85°C | 400-Pin PBGA | Pb-Free | ## **Revision History** | Revision | Date | Summary of Changes | |----------|----------|----------------------------------------------------------------------------------------------| | 1.0 | 9/23/08 | Preliminary Release | | 2.0 | 3/10/09 | Power Sequencing, Added A1 (PMEN) to pin list, 1.3V Supply for Core, Power Consumption table | | 3.0 | 8/10/09 | DDR Data Width Changed to 16-bit | | 4.0 | 01/28/10 | DDR Data Width Changed to 32-bit | ## **Contents** | System Level Applications | 6 | |--------------------------------------------------|----| | Functional Description | 7 | | ARM High-Performance Processor | 8 | | FLASH/ROM/SRAM Memory and External I/O Interface | 8 | | NAND Flash Memory Interface | 10 | | DDR Controller | 11 | | SDIO/SD Host Controller | 15 | | IP Security Engine | 15 | | USB 2.0 Interface | 16 | | PCI Interface | 17 | | Ethernet MAC Ports (Port 0 = WAN, Port 1 = LAN) | 17 | | Wake-on-LAN | 17 | | Link Change | 18 | | Wake-Up Packet | 18 | | Magic Packet | 18 | | IPv6 Support | 19 | | DMA Controller | 19 | | UART Interface | 19 | | Timers and Watchdog | 19 | | GPIO | 19 | | I2C | 20 | | SPI | 20 | | I2S | 20 | | Interrupt Controller | 20 | | System Level Interfaces | 21 | | Absolute Maximum Ratings <sup>(1)</sup> | 37 | | Operating Ratings <sup>(2)</sup> | 37 | | Electrical Characteristics <sup>(4)</sup> | 37 | | Timing Specifications | 38 | | Signal Location Information | 41 | | Package Information | 42 | ## **List of Figures** | Figure 1. KSZ8692PB Block Diagram | 2 | |-----------------------------------------------------------|----| | Figure 2. Peripheral Options and Examples | 6 | | Figure 3. KSZ8692PB Functional Block Diagram | 7 | | Figure 4. Static Memory Interface Examples | 9 | | Figure 5. External I/O Interface Examples | 9 | | Figure 6. 8-bit NAND Interface Examples | 10 | | Figure 7. 16-bit NAND Interface Examples | 11 | | Figure 8. Two 16-bit DDR Memory Devices Interface Example | 12 | | Figure 9. Four 8-bit DDR Memory Devices Interface Example | 13 | | Figure 10. Burst DDR Read Timing | 14 | | Figure 11. Burst DDR Write Timing | 14 | | Figure 12. USB 2.0 Configuration as Two-Port Host | 16 | | Figure 13. USB 2.0 Configuration as Host + Device | 16 | | Figure 14. Reset Circuit | 21 | | Figure 15. Power and Clocks | 21 | | Figure 16. Reset Timing | 38 | | Figure 17. Static Memory Read Cycle | 38 | | Figure 18. Static Memory Write Cycle | 39 | | Figure 19. External I/O Read and Write Cycles | 39 | | Figure 21. 400-Pin PBGA | 42 | | List of Tables | | | Table 1. Reset Timing Parameters | 38 | | Table 2. Programmable Static Memory Timing Parameters | 39 | | Table 3. External I/O Memory Timing Parameters | 40 | | Table 4. Programmable External I/O Timing Parameters | 40 | ## **System Level Applications** Figure 2. Peripheral Options and Examples ### **Functional Description** The KSZ8692PB is a highly-integrated embedded application controller that is designed to provide a single-chip solution for a wide range of applications that require network security, high-speed networking, multiple I/O controllers and interface to standard peripherals. It features a powerful 32-bit ARM RISC processor, DDR memory controller, FLASH/ROM/SRAM/External I/O interface, NAND memory controller, an IP Security Engine, two Ethernet MACs, two USB 2.0 ports, PCI 2.3 bus interface, SDIO interface, and a large number of standard peripherals including UARTs, I2C, I2S, SPI, MIB counters, Station Manager, timers, interrupt controller and GPIOs. Figure 3. KSZ8692PB Functional Block Diagram #### **ARM High-Performance Processor** The KSZ8692PB is built around the 16/32-bit ARM922T RISC processor designed by Advanced RISC Machines. The ARM922T is a scalable, high-performance processor that was developed for highly integrated SoC applications. Its simple, elegant, and fully static design is particularly suitable for cost-effective and power-sensitive embedded systems. It also offers a separate 8KB D-cache and 8KB I-cache that reduces memory access latency.16-bit thumb instruction sets are supported to minimize memory footprint. The ARM processor core can be programmed to maximum of 250 MHz for highest possible performance. The Advanced Microprocessor Bus Architecture/Advanced High-Performance Bus (AMBA AHB) is a 32-bit wide ARM system bus to which is connected the processor, the register ports of the DDR memory controller, the FLASH/ROM/SRAM/External I/O controller, the NAND memory controller, the Ethernet MACs, the PCI bridge, the USB ports and the SDIO controller. The ARM processor is the master of AHB and responsible for configuring the operational characteristics of each AHB device via their individual register port. The AHB is programmable up to 166MHz for maximum system bus performance. AHB interfaces to devices are shown in functional block diagram. Also connected to AHB is ARM Advanced Peripheral Bus or APB bridge which is attached the standard peripherals. The APB Bridge transparently converts the AHB accesses into slower APB accesses. The ARM processor is the master of APB bridge and responsible for configuring the operational characteristics and transfer of data for each APB attached peripheral. APB interfaces to standard peripherals are shown in functional block diagram. - 250MHz ARM922T RISC processor core - 166MHz AMBA Bus 2.0 - 16-bit thumb instruction sets - 8KB D-cache and 8KB I-cache - Supports Little-Endian mode - Configurable MMU - Power saving options include clock down of both processor core and AMBA AHB #### FLASH/ROM/SRAM Memory and External I/O Interface The KSZ8692PB memory controller provides glueless interface for static memory, i.e. ROM, SRAM, and NOR Flash and three banks of external I/O. NOR Flash bank0 can be configured by power-up strap option to operate as boot bank from a 8 or 16 bit device. - Glueless connection to two banks of FLASH/ROM/SRAM memory with programmable 8 or 16 bit data width and programmable access timing - Support for AMD/Intel like Flash - Automatic address line mapping for 8 or 16-bit accesses on Flash, ROM, and SRAM interfaces - Supports three external I/O banks with programmable 8 or 16 bit data width and programmable access timing - Total 64MB address space for two banks of FLASH/ROM/SRAM and and three banks of external I/O The memory interface for the static memory has a special automatic address mapping feature. This allows the designer to connect address bit 0 on the memory to ADDR[0] on the KSZ8692PB and address bit 1 on the memory to ADDR[1] on the KSZ8692PB, regardless of whether the designer is trying to achieve half word or byte addressing. The KSZ8692PB memory controller performs the address mapping internally. This gives the designer the flexibilty to use 8 or 16 bit data width devices interchangeably on the same PCB (see Figure 4). For external I/O, however, the designer still needs to resolve the address mapping (see Figure 5). Figure 4. Static Memory Interface Examples Figure 5. External I/O Interface Examples #### **NAND Flash Memory Interface** The KSZ8692PB NAND controller provides interface to external NAND Flash memory. A total of two banks are supported. NAND Flash bank0 can be configured by power-up strap option to operate as boot bank. Both NAND Flash banks share data bus with FLASH/ROM/SRAM memory banks. - Glueless connection to two banks with programmable 8 or 16 bit data width and programmable access timing - Hardware ECC not supported - Small page size 512 + 16 bytes - Large page size 2048 + 64 bytes - Large and small block size - Boot option with automatic page crossing where pages are automatically opened sequentially by hardware - Boot option with two 8-bit device in parallel to form a 16-bit bank - Boot option with bank0 and bank1 as active banks in cascade - Support for following device densities: - 64Mbit - 128Mbit - 256Mbit - 512Mbit - 1Gbit - 2Gbit - 4Gbit - 8Gbit The following figures illustrate examples of NAND Flash bank configuration: Figure 6. 8-bit NAND Interface Examples Figure 7. 16-bit NAND Interface Examples #### **DDR Controller** The KSZ8692PB DDR memory controller provides interface for accessing external Double Data Rate Synchronous DRAM. In addition the KSZ8692PB provides two integrated DDR differential clock drivers for a complete glueless DDR interface solution. - Up to 200MHz clock frequency (400MHz data rate) - Supports one 32-bit data width bank (16-bit optional) - Up to 128 MB of addressable space is available with 12 columns and 14 row address lines - Supports all DDR device densities up to 1Gb - Supports all DDR device data width x8 and x16 - Configurable DDR RAS and CAS timing parameters - Two integrated JEDEC Specification JESD82-1 compliant differential clock drivers for a glueless DDR interface solution - JEDEC Specification SSTL 2 I/Os A dedicated internal PLL provides clocking to the DDR memory controller and the two differential clock drivers. This PLL is programmable up to 200MHz and independent of AHB and ARM processor core clocks. Figures 8 and 9 illustrate examples of bank configurations. Figure 8. Single 16-bit DDR Memory Devices Interface Example March 2010 12 M9999-031810-4.0 Figure 9. Four8-bit DDR Memory Devices Interface Example DDR memory controller access to memory bank is typically of burst type. Figures 10 and 11 are examples of burst read and write cycles. Figure 10. Burst DDR Read Timing Figure 11. Burst DDR Write Timing #### SDIO/SD Host Controller Integrated SDIO/SD host controller provides interface for removable mass storage memory card and I/O devices. - Meets SD Host Controller Standard Specification Version 1.0 - Meets SD memory card spec 1.01, MMC spec 3.31 - Meets SDIO card specification version 1.0 - 1or 4 bit mode supported - Card detection-insertion/removal - Line Status LED driver - Password protection of cards - Supports read wait control, suspend/resume operation - Support multi block read and write - Up to 12.5 Mbytes per second read and write rates using 4 parallel line for full speed card. - Dedicated DMA or programmed I/O data transfer ### **IP Security Engine** Integrated hardware security engine performs complex encryption, decryption and authentication tasks with minimum ARM processor intervention to peak line rate of 100Mbps. - ESP, AH mode - Transport mode - Tunnel mode - IPv4 - Extended Sequence Numbers - Data Descriptor Table (DDT)based packet memory - AES-ECB/CBC; 128/192/256-bit keys - DES/3DES-ECB/CBC - RC4; 40/128 bit keys - MD5, SHA-1, SHA-256 - HMAC-MD5 - HMAC-SHA1 - HMAC-SHA-256 - SSLMAC SHA-1 - SSLMAC MD5 - Dedicated DMA channel #### **USB 2.0 Interface** Integrated dual USB 2.0 interface can be configured as 2-port host, or host + device. Figures 12 and 13 illustrate examples of USB 2.0 interface applications. - Compliant with USB Specification Revision 2.0 - Compliant with Open Host Controller Interface (OHCI) Specification Rev 1.0a - Compliant with Enhanced Host Controller Interface (EHCI) Specification Rev 1.0 - Root hub with 2 (max) downstream facing ports which are shared by OHCI and EHCI host controller cores - All downstream facing ports can handle High-Speed (480Mbps), Full-Speed (12Mbps), and Low-Speed (1.5Mbps) transaction - · OTG not supported - Integrated 45Ω termination, 1.5K pull-up and 15K pull-down resistors - Support endpoint zero, and up to 6 configurable endpoints (IN/OUT, isochronous/ control/ interrupt/ bulk) - One isochronous endpoint (IN or OUT) - Dedicated DMA Channel for each port Figure 12. USB 2.0 Configuration as Two-Port Host Figure 13. USB 2.0 Configuration as Host + Device #### **PCI** Interface The KSZ8692PB integrates a PCI to AHB bridge solution for interfacing with 32-bit PCI, including miniPCI, and cardbus devices where it's common for 802.11x-based Wireless products. The PCI-AHB bridge supports two modes of operation in the PCI bus environment: host bridge mode and guest bridge mode. In the host bridge mode, the ARM processor acts as the host of the entire system. It configures other PCI devices and coordinates their transactions, including initiating transactions between the PCI devices and AHB bus subsystem. An on-chip PCI arbiter is included to determine the PCI bus ownership among up to three PCI master devices. In guest bridge mode, all of the I/O registers are programmed by either the external host CPU on the PCI bus or the local ARM host processor through the AHB bus and the KSZ8692PB can be configured by either the ARM or the PCI host CPU. In guest bridge mode, the on-chip PCI arbiter is disabled. In both cases, the KSZ8692PB memory subsystem is accessible from either the PCI host or the ARM processor. Communications between the external host CPU and the ARM processor is accomplished through message passing or through shared memory. - Compliant to PCI revision 2.3 - Support 33 and 66MHz, 32-bit data PCI bus - · Support 32-bit miniPCI or cardbus devices - Supports both regular and memory-mapped I/O on the PCI interface - AHB bus and PCI bus operate at independent clock domains - Supports big endian and little endian on AHB - · PCI bus Round Robin arbiter for three external masters - Supports high speed bus request and bus parking - Dedicated DMA channel for bulk data transfer to/from DDR memory #### Ethernet MAC Ports (Port 0 = WAN, Port 1 = LAN) The KSZ8692PB integrates two Ethernet controllers that operate at 10 and 100 Mbps. Each controller has an interface that operates as MII to an external 10/100 PHY to complete Ethernet network connectivity. An integrated 25 MHz clock eliminates external crystal or oscillator requirement for PHY to reduce cost. Integrated 2-pin (MDC & MDIO) Station Manager allows ARM processor to access PHY registers and pass control and status parameters. Wake-on-LAN is supported as part of the power management mechanism. Each port has a dedicated MIB counter to accumulate statistics for received and transmitted traffic. - IEEE 802.3 compliant MAC layer function - MII interface compliant to Clause 22.2.4.5 of the IEEE 802.3u Specification - 10/100 Mbps half and full-duplex operation - Automatic CRC generation and checking - Automatic error packet discard - Supports IPv4 Header and IPv4/IPv6 TCP/UDP checksum generation to offload host CPU - Supports IPv4 Header and IPv4/IPv6 TCP/UDP checksum error detection - Supports 32 rules ACL filtering - Maximum frame length support is 2000 Byte at WAN port and 9K-byte at LAN port - Contains large independent receive and transmit FIFOs (8KB receive / 8KB transmit at WAN and 24KB receive / 22KB transmit at LAN) for back-to-back packet receive, and guaranteed no-under run packet transmit - Data alignment logic and scatter gather capability - Configurable as MAC or PHY mode - Separate transmit and receive DMA channels for each port #### Wake-on-LAN Wake-up frame events are used to wake the system whenever meaningful data is presented to the system over the network. Examples of meaningful data include the reception of a Magic Packet, a management request from a remote administrator, or simply network traffic directly targeted to the local system. In all of these instances, the network device is pre-programmed by the policy owner or other software with information on how to identify wake frames from other network traffic. A wake-up event is a request for hardware and/or software external to the network device to put the system into a powered state. A wake-up signal is caused by: - 1. Detection of a change in the network link state - 2. Receipt of a network wake-up frame - 3. Receipt of a Magic Packet There are also other types of wake-up events that are not listed here as manufacturers may choose to implement these in their own way. #### Link Change Link status wake events are useful to indicate a change in the network's availability, especially when this change may impact the level at which the system should re-enter the sleeping state. For example, a change from link off to link on may trigger the system to re-enter sleep at a higher level (D2 vs. D3<sup>1</sup>) so that wake frames can be detected. Conversely, a transition from link on to link off may trigger the system to re-enter sleep at a deeper level (D3 vs. D2) since the network is not currently available. #### Wake-Up Packet Wake-up packets are certain types of packets with specific CRC values that a system recognizes to as a 'wake up' frame. The KSZ8692PB supports up to four user defined wake-up on each network controller port: #### Magic Packet Magic Packet technology is used to remotely wake up a sleeping or powered off PC or device on a network. This is accomplished by sending a specific packet of information, called a Magic Packet frame, to a node on the network. When a PC or device capable of receiving the specific frame goes to sleep, it enables the Magic Packet RX mode in the network controller, and when the network controller receives a Magic Packet frame, it will alerts the system to wake up. Magic Packet is a standard feature integrated into the KSZ8692PB. The controller implements multiple advanced power-down modes including Magic Packet to conserve power and operate more efficiently. Once the KSZ8692PB has been put into Magic Packet Enable mode, it scans all incoming frames addressed to the node for a specific data sequence, which indicates to the controller this is a Magic Packet (MP) frame. A Magic Packet frame must also meet the basic requirements for the networktechnology chosen, such as Source Address (SA), or Destination Address (DA), which may be the receiving station's IEEE address or a multicast or broadcast address and CRC. The specific sequence consists of 16 duplications of the IEEE address of this node, with no breaks or interruptions. This sequence can be located anywhere within the packet, but must be preceded by a synchronization stream. The synchronization stream allows the scanning state machine to be much simpler. The synchronization stream is defined as 6 bytes of XoffFFh. The device will also accept a broadcast frame, as long as the 16 duplications of the IEEE address match the address of the machine to be awakened. #### Example: If the IEEE address for a particular node on a network is 11h 22h, 33h, 44h, 55h, 66h, the network controller would be scanning for the data sequence (assuming an Ethernet frame): DESTINATION SOURCE - MISC - .: FF FF FF FF FF FF FF FF FF - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 33 44 55 66 - 11 22 There are no further restrictions on a Magic Packet frame. For instance, the sequence could be in a TCP/IP packet or an IPX packet. The frame may be bridged or routed across the network without affecting its ability to wake-up a node at the frame's destination. March 2010 18 M9999-031810-4.0 \_ <sup>&</sup>lt;sup>1</sup> References to D0, D1, D2, and D3 are power management states defined in a similar fashion to the way they are defined for PCI. For more information, refer to the PCI specification at www.pcisig.com/specifications/conventional/pcipm1.2.pdf. If the network controller scans a frame and does not find the specific sequence shown above, it discards the frame and takes no further action. If the KSZ8692PB controller detects the data sequence, however, it then alerts the device's power management circuitry to wake up the system. ### **IPv6 Support** The KSZ8692PB provides the following IPv6 support in the hardware: - Generates the checksum for IPv6 TCP/UDP packets based on register configuration (LAN MAC DMA Transmit Control Register and WAN MAC DMA Transmit Control Register) or Transmit Descriptor 1 (TDES1). The register setting is static configuration and the TDES1 setting is packet based configuration. - Filters IPv6 packets with TCP/UDP errors (LAN MAC DMA Receive Control Register and WAN MAC DMA Receive Control Register). - Supports up to 8 Source IP or Destination IP based filtering (LAN/WAN Access Control List) Refer to the Register Description Document for more details. #### **DMA Controller** Integrated DMA controller connects data port of IP Security Engine, two Ethernet MACs, two USB 2.0 ports, PCI 2.3 bus interface, and SDIO interface via dedicated channels to DDR memory controller for moving large amounts of data without significant ARM processor intervention. A typical DMA channel usage is to move data from these interfaces into DDR memory. The data in the memory is processed by the ARM processor and driven back by the DMA channel to the external interface. Additionally, the ARM processor itself has a dedicated DMA channel to access the DDR memory controller. Flash/ROM/SRAM, NAND controller, and peripherals do not have dedicated DMA channel and therefore depend on the ARM processor for transfer of data to DDR memory. DMA channel interfaces are shown in functional block diagram. The arbitration of all requests from DMA channels are handled by the DDR memory controller and pipelined for best performance. The memory controller supports programmable bandwidth allocation for each DMA channel, thus enabling the designer to optimize I/O resource utilization of memory. #### **UART Interface** The KSZ8692PB support four independent high-speed UARTs: UART1, UART2, UART3 and UART4. The UART ports enhance the system availability for legacy serial communication application and console port display. UART1, UART2, UART3 and UART4 support maximum baud rate of 5 Mbps including standard rates. The higher rates allow for Bluetooth and GSM applications. UART1 supports CTSN, DSRN, DCDN modem control pins in addition to RXD and TXD data pins. For UART2, UART3, UART4 only CTSN and RTSN control pins in addition to RXD and TXD data pins are supported. #### **Timers and Watchdog** Two programmable 32-bit timers with one capable of watchdog timer function. These timers can operate in a very flexible way. The host can control the timeout period as well as the pulse duration. Both timers can be enabled with interrupt capability. When the watchdog timer is programmed and the timer setting expires, the KSZ8692PB resets itself and also asserts WRSTO to reset other devices in the system. #### **GPIO** Twenty general purpose I/O (GPIO) are individually programmable as input or output. Some GPIO ports are programmable for alternate function as listed below: - Four GPIO programmable as inputs for external interrupts - Two GPIO programmable as 32-bit timers output - Six GPIO programmable as CTSN and RTSN control pins for UART2, UART3, UART4 - One GPIO programmable as SDIO Line Status LED driver - One GPIO programmable as ARM CPU interrupt line activity. See Signal Description list for detailed GPIO map. #### I2C The I2C interface is a 2-pin (SCL & SDA) generic serial bus interface for both control and data. The KSZ8692PB supports master mode I2C interface. To increase the firmware efficiency, KSZ8692PB is equipped with hardware assisted logic to take care I2C bus sequence and protocol. - Supports one master (KSZ8692PB) in the system - 8-bit or 10-bit addressing - Up to 8 byte burst for read and write - Programmable SCL clock rate for up to 400kHz The I2C interface shares the same pins with the SPI interface. #### SPI The Serial Peripheral Interface (SPI) is a synchronous serial data link that provides communication with external devices. - 8- to 16-bit Programmable Data Length - Programmable Serial Clock Phase and Polarity - Programmable Active Level of Chip Select (CS) - Programmable Delays between Two Active CS - Programmable Delays between Consecutive Transfers without Removing CS - Programmable Delays between Assertion CS and 1<sup>st</sup> SPCK - Programmable SPI clock (SPCK) rate in the range of AMBA System Clock (SYSCLK) divided by a value between 16 and 65536 The SPI interface shares the same pins with the I2C interface. #### **12S** I2S provides programmable 16-, 18-, 20-, 24-bit resolution audio for two (stereo) channels playback and recording. #### **Interrupt Controller** Interrupt controller handles external and internal interrupt sources. - Normal or fast interrupt mode (IRQ, FIQ) supported - Prioritized interrupt handling ## **System Level Interfaces** The following figures illustrate the high-level system connections to the KSZ8692PB. Note these figures are for illustration purpose only. The system designer must refer to Evaluation Design Kit for actual circuit implementation. Figure 14. Reset Circuit Figure 15. Power and Clocks According to some DDR device manufacturer's electrical specification, DDR400 devices operating at 200 MHz require a 2.6V power supply. DDR333 and DDR266 devices require 2.5V power supply. Power to the SoC DDR Memory Controller must be based on DDR device power requirement specification. ## **Signal Descriptions by Group** | Pin Number | Pin Name | Pin Type | Pin Description | |---------------------------------------------------------|------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | System Interf | ace | | | | R5 | RESETN | I | Reset, asserted Low. | | | | | RESETN will force the KSZ8692PB to reset ARM9 CPU and all functional blocks. Once asserted, RESETN must remain asserted for a minimum duration of 256 system clock cycles. When in the reset state, all the output pins are put into Tri-state and all open drain signals are floated. | | N5 | WRSTO | 0 | Watchdog Timer Reset Output | | | | | When the Watchdog Timer expires, this signal will be asserted for at least 200 msec. | | W1 | XCLK2 | I | System Clock Input 2. | | | | | External crystal or clock input 2. The clock frequency should be 25MHz $\pm$ 100ppm. | | Y1 | XCLK1 | I | System Clock Input 1. | | | | | Used with XCLK1 pin when other polarity of crystal is needed. This is unused for a normal clock input. | | H19 | CLK25MHz | 0 | 25MHz output to external PHY | | Y15, Y14 | DDCLKO[1:0] | 0 | DDR Clock Out [1:0]. | | | | | Output of the internal system clock, it is also used as the clock signal for DDR interface. | | W15, W14 | DDCLKON[1:0] | ON[1:0] O | The negative of differential pair of DDR Clock Out [1:0]. | | | | | Output of the internal system clock, it is also used as the clock signal for DDR interface. | | U13 | SDCLKEO | 0 | Clock Enable output for SDRAM (for Power Down Mode) | | T7, U7 | VREF | I | Reference Voltage for SSTL interface. | | | | | Must be half of the voltage for the DDR VDD supply. See EIA/JEDEC standard EIA/JESD8-9 (Stub series terminated logic for 2.5V, SSTL_2) | | W3 | SDOCLK | 0 | DDR Clock Out for loopback from De-skew PLL | | Y3 | SDICLK | I | DDR Clock In from loopback to De-skew PLL. This pin must connect to SDOCLK with appropriate de-skew length. See Engineering Evaluation Design Kit for detailed implementation. | | Y17, Y16 | DDCLKO[3:2] | 0 | Factory Reserved | | W17, W16 | DDCLKON[3:2] | 0 | Factory Reserved | | NAND/SRAM/ | ROM/EXIO Interfa | ice | | | L2, K1, K2, | SADDR[230] | 0 | SRAM Address Bus. | | J3, H5, H4,<br>J2, H3, J1,<br>H2, G5, H1, | | | The 24-bit address bus covers 16M word memory space of ROM/SRAM/FLASH, and 16M byte external I/O banks. | | G3, G4, G2,<br>F1, G1, F2,<br>F3, F5, F4,<br>E1, E2, E3 | | | This address bus is shared between ROM/SRAM/FLASH/EXTIO devices. | | T2, U1, L5, | SDATA[150] | lpu/O | SRAM DATA Bus. | | N4, P3, R2,<br>T1, M4, K5,<br>N3, P2, R1, | | | Bidirectional Bus for 16-bit DATA In and DATA Out. The KSZ8692PB also supports 8-bit data bus for ROM/SRAM/FLASH/EXTIO cycles. | | L4, M3, P1,<br>K4 | | | This data bus is shared between NAND, ROM/SRAM/FLASH/EXTIO devices. | | Pin Number | Pin Name | Pin Type | Pin Description | |------------|-----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | L3 | ECS2 | 0 | External I/O Chip Select 2, asserted Low. | | | | | Three External I/O banks are provided for external memory-mapped I/O operations. Each I/O bank stores up to 16Kbytes. ECSN signals indicate which of the three I/O banks is selected. | | N1 | ECS1 | 0 | External I/O Chip Select 1, asserted Low. | | | | | Three External I/O banks are provided for external memory-mapped I/O operations. Each I/O bank stores up to 16Kbytes. ECSN signals indicate which of the three I/O banks is selected. | | M2 | ECS0 | 0 | External I/O Chip Select 0, asserted Low. | | | | | Three External I/O banks are provided for external memory-mapped I/O operations. Each I/O bank stores up to 16Kbytes. ECSN signals indicate which of the three I/O banks is selected. | | K3 | RCSN1 | 0 | ROM/SRAM/FLASH(NOR) Chip select 1, asserted Low. | | | | | The KSZ8692PB can access up to two external ROM/SRAM/FLASH memory banks. The RCSN pins can be controlled to map the CPU addresses into physical memory banks. | | L1 | RCSN0 | 0 | ROM/SRAM/FLASH(NOR) Chip select 0, asserted Low. | | | | | The KSZ8692PB can access up to two external ROM/SRAM/FLASH memory banks. The RCSN pins can be controlled to map the CPU addresses into physical memory banks. | | | | | This bank is configurable as boot option | | N2 | EWAITN | 1 | External Wait asserted Low. | | | | | This signal is asserted when an external I/O device or ROM/SRAM/FLASH(NOR) bank needs more access cycles than those defined in the corresponding control register. | | M1 | EROEN | lpd/O | ROM/SRAM/FLASH(NOR) and EXTIO Output Enable, asserted Low. | | | (WRSTPLS) | | When asserted, this signal controls the output enable port of the specified ROM/SRAM/FLASH memory and EXTIO device. | | J5 | ERWEN1 | 0 | ROM/SRAM/FLASH(NOR) and EXTIO Write Byte Enable, asserted Low. | | | | | When asserted, this signal controls the byte write enable of the memory device SDATA[158] for ROM/SRAM/FLASH and EXTIO access. | | J4 | ERWEN0 | lpd/O | ROM/SRAM/FLASH(NOR) and EXTIO Write Byte Enable, asserted Low. | | | | | When asserted, this signal controls the byte write enable of the memory device SDATA[70 or 150] for ROM/SRAM/FLASH and EXTIO access. | | R3 | NCLE | lpd/O | NAND command Latch Enable | | | | | NCLE controls the activating path for command sent to NAND flash. | | U2 | NALE | lpd/O | NAND Address Latch Enable | | | | | NALE controls the activating path for address sent to NAND flash. | | Т3 | NCEN1 | 0 | NAND Bank Chip Enable 1, asserted low | | | | | NAND device bank 1 selection control. | | V3 | NCEN0 | 0 | NAND Bank Chip Enable 0, asserted low | | | | | NAND device bank 0 selection control. | | | | | This bank is configurable as boot option | | R4 | NREN | lpu/O | NAND Read Enable, asserted low | | T4 | NWEN | lpu/O | NAND Write Enable, asserted low | | U3 | NWPN | Ipu/O | NAND Write Protection, asserted low | | P4, U4 | NRBN[1:0] | 1 | NAND Ready/Busy, asserted low for busy. | | Pin Number | Pin Name | Pin Type | Pin Description | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | DDR Interfac | DDR Interface | | | | | | T17, V18,<br>U17, T16,<br>W20, W19,<br>Y20, Y19,<br>W18, V17,<br>U16, T15,<br>Y18, V16 | DADDR[130] | 0 | DDR Address Bus. | | | | V13, U11,<br>V12, W13,<br>Y13, W12,<br>V11, U10,<br>V10, Y11,<br>W10, U9,<br>Y10, V9, W9,<br>Y9, W8, Y8,<br>Y7, W7, V7,<br>Y6, W6, V6,<br>Y5, V5, W5,<br>U5, T5, Y4,<br>V4, W4 | DDATA[310] | I/O | DDR Data Bus. | | | | T13, V14 | BA[1:0] | 0 | DDR Bank Address. | | | | U14 | CSN | 0 | DDR Chip Select, asserted Low. | | | | | | | Chip select pins for DDR, the KSZ8692PB supports only one DDR bank. | | | | T14 | RASN | 0 | DDR Row Address Strobe, asserted Low. | | | | | | | The Row Address Strobe pin for DDR. | | | | U15 | CASN | 0 | DDR Column Address Strobe, asserted Low. | | | | | | | The Column Address Strobe pin for DDR. | | | | V15 | WEN | 0 | DDR Write Enable, asserted Low. | | | | | | | The write enable signal for DDR. | | | | T12, Y12, | DM[3:0] | 0 | DDR Data Input/Output Mask | | | | U8, T6 | | | Data Input/Output mask signals for DDR. DM is sampled High and is an output mask signal for write accesses and an output enable signal for read accesses. Input data is masked during a Write cycle. DM0 corresponds to DDATA[7:0], DM1 corresponds to DDATA[15:8], DM2 corresponds to DDATA[23:16] and DM3 corresponds to DDATA[31:24]. | | | | U12, W11, | DQS[3:0] | I/O | DDR only Data Strobe | | | | V8, U6 | | | Input with read data, output with write data. DQS0 corresponds to DDATA[7:0], DQS1 corresponds to DDATA[15:8], DQS2 corresponds to DDATA[23:16] and DQS3 corresponds to DDATA[31:24]. | | | | | | | | | | | | | | | | | | Pin Number | Pin Name | Pin Type | Pin Description | |-----------------------|-------------|----------|-----------------------------------| | Ethernet Por | t 0 | | | | M16 | P0_RXC | lpd/O | MAC mode MII: input RX clock | | | | | PHY mode MII: output RX clock | | P18, N17,<br>P17, N16 | P0_RXD[3:0] | I | RX data[3:0] | | N18 | P0_RXDV | I | MII mode: RX data valid | | P19 | P0_RXER | I | MII mode: RX error | | M17 | P0_CRS | I | MAC mode MII: input carrier sense | | P20 | P0_COL | I | MAC mode MII: input collision | | M18 | P0_TXC | lpd/O | MAC mode MII: input TX clock | | | | | PHY mode MII: output TX clock | | L17, M19,<br>N20, N19 | P0_TXD[3:0] | 0 | TX data[3:0] | | L16 | P0_TXEN | 0 | MII: TX enable | | Ethernet Port | 1 | | | | K19 | P1_RXC | lpd/O | MAC mode MII: input RX clock | | | | | PHY mode MII: output RX clock | | L20, L19,<br>L18, M20 | P1_RXD[3:0] | I | RX data[3:0] | | K16 | P1_RXDV | I | MII mode: RX data valid | | K17 | P1_RXER | I | MII mode: RX error | | K18 | P1_CRS | I | MAC mode MII: input carrier sense | | K20 | P1_COL | I | MAC mode MII: input collision | | J17 | P1_TXC | lpd/O | MAC mode MII: input TX clock | | | | | PHY mode MII: output TX clock | | H20, J19,<br>J18, J20 | P1_TXD[3:0] | 0 | TX data[3:0] output. | | J16 | P1_TXEN | 0 | MII: TX enable | | Pin Number | Pin Name | Pin Type | Pin Description | | |----------------|----------|-----------------------|-------------------------------------------------------------------------|--| | USB Interface | | | | | | G19 | U1P | I/O (analog) | USB port 1 differential + signal | | | G20 | U1M | I/O (analog) | USB port 1 differential - signal | | | F19 | U2P | I/O (analog) | USB port 2 differential + signal | | | F20 | U2M | I/O (analog) | USB port 2 differential - signal | | | G17 | USBXI | I (analog) | Crystal in for USB PLL | | | G18 | USBXO | O (analog) | Crystal out for USB PLL | | | H16 | USBREXT | I (analog) | Connect to an external resistor 3.4KΩ to GND | | | G16 | USBTEST | O (Analog) | USB analog test output (factory reserved) | | | G15 | USBCFG | I | USB port 2 configuration | | | | | | "1" = port 2 is host | | | | | | "0" = port 2 is device | | | | | | ( port 1 is always host) | | | F18 | USBHOVC0 | I | Over current sensing input for Host Controller downstream port 1 | | | F15 | USBHOVC1 | I | Over current sensing input for Host Controller downstream port 2 | | | F17 | USBHPWR0 | lpu/O<br>(open drain) | Power switching control output for downstream port 1; open drain output | | | F16 | USBHPWR1 | lpu/O<br>(open drain) | Power switching control output for downstream port 2; open drain output | | | SDIO Interface | 1 | | | | | D14 | KCMD | lpd/O | SD 4-bit mode: Command line | | | | | | SD 1-bit mode: Command line | | | C18 | KCLK | lpd/O | SDIO/SD Clock | | | C15 | KDATA3 | I/O | SD 4-bit mode : data line 3 | | | | | | SD 1-bit mode : not used | | | C16 | KDATA2 | I/O | SD 4-bit mode : data line 2 or read wait (optional) | | | | | | SD 1-bit mode : read wait (optional) | | | E13 | KDATA1 | I/O | SD 4-bit mode : data line 1 or interrupt (optional) | | | | | | SD 1-bit mode : interrupt | | | C17 | KDATA0 | I/O | SD 4-bit mode : data line 0 | | | | | | SD 1-bit mode : data line | | | C14 | KSDCDN | I | Active low used for Card Detection | | | D13 | KSDWP | I | Active high used for Card write protection | | | Pin Number | Pin Name | Pin Type | Pin Description | | |------------------------------------|--------------------------|----------|----------------------------------------------------------------------------------------------------------------|--| | General Purpose I/O | | | | | | B14 | SLED/GPIO[19] | I/O | SDIO Line Status LED output or General Purpose I/O Pin[19] | | | B15 | CPUINTN/ | I/O | Internal CPU interrupt request or General Purpose I/O Pin[18] | | | | GPIO[18] | | As CPUINTN, any interrupt generated to ARM CPU asserts logic low on this pin. Useful for software development. | | | B16, B17,<br>B18, D18,<br>E15, D19 | GPIO[17:12] | I/O | General Purpose I/O Pin[17:12] | | | F14 | UART 4 RTSN<br>/GPIO[11] | I/O | UART 4 RTS or general purpose I/O Pin[11] | | | E16 | UART 4 CTSN<br>/GPIO[10] | I/O | UART 4 CTS or general purpose I/O Pin[10] | | | E17 | UART 3 RTSN<br>/GPIO[9] | I/O | UART 3 RTS or general purpose I/O Pin[9] | | | E19 | UART 3 CTSN<br>/GPIO[8] | I/O | UART 3 CTS or general purpose I/O Pin[8] | | | E20 | UART 2 RTSN<br>/GPIO[7] | I/O | UART 2 RTS or general purpose I/O Pin[7] | | | E18 | UART 2 CTSN<br>/GPIO[6] | I/O | UART 2 CTS or general purpose I/O Pin[6] | | | U20, U19 | TOUT[1:0]/<br>GPIO[5:4] | I/O | Timer 1/0 out or General Purpose I/O Pin[5:4] | | | V20, T18,<br>V19, U18 | EINT[3:0]/<br>GPIO[3:0] | I/O | External Interrupt Request or General Purpose I/O Pin[3:0] | | | I2S Interface | | | | | | C20 | SCKIN | I | External crystal or clock input for I2S clock The maximum supported frequency is 49.2 MHz | | | D20 | SCKOUT | 0 | External crystal out for I2S clock | | | C19 | I2S_MCLK | 0 | I2S master clock out | | | | | | This clock is of same frequency as SCKIN | | | B20 | I2S_BCLK | 0 | I2S bit clock out | | | B19 | I2S_LRCLK | 0 | Left/right select | | | A19 | I2S_SDO | 0 | Serial data out | | | A20 | I2S_SDI | I | Serial data in | | | Pin Number | Pin Name | Pin Type | Pin Description | | | |-----------------|--------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | MDIO/MDC Int | MDIO/MDC Interface | | | | | | H18 | MDC | lpu/O | Clock for station management | | | | H17 | MDIO | lpu/O | Serial data for station management | | | | I2C/SPI Interfa | ace | | | | | | E14 | SPCK_SCL | lpu/O | SPI mode: master clock Output | | | | | | | I2C mode: serial clock output | | | | D17 | SPMOSI_SDA | lpu/O | SPI mode: master data out, slave data in | | | | | | | I2C mode: serial data | | | | D16 | SPMISO | I | SPI master data in, slave data out | | | | D15 | SPICS | lpu/O | SPI chip select | | | | F13 | SPI_RDY | I | Micrel SPI mode ready signal | | | | PCI Interface | Signals | | | | | | C3 | PRSTN | I | PCI Reset, asserted Low | | | | | | | In Host Bridge Mode, the PCI Reset pin is an input. This pin as well as the reset pin of all the devices on the PCI bus could be driven by WRSTO. | | | | | | | In Guest Bridge Mode, this pin is input. The system reset to drive this pin. | | | | B2 | PCLK | I | PCI Bus Clock input. | | | | | | | This signal provides the timing for the PCI bus transactions. This signal is used to drive the PCI bus interface and the internal PCI logic. All PCI bus signals are sampled on the rising edges of the PCLK. PCLK can operate from 20MHz to 33MHz, or 66MHz. | | | | E4 | GNT3N | 0 | PCI Bus Grant 3 | | | | | | | Assert Low. | | | | | | | In Host Bridge Mode, this is an output signal from the internal PCI arbiter to grant PCI bus access to the master driving REQ3N. | | | | | | | In Guest Bridge Mode, this is unused. | | | | D4 | GNT2N | 0 | PCI Bus Grant 2 | | | | | | | Assert Low. | | | | | | | In Host Bridge Mode, this is an output signal from the internal PCI arbiter to grant PCI bus access to the master driving REQ2N. | | | | | | | In Guest Bridge Mode, this is unused. | | | | B1 | GNT1N | 0 | PCI Bus Grant 1 | | | | | | - | Assert Low. | | | | | | | In Host Bridge Mode, this is an output signal from the internal PCI arbiter to grant PCI bus access to the master driving REQ1N. | | | | | | | In Guest Bridge Mode, this is an output signal to indicate to the external PCI bus arbiter that KSZ8692PB is requesting access to the PCI bus. | | | | Pin Number | Pin Name | Pin Type | Pin Description | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PCI Interface S | PCI Interface Signals | | | | | D3 | REQ3N | I | PCI Bus Request 3 | | | | | | Assert Low. | | | | | | In Host Bridge Mode, this is an input signal from the external PCI device to request for PCI bus access | | | | | | In Guest Bridge Mode, this is unused. | | | E6 | REQ2N | 1 | PCI Bus Request 2 | | | | | | Assert Low. | | | | | | In Host Bridge Mode, this is an input signal from the external PCI device to request for PCI bus access | | | | | | In Guest Bridge Mode, this is unused. | | | C1 | REQ1N | I | PCI Bus Request 1 | | | | | | Assert Low. | | | | | | In Host Bridge Mode, this is an input signal from the external PCI device to request for PCI bus access | | | | | | In Guest Bridge Mode, this signal comes from the external arbiter to indicate that the bus is granted to KSZ8692PB. | | | B3, E7, D6, | PAD[310] | I/O | 32-bit PCI address and data lines | | | A2, B4, A3,<br>D7, C5, C6,<br>B5, A4, A5,<br>B6, E8, C7,<br>D8, D10, B10,<br>A11, B11,<br>C11, A12,<br>E11, D11,<br>B12, A13,<br>C12, B13,<br>F12, C13,<br>D12, E12 | | | Addresses and data bits are multiplexed on the same pins. During the first clock cycle of a PCI transaction, the PAD bus contains the first clock cycle of a PCI transaction, the PAD bus contains the physical address. During subsequent clock cycles, these lines contain the 32-bit data to be transferred. Depending upon the type of the transaction, the source of the data will be the KSZ8692PB if it initiates a PCI write transaction, or the data source will be the target if it is a PCI Read transaction. The KSZ8692PB bus transaction consists of an address phase followed by one or more data phases. The KSZ8692PB supports both Read and Write burst transactions. In case of a Read transaction, a special data turn around cycle is needed between the address phase and the data phase. | | | A6, A7, E10, | CBEN[30] | I/O | PCI Commands and Byte Enable, asserted Low. | | | C10 | | | The PCI command and byte enable signals are multiplexed on the same pins. During the first clock cycle of a PCI transaction, the CBEN bus contains the command for the transaction. The PCI transaction consists of the address phases and one or more data phases. During the data phases of the transaction, the bus carries the byte enable for the current data phases. | | | C8 | PAR | I/O | Parity | | | | | | PCI Bus parity is even across PAD[31:0] and CBEN[3:0]. | | | | | | The KSZ8692PB generates PAR during the address phase and write data phases as a bus master, and during read data phases as a target. It checks for correct PAR during read data phase as a bus master, during every address phase as a bus slave, and during write data phases as a target. | | | D9 | FRAMEN | I/O | PCI Bus Frame signal, asserted Low. | | | | | | FRAMEN is an indication of an active PCI bus cycle. It is asserted at the beginning of a PCI transaction, i.e. the address phase, and de-asserted before the final transfer of the data phase of the transaction. | | | Pin Number | Pin Name | Pin Type | Pin Description | | |-----------------|----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PCI Interface S | Signals | | | | | E9 | TRDYN | I/O | PCI Target Ready signal, asserted Low. | | | | | | This signal is asserted by a PCI slave to indicate a valid data phase on the PAD bus during data phases of a read transaction. In a write transaction, it indicates that the slave is ready to accept data from the target. A PCI initiate will monitor the TRDYN signal when a data phase is completed on any rising edge of the PCI clock when both IRDYN and TRDYN are asserted. Wait cycles are inserted until both IRDYN and TRDYN are asserted together. | | | A9 | DEVSELN | I/O | PCI Device Select signal, asserted Low. | | | | | | This signal is asserted when the KSZ8692PB is selected as a target during a bus transaction. When the KSZ8692PB is the initiator of the current bus access, it expects the target to assert DEVSELN within 5 PCI bus cycles, confirming the access. If the target does not assert DEVSELN within the required bus cycles, the KSZ8692PB aborts the bus cycle. As a target, the KSZ8692PB asserts this signal in a medium speed decode timing. (2 bus cycles) | | | В7 | IDSEL | I | Initialization Device Select. It is used as a chip select during configuration read and write transactions. | | | B9 | STOPN | I/O | PCI Stop signal, asserted Low. | | | | | | This signal is asserted by the PCI target to indicate to the bus master that it i terminating the current transaction. The KSZ8692PB responds to the assertion of STOPN when it is the bus master, either to disconnect, retry, or abort. | | | A10 | PERRN | I/O | PCI Parity Error signal, asserted Low. | | | | | | The KSZ8692PB asserts PERRN when it checks and detects a bus parity error. When it generates the PAR output, the KSZ8692PB monitors for any reported parity error on PERRN. | | | | | | When the KSZ8692PB is the bus master and a parity error is detected, the KSZ8692PB sets error bits on the control status registers. It completes the current data burst transaction, then stop the operation. After the Host clears the system error, the KSZ8692PB continues its operation. | | | C9 | SERRN | 0 | PCI System Error signal, asserted Low. | | | | | (open drain) | If an address parity error is detected, the KSZ8692PB asserts the SERRN signal two clocks after the failing address. | | | C4 | M66EN | I | PCI 66MHz Enable | | | | | | When asserted, this signal indicates the PCI Bus segment is operating at 66 MHz. | | | | | | This pin is mainly used in Guest bridge mode when the PCLK is driven by the Host bridge. | | | F6 | PCLKOUT3 | 0 | PCI Clock output 3 | | | D1 | PCLKOUT2 | 0 | PCI Clock output 2 | | | D2 | PCLKOUT1 | 0 | PCI Clock output 1 | | | E5 | PCLKOUT0 | 0 | PCI Clock output 0. | | | | | | This signal provides the timing for the PCI bus transactions. This signal is used to drive the PCI bus interface and the internal PCI logic. All PCI bus signals are sampled on the rising edges of the PCLK. PCLK can operate from 20MHz to 33MHz, or 66MHz. | | | | | | In Host Bridge Mode, this is an output signal for all the devices on the PCI bus to sample data and control signals. Connect this clock to drive PCLK input. | | | | | | In Guest Bridge Mode, this is not used. | | | Pin Number | Pin Name | Pin Type | Pin Description | | |-----------------|----------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PCI Interface S | Signals | | | | | A8 | CLKRUNN | I/O | This is a CardBus only signal. The CLKRUNN signal is used by portable CardBus devices to request the system to turn on the bus clock. Output is r generated. | | | C2 | MPCIACTN | I/O | Mini-PCI active. This signal is asserted by the PCI device to indicate that i current function requires full system performance. MPCIACTN is an open drain output signal. | | | D5 | PBMS | I | PCI Bridge Mode Select | | | | | | Select the operating mode of the PCI Bridge. | | | | | | When PBMS is High, the Host Bridge Mode is selected and on chip PCI bus arbiter is enabled. | | | | | | When PBMS is Low, the Guest Bridge Mode is selected and the on-chip arbiter is disabled. | | | A1 | PMEN | O (open | PCI Power Management Enable (active low) | | | | | drain) | This pin is to inform the external PCI host that KSZ8692PB has detected a wake-up event. | | | UART Signals | | | | | | P16 | U1RXD | lpd | UART 1 Receive Data | | | R16 | U1TXD | O (Tri-State) | UART 1Transmit Data | | | | | | Must be enabled as output by software, otherwise tri-stated upon power-up. External pull-up recommended. | | | R19 | U1CTSN | lpd | UART 1Clear to Send | | | R20 | U1DCDN | lpd | UART 1 Data Carrier Detect | | | P15 | U1DSRN | lpd | UART 1 Data Set Ready | | | R15 | U2RXD | lpd | UART 2 Receive Data | | | R17 | U2TXD | O (Tri-State) | UART 2 Transmit Data | | | | | | Must be enabled as output by software, otherwise tri-stated upon power-up. External pull-up recommended. | | | R18 | U3RXD | lpd | UART 3 Receive Data | | | N15 | U3TXD | O (Tri-State) | UART 3 Transmit Data | | | | | | Must be enabled as output by software, otherwise tri-stated upon power-up. External pull-up recommended. | | | T19 | U4RXD | lpd | UART 4 Receive Data | | | T20 | U4TXD | O (Tri-State) | UART 4 Transmit Data | | | | | | Must be enabled as output by software, otherwise tri-stated upon power-up. External pull-up recommended. | | | TAP Control S | ignals | i | | | | A18 | TCK | I | JTAG Test Clock | | | A17 | TMS | I | JTAG Test Mode Select | | | A16 | TDI | I | JTAG Test Data In | | | A15 | TDO | 0 | JTAG Test Data Out | | | A14 | TRSTN | I | JTAG Test Reset, asserted Low | | | Pin Number | Pin Name | Pin Type | Pin Description | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------|------------------------------------------------| | Test Signals | | | | | P5 | SCANEN | lpd | 1 = Scan Enable (Factory reserved) | | | | | 0 = Normal Operation | | V2 | TESTEN | lpd | 1 = Test Enable (Factory reserved) | | | | | 0 = Normal Operation | | V1 | TESTEN1 | lpd | 1 = Test Enable1 (Factory reserved) | | | | | 0 = Normal Operation | | Y2 | TEST1 | O (analog) | Factory reserved | | W2 | TEST2 | O (analog) | Factory reserved | | Power and Gro | ound (96) | | | | N6, M6, M7,<br>G7, G8, G9,<br>M14, M15,<br>N14, P11,<br>P12,P13,P14 | VDD1.2 | Р | Digital power supply 1.3V (13) | | G6, H6, J6,<br>K6, F7, F8,<br>F9, F10, F11,<br>G10, G11,<br>H14, J14,<br>K14,K15,L15 | VDD3.3 | Р | Digital power supply 3.3V (16) | | R6, R7, R8,<br>R9, R10,<br>R11, R12,<br>R13, R14,<br>T8, T9, T10,<br>T11 | VDD2.5 | Р | DDR Pad Driver 2.5V or 2.6V Power Supply. (13) | | H7, H8, H9, H10, H11, J7, J8, J9, J10, J11, K7, K8, K9, K10, K11, K12, L7, L9, L10, L11, L12, L13, L14, M9, M10, M11, M12, M13, N9, N10, N11, N12, N13, P7, P8, P9, P10 | GND | GROUND | Digital Ground. (37) | | L6 | PLLVDDA3.3 | Р | Band Gap Reference Analog Power. (1) | | M8 | PLLVSSA3.3 | GROUND | Band Gap Reference Analog Ground. (1) | | P6 | PLLDVDD1.2 | Р | De-skew PLL Analog and Digital Power. (1) | | M5 | PLLSVDD1.2 | Р | System PLL Analog and Digital Power. (1) | | N7, N8 | PLLVSS1.2 | GROUND | De-skew PLL and System PLL Ground. (2) | | L8 | PLLVSSISO | GROUND | Ground Isolation PLL and other circuit. (1) | | G12 | USB1VDDA3.3 | Р | Analog Power for USB Channel 1. (1) | | Pin Number | Pin Name | Pin Type | Pin Description | | |------------------|-------------|----------|-------------------------------------------------------------|--| | Power and Gr | ound (96) | | | | | G13 | USBCVDDA3.3 | Р | Analog Power for Common Circuit of USB Channel 1 and 2. (1) | | | G14 | USB2VDDA3.3 | Р | Analog Power for USB Channel 2. (1) | | | H13, J13,<br>K13 | USBVSSA3.3 | GROUND | Analog Ground for both USB Channels Analog Circuit. (3) | | | J15 | USB1VDD1.2 | Р | Digital Power for USB Channel 1 Controller. (1) | | | H15 | USB2VDD1.2 | Р | Digital Power for USB Channel 2 Controller. (1) | | | J12 | USBVSS1 | GROUND | Digital Ground for USB Channel 1 Controller. (1) | | | H12 | USBVSS2 | GROUND | Digital Ground for USB Channel 2 Controller. (1) | | #### Notes: 1. P = Power supply. I = Input. O = Output. O/I = Output in normal mode; input pin during reset. lpu = Internal 55kΩ pull-up resistor. Ipd = Internal 55kΩ pull-down resistor. **Power-Up Strapping Options**Certain pins are sampled upon power up or reset to initialize KSZ8692PB system registers per system configuration requirements. | Pin Number | Pin Name | Pin Type | Pin Description | | |------------|------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | E3 | SADDR[0] | lpd/O | During reset, this pin is input strap option for NAND Boot small page size | | | | | | 0 = 512 Bytes (default) | | | | | | 1 = 528 Bytes | | | E1, E2 | SADDR[2:1] | lpd/O | During reset, this pin is input strap option for NAND Flash configuration register (0x8054) bit [7:6]. These pins are used to specify number of active banks (CE#) in cascade. | | | | | | 00 = 1 bank (default) | | | | | | 01 = 2 banks | | | F4 | SADDR[3] | lpd/O | During reset, this pin is input strap option for NAND Flash configuration register (0x8054) bit [8], NAND Flash type. This pin is used to specify using large or small block NAND Flash as a boot bank as follows: | | | | | | "0" = small block (default) | | | | | | "1" = large block | | | F5 | SADDR[4] | lpd/O | During reset, this pin is input strap option for NAND Flash configuration register (0x8054) bit [4], NAND Flash type. This pin is used to specify number of NAND Flash in parallel for combined data width as follows: | | | | | | "0" = 1 NAND Flash (default) | | | | | | "1" = 2 NAND Flash | | | F3 | SADDR[5] | lpu/O | During reset, this is input strap option to enter ARM9 tic test mode | | | | | | 0: ARM tic test mode (factory reserved) | | | | | | 1: Normal mode (default) | | | F2 | SADDR[6] | lpd/O | During reset, this pin is input strap option for NAND FLASH device support automatic page crossing | | | | | | 0: NAND FLASH device does not support automatic page crossing (default) | | | | | | 1: NAND FLASH device supports automatic page crossing | | | G1 | SADDR[7] | lpd/O | During reset, this pin is a strapping option for B0SIZE, Bank 0 Data Access Size. This is applicable to ROM/SRAM/FLASH and NAND boot bank. | | | | | | Bank 0 is used for boot program. This pin is used to specify the size of the bank data bus width as follow: | | | | | | "0" = one byte (default) | | | | | | "1" = half word | | | F1 | SADDR[8] | lpd/O | During reset, this pin is a strapping option for BTSEL: | | | | | | "0" = Boot select from NOR flash (default) | | | | | | "1" = Boot select from NAND flash | | | G2 | SADDR[9] | lpd/O | During reset this pin is a strapping option for BYP_SYSPLL: | | | | | | "0" = Use systems PLL (default) | | | | | | "1" = Bypass systems PLL, use external clock (factory reserved) | | | G4 | SADDR[10] | lpd/O | During reset this pin is a strapping option for BYP_CLKSEL: | | | | | | "0" = Select 200MHz external clock (default) | | | | | | "1" = Select 250MHz external clock (factory reserved) | | | G3 | SADDR[11] | lpd/O | During reset, this pin is input strap option to enable MII mode at port1 (LAN port) 0: MII mode (default) | | | | | | 1: Factory Reserved | | | Pin Number | Pin Name | Pin Type | Pin Description | | |------------|-----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | M1 | EROEN | Ipd/O | ROM/SRAM/FLASH(NOR) and EXTIO Output Enable, asserted Low. | | | | (WRSTPLS) | | When asserted, this signal controls the output enable port of the specified ROM/SRAM/FLASH memory and EXTIO device. | | | | | | During reset, this pin is used for Watchdog Timer Reset Polarity Select. | | | | | | This is a power strapping option pin for watchdog reset output polarity. | | | | | | "0" = WRSTO is selected as active high (default) | | | | | | "1" = WRSTO is selected as active low. | | | | | | This pin is shared with the EROEN pin. | | | J4 | ERWEN0 | Ipd/O | ROM/SRAM/FLASH(NOR) and EXTIO Write Byte Enable, asserted Low. | | | | | | When asserted, these signals control the byte write enable of the memory device for ROM/SRAM/FLASH and EXTIO access. | | | | | | During ARM tic test mode, this pin is TESTACK. | | | | | | During reset, this pin is input strap option to enable MII mode at port0 (WAN port) | | | | | | 0: MII mode (default) | | | | | | 1: Factory Reserved | | | R3 | NCLE | Ipd/O | NAND command Latch Enable | | | | | | NCLE controls the activating path for command sent to NAND flash. | | | | | | During reset, this pin is input strap option for NAND Flash configuration register (0x8054) bit [2]. This bit along with configuration register bits [1:0] is used for boot program. This pin along with NALE and NWEN is used to specify NAND Flash size. | | | | | | [NCLE, NALE, NWEN] | | | | | | 000 = 64Mbit | | | | | | 001 = 128Mbit (default) | | | | | | 010 = 256Mbit | | | | | | 011 = 512Mbit | | | | | | 100 = 1Gbit | | | | | | 101 = 2Gbit | | | | | | 110 = 4Gbit | | | | | | 111 = 8Gbit | | | U2 | NALE | Ipd/O | NAND Address Latch Enable | | | | | | NALE controls the activating path for address sent to NAND flash. | | | | | | During reset, this pin is input strap option for NAND Flash configuration register (0x8054) bit [1]. This bit along with configuration register bits [2], [0] is used for boot program. This pin along with NCLE and NWEN is used to specify NAND Flash size. | | | | | | [NCLE, NALE, NWEN] | | | | | | 000 = 64Mbit | | | | | | 001 = 128Mbit (default) | | | | | | 010 = 256Mbit | | | | | | 011 = 512Mbit | | | | | | 100 = 1Gbit | | | | | | 101 = 2Gbit | | | | | | 110 = 4Gbit | | | | | | 111 = 8Gbit | | | Pin Number | Pin Name | Pin Type | Pin Description | | |----------------|---------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | T4 | NWEN | lpu/O | NAND Write Enable, asserted low | | | | | | During reset, this pin is input strap option for NAND Flash configuration register (0x8054) bit [0]. This bit along with configuration register bits [2:1] is used for boot program. This pin along with NCLE and NALE is used to specify NAND Flash size. | | | | | | [NCLE, NALE, NWEN] | | | | | | 000 = 64Mbit | | | | | | 001 = 128Mbit (default) | | | | | | 010 = 256Mbit | | | | | | 011 = 512Mbit | | | | | | 100 = 1Gbit | | | | | | 101 = 2Gbit | | | | | | 110 = 4Gbit | | | | | | 111 = 8Gbit | | | U3 | NWPN | lpu/O | NAND Write Protection, asserted low | | | | | | During reset, this pin is input strap option to enable test modes. This pin along with TESTEN, TESTEN1 form different test modes. | | | | | | {TESTEN, TESTEN1, NWPN} = | | | | | | 011: ARM Scan test mode | | | | | | 010: USB Analog Bits test mode | | | | | | others: refer to TESTEN and TESTEN1 pin description | | | | | | (factory reserved) | | | G15 | USBCFG | 1 | USB port 2 configuration | | | | | | "1" = port 2 is host | | | | | | "0" = port 2 is device | | | | | | ( port 1 is always host) | | | Test Pins Stra | pping Options | | | | | Pin Number | Pin Name | Pin Type | Pin Description | | | P5 | SCANEN | lpd | 1 = Scan Enable (Factory reserved) | | | | | | 0 = Normal Operation | | | V2 | TESTEN | lpd | 1 = Test Enable (Factory reserved) | | | | | | 0 = Normal Operation | | | V1 | TESTEN1 | lpd | 1 = Test Enable1 (Factory reserved) | | | | | | 0 = Normal Operation | | #### Notes: 1. P = Power supply. I = Input. O = Output. O/I = Output in normal mode; input pin during reset. lpu = Internal 55kΩ pull-up resistor. $\label{eq:polynomial} \text{Ipd} = \text{Internal 55k}\Omega \text{ pull-down resistor}.$ ## Absolute Maximum Ratings<sup>(1)</sup> | Supply Voltage | | |-----------------------------------------------------|----------------| | $(V_{DD}1.2, PLLDV_{DD}1.2, PLLSV_{DD}1.2,$ | | | USB1V <sub>DD</sub> 1.2, USB2V <sub>DD</sub> 1.2) | 0.5V to +1.6V | | V <sub>DD</sub> 2.5 | 0.5V to +3.0V | | $(V_{DD}3.3, PLLV_{DD}A3.3, PLLDV_{DD}3.3,$ | | | USB1V <sub>DD</sub> A3.3, USB2V <sub>DD</sub> A3.3, | | | USBCV <sub>DD</sub> A3.3) | 0.5V to +4.0V | | Input Voltage (all inputs) | 0.5V to +4.0V | | Output Voltage (all outputs) | 0.5V to +4.0V | | Pb-Free Temperature (soldering, 10se | ec.)260°C | | Storage Temperature (T <sub>s</sub> ) | 55°C to +150°C | ## Operating Ratings<sup>(2)</sup> | Supply Voltage $(V_{DD}1.2, PLLDV_{DD}1.2, PLLSV_{DD}1.2, USB1V_{DD}1.2, USB2V_{DD}1.2)+1.235V_{DD}1.2$ | ∕ to +1.365V | |---------------------------------------------------------------------------------------------------------|--------------| | V <sub>DD</sub> 2.5+2. | 3V to +2.7V | | $(V_{DD}3.3, PLLV_{DD}A3.3, PLLDV_{DD}3.3, USB1V_{DD}A3.3, USB2V_{DD}A3.3,$ | | | USBCV <sub>DD</sub> A3.3)+3. | 0V to +3.6V | | Ambient Temperature (T <sub>A</sub> ) | | | Commercial0 | °C to +70°C | | Industrial40 | °C to +85°C | | Junction Temperature (TJ) | 150°C | | Package Thermal Resistance <sup>(3)</sup> | | | (θ <sub>JA</sub> ) No Air Flow | 23.4°C/W | | 1m/s | 21.1°C/W | | 2m/s | | | (Ψ <sub>JC</sub> ) No Air Flow | 9.5°C/W | ## Electrical Characteristics<sup>(4)</sup> | Symbol | Parameter | Condition | Min | Тур | Max | Units | | | |-------------------|----------------------------------------------------------------------------------|--------------------------------------------|-----|-----|-----|-------|--|--| | Total Sup | Total Supply Current with WAN and LAN ports 100% Utilization, DDR clock = 200MHz | | | | | | | | | I <sub>1.3V</sub> | VDD1.2, PLLDVDD1.2,<br>PLLSVDD1.2, USB1VDD1.2,<br>USB2VDD1.2 | Single supply at 1.3V | | 540 | | mA | | | | I <sub>2.6V</sub> | VDD2.5 | Single supply at 2.6V | | 135 | | mA | | | | I <sub>3.3v</sub> | VDD3.3, PLLVDDA3.3,<br>PLLDVDD3.3, USB1VDDA3.3,<br>USB2VDDA3.3, USBCVDDA3.3 | Single supply at 3.3V | | 105 | | mA | | | | TTL Input | s ( SDIO, Static Memory, UART, S | PI, I2C, I2S, MDC/MDIO, GPIO) | · | | | | | | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | | V | | | | V <sub>IL</sub> | Input Low Voltage | | | | 0.8 | V | | | | I <sub>IN</sub> | Input Current (Excluding pull-up/pull-down) | V <sub>IN</sub> = GND ~ V <sub>DD3.3</sub> | -10 | | 10 | μA | | | | TTL Outp | TTL Outputs (SDIO, Static Memory, UART, SPI, I2C, I2S, MDC/MDIO, GPIO) | | | | | | | | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -8mA | 2.4 | | | V | | | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 8mA | | | 0.4 | V | | | | l <sub>oz</sub> | Output Tri-state Leakage | | | | 10 | μΑ | | | PCI Electrical: Compliant to PCI version 2.3 Standard DDR Electrical: Compliant to EIA/JEDEC standard EIA/JESD8-9 (Stub series terminated logic for 2.5V, SSTL\_2) USB 2.0 Electrical: Compliant to USB 2.0 Standard MII Electrical: compliant to IEEE 802.3u Specification #### Notes: - 1. Exceeding the absolute maximum rating may damage the device. - 2. The device is not guaranteed to function outside its operating rating. Unused inputs must always be tied to an appropriate logic voltage level (Ground to V<sub>DD</sub>). - 3. No heat spreader in package. - 4. T<sub>A</sub> = 25°C. Specification for packaged product only. ## **Timing Specifications** Figure 16 provides power sequencing requirement with respect to system reset. Figure 16. Reset Timing #### Note: Power sequencing of supply voltages must be in order of 3.3V first, 2.5V/2.6V next and 1.3V last | Symbol | Parameter | Min | Тур | Max | Units | |-----------------|--------------------------------------|-----|-----|-----|-------| | t <sub>SR</sub> | Stable supply voltages to reset high | 10 | | | ms | | t <sub>CS</sub> | Configuration set-up time | 50 | | | ns | | t <sub>CH</sub> | Configuration hold time | 50 | | | ns | | t <sub>RC</sub> | Reset to strap-in pin output | 50 | | | ns | **Table 1. Reset Timing Parameters** Figure 17 and Figure 18 provide NOR FLASH, ROM and SRAM interface timing. Figure 17. Static Memory Read Cycle Figure 18. Static Memory Write Cycle | Symbol | Parameter <sup>(1)</sup> | Registers | |---------|--------------------------------------|----------------| | RBiTACC | Programmable bank i access time | 0x5010, 0x5014 | | RBiTPA | Programmable bank i page access time | 0x5010, 0x5014 | **Table 2. Programmable Static Memory Timing Parameters** #### Note: 1. "i" Refers to chip select parameters 0 and 1. Figure 19 provides external I/O ports interface timing. Figure 19. External I/O Read and Write Cycles | Symbol | Parameter | Min <sup>(1)</sup> | Typ <sup>(1)</sup> | Max <sup>(1)</sup> | Units | |--------------------|-----------------------------------|--------------------|--------------------|--------------------|-------| | T <sub>cta</sub> | Valid address to CS setup time | EBiTACS<br>+0.8 | EBiTACS<br>+1.1 | EBiTACS<br>+1.3 | ns | | T <sub>cos</sub> | OE valid to CS setup time | EBiTCOS<br>+0.6 | EBiTCOS<br>+0.6 | EBiTCOS<br>+1.0 | ns | | T <sub>dsu</sub> | Valid read data to OE setup time | 2.0 | | | ns | | T <sub>cws</sub> | WE valid to CS setup time | EBiTCOS<br>+0.6 | EBiTCOS<br>+0.6 | EBiTCOS<br>+1.0 | ns | | T <sub>dh</sub> | Write data to CS hold time | 0 | | | ns | | T <sub>cah</sub> | Address to CS hold time | EBiTCOH<br>+1.0 | EBiTCOH<br>+1.0 | EBiTCOH<br>+1.4 | ns | | T <sub>oew</sub> | OE/WE pulsewidth | EBITACT | | EBITACT | ns | | $T_{ocs}, T_{csw}$ | Rising edge CS to OE/WE hold time | 0 | | | ns | Table 3. External I/O Memory Timing Parameters #### Note: 1. Measurements for minimum were taken at 0°C, typical at 25°C, and maximum at 100°C. | Symbol | Parameter <sup>(1)</sup> | Registers | |---------|------------------------------------------------------------|------------------------| | EBITACS | Programmable bank i address setup time before chip select | 0x5000, 0x5004, 0x5008 | | EBITACT | Programmable bank i write enable/output enable access time | 0x5000, 0x5004, 0x5008 | | EBiTCOS | Programmable bank i chip select setup time before OEN | 0x5000, 0x5004, 0x5008 | | EBiTCOH | Programmable bank i chip select hold time | 0x5000, 0x5004, 0x5008 | Table 4. Programmable External I/O Timing Parameters #### Note: 1. "i" Refers to chip select parameters 0, 1, or 2. ## **Signal Location Information** Figure 20. Ball Grid Array Map ### **Package Information** Figure 21. 400-Pin PBGA #### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. © 2008 Micrel, Incorporated.