

# Section I. Device Datasheet and Addendum for Stratix IV Devices

This section includes the following chapters:

- Chapter 1, DC and Switching Characteristics for Stratix IV Devices
- Chapter 2, Addendum to the Stratix IV Device Handbook

# **Revision History**

Refer to each chapter for its own specific revision history. For information on when each chapter was updated, refer to the Chapter Revision Dates section, which appears in the full handbook.



# 1. DC and Switching Characteristics for Stratix IV Devices

SIV54001-5.0

## **Electrical Characteristics**

This chapter covers the electrical and switching characteristics for Stratix® IV devices. Electrical characteristics include operating conditions and power consumption. Switching characteristics include transceiver specifications, core, and periphery performance. This chapter also describes I/O timing, including programmable I/O element (IOE) delay and programmable output buffer delay.



For information regarding the densities and packages of devices in the Stratix IV family, refer to the *Stratix IV Device Family Overview* chapter.

## **Operating Conditions**

When you use Stratix IV devices, they are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of the Stratix IV devices, you must consider the operating requirements described in this chapter.

Stratix IV devices are offered in both commercial and industrial grades. Commercial devices are offered in -2 (fastest),  $-2\times$ , -3, and -4 speed grades. Industrial devices are offered in -1, -2, -3, and -4 speed grades.

## **Absolute Maximum Ratings**

Absolute maximum ratings define the maximum operating conditions for Stratix IV devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions.



Conditions other than those listed in Table 1–1, Table 1–2, and Table 1–3 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

Table 1–1. Absolute Maximum Ratings for Stratix IV Devices (Part 1 of 2)

| Symbol             | Description                                                            | Minimum | Maximum | Unit |
|--------------------|------------------------------------------------------------------------|---------|---------|------|
| $V_{CC}$           | Core voltage and periphery circuitry power supply                      | -0.5    | 1.35    | V    |
| V <sub>CCPT</sub>  | Power supply for programmable power technology                         | -0.5    | 1.5     | V    |
| V <sub>CCPGM</sub> | Configuration pins power supply                                        | -0.5    | 3.75    | V    |
| V <sub>CCAUX</sub> | Auxiliary supply for the programmable power technology                 | -0.5    | 3.75    | V    |
| V <sub>CCBAT</sub> | Battery back-up power supply for design security volatile key register | -0.5    | 3.75    | V    |
| V <sub>CCPD</sub>  | I/O pre-driver power supply                                            | -0.5    | 3.75    | V    |
| V <sub>CCIO</sub>  | I/O power supply                                                       | -0.5    | 3.9     | V    |

© 2011 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX are Reg. U.S. Pat. & Tm. Off. and/or trademarks of Altera Corporation in the U.S. and other countries. All other trademarks and service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Table 1-1. Absolute Maximum Ratings for Stratix IV Devices (Part 2 of 2)

| Symbol                | Description                           | Minimum | Maximum | Unit |
|-----------------------|---------------------------------------|---------|---------|------|
| V <sub>CC_CLKIN</sub> | Differential clock input power supply | -0.5    | 3.75    | V    |
| V <sub>CCD_PLL</sub>  | PLL digital power supply              | -0.5    | 1.35    | V    |
| V <sub>CCA_PLL</sub>  | PLL analog power supply               | -0.5    | 3.75    | V    |
| VI                    | DC input voltage                      | -0.5    | 4.0     | V    |
| I <sub>OUT</sub>      | DC output current per pin             | -25     | 40      | mA   |
| TJ                    | Operating junction temperature        | -55     | 125     | °C   |
| T <sub>STG</sub>      | Storage temperature (No bias)         | -65     | 150     | °C   |

Table 1–2. Transceiver Power Supply Absolute Maximum Ratings for Stratix IV GX Devices

| Symbol                     | Description                                  | Minimum | Maximum | Unit |
|----------------------------|----------------------------------------------|---------|---------|------|
| V <sub>CCA_L</sub>         | Transceiver high voltage power (left side)   | -0.5    | 3.75    | V    |
| V <sub>CCA_R</sub>         | Transceiver high voltage power (right side)  | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>       | Transceiver HIP digital power (left side)    | -0.5    | 1.35    | V    |
| V <sub>CCHIP_R</sub>       | Transceiver HIP digital power (right side)   | -0.5    | 1.35    | V    |
| V <sub>CCR_L</sub>         | Receiver power (left side)                   | -0.5    | 1.35    | V    |
| V <sub>CCR_R</sub>         | Receiver power (right side)                  | -0.5    | 1.35    | V    |
| V <sub>CCT_L</sub>         | Transmitter power (left side)                | -0.5    | 1.35    | V    |
| V <sub>CCT_R</sub>         | Transmitter power (right side)               | -0.5    | 1.35    | V    |
| V <sub>CCL_GXBLn</sub> (1) | Transceiver clock power (left side)          | -0.5    | 1.35    | V    |
| V <sub>CCL_GXBRn</sub> (1) | Transceiver clock power (right side)         | -0.5    | 1.35    | V    |
| V <sub>CCH_GXBLn</sub> (1) | Transmitter output buffer power (left side)  | -0.5    | 1.8     | V    |
| V <sub>CCH_GXBRn</sub> (1) | Transmitter output buffer power (right side) | -0.5    | 1.8     | V    |

Note to Table 1-2:

(1) n = 0, 1, 2, or 3.

Table 1–3. Transceiver Power Supply Absolute Maximum Ratings for Stratix IV GT Devices (Note 1) (Part 1 of 2)

| Symbol                     | Description                                 | Minimum | Maximum | Unit |
|----------------------------|---------------------------------------------|---------|---------|------|
| V <sub>CCA_L</sub>         | Transceiver high voltage power (left side)  | -0.5    | 3.75    | V    |
| V <sub>CCA_R</sub>         | Transceiver high voltage power (right side) | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>       | Transceiver HIP digital power (left side)   | -0.5    | 1.35    | V    |
| V <sub>CCHIP_R</sub>       | Transceiver HIP digital power (right side)  | -0.5    | 1.35    | V    |
| V <sub>CCR_L</sub>         | Receiver power (left side)                  | -0.5    | 1.35    | V    |
| V <sub>CCR_R</sub>         | Receiver power (right side)                 | -0.5    | 1.35    | V    |
| V <sub>CCT_L</sub>         | Transmitter power (left side)               | -0.5    | 1.35    | V    |
| V <sub>CCT_R</sub>         | Transmitter power (right side)              | -0.5    | 1.35    | V    |
| V <sub>CCL_GXBLn</sub> (2) | Transceiver clock power (left side)         | -0.5    | 1.35    | V    |
| V <sub>CCL_GXBRn</sub> (2) | Transceiver clock power (right side)        | -0.5    | 1.35    | V    |
| V <sub>CCH_GXBLn</sub> (2) | Transmitter output buffer power (left side) | -0.5    | 1.8     | V    |

Table 1-3. Transceiver Power Supply Absolute Maximum Ratings for Stratix IV GT Devices (Note 1) (Part 2 of 2)

| Symbol                     | Description                                  | Minimum | Maximum | Unit |
|----------------------------|----------------------------------------------|---------|---------|------|
| V <sub>CCH_GXBRn</sub> (2) | Transmitter output buffer power (right side) | -0.5    | 1.8     | V    |

#### Notes to Table 1-3:

- (1) For the absolute maximum ratings for Stratix IV GT engineering sample (ES1) devices, contact your local Altera sales representative.
- (2) n = 0, 1, 2, or 3.

#### **Maximum Allowed Overshoot and Undershoot Voltage**

During transitions, input signals may overshoot to the voltage shown in Table 1–4 and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

Table 1–4 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% duty cycle. For example, a signal that overshoots to 4.3 V can only be at 4.3 V for ~5% over the lifetime of the device; for a device lifetime of 10 years, this amounts to half of a year.

Table 1-4. Maximum Allowed Overshoot During Transitions

| Symbol  | Description      | Condition (V) | Overshoot Duration as % of High Time | Unit |
|---------|------------------|---------------|--------------------------------------|------|
|         |                  | 4.0           | 100.000                              | %    |
|         |                  | 4.05          | 79.330                               | %    |
|         |                  | 4.1           | 46.270                               | %    |
|         |                  | 4.15          | 27.030                               | %    |
|         |                  | 4.2           | 15.800                               | %    |
|         |                  | 4.25          | 9.240                                | %    |
| Vi (AC) | AC input voltage | 4.3           | 5.410                                | %    |
|         |                  | 4.35          | 3.160                                | %    |
|         |                  | 4.4           | 1.850                                | %    |
|         |                  | 4.45          | 1.080                                | %    |
|         |                  | 4.5           | 0.630                                | %    |
|         |                  | 4.55          | 0.370                                | %    |
|         |                  | 4.6           | 0.220                                | %    |

#### **Recommended Operating Conditions**

This section lists the functional operation limits for AC and DC parameters for Stratix IV devices. Table 1–5 lists the steady-state voltage and current values expected from Stratix IV devices. Power supply ramps must all be strictly monotonic, without plateaus.



For power supply ripple requirements, refer to the *Device-Specific Power Delivery Network (PDN) Tool User Guide*.

Table 1–5. Recommended Operating Conditions for Stratix IV Devices

| Symbol                                                      | Description                                                              | Condition                | Minimum | Typical | Maximum           | Unit |
|-------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------|---------|---------|-------------------|------|
| V <sub>CC</sub> (Stratix IV GX and Stratix IV E)            | Core voltage and periphery circuitry power supply                        | _                        | 0.87    | 0.90    | 0.93              | V    |
| V <sub>CC</sub><br>(Stratix IV GT)                          | Core voltage and periphery circuitry power supply                        | _                        | 0.92    | 0.95    | 0.98              | V    |
| V <sub>CCPT</sub>                                           | Power supply for programmable power technology                           | _                        | 1.45    | 1.5     | 1.55              | V    |
| V <sub>CCAUX</sub>                                          | Auxiliary supply for the programmable power technology                   | _                        | 2.375   | 2.5     | 2.625             | V    |
| V (2)                                                       | I/O pre-driver (3.0 V) power supply                                      | _                        | 2.85    | 3.0     | 3.15              | V    |
| V <sub>CCPD</sub> (2)                                       | I/O pre-driver (2.5 V) power supply                                      | _                        | 2.375   | 2.5     | 2.625             | V    |
|                                                             | I/O buffers (3.0 V) power supply                                         | _                        | 2.85    | 3.0     | 3.15              | V    |
|                                                             | I/O buffers (2.5 V) power supply                                         | _                        | 2.375   | 2.5     | 2.625             | V    |
| V <sub>CCIO</sub>                                           | I/O buffers (1.8 V) power supply                                         | _                        | 1.71    | 1.8     | 1.89              | V    |
|                                                             | I/O buffers (1.5 V) power supply                                         | _                        | 1.425   | 1.5     | 1.575             | V    |
|                                                             | I/O buffers (1.2 V) power supply                                         | _                        | 1.14    | 1.2     | 1.26              | V    |
|                                                             | Configuration pins (3.0 V) power supply                                  | _                        | 2.85    | 3.0     | 3.15              | V    |
| V <sub>CCPGM</sub>                                          | Configuration pins (2.5 V) power supply                                  | _                        | 2.375   | 2.5     | 2.625             | V    |
|                                                             | Configuration pins (1.8 V) power supply                                  | _                        | 1.71    | 1.8     | 1.89              | V    |
| V <sub>CCA_PLL</sub>                                        | PLL analog voltage regulator power supply                                | _                        | 2.375   | 2.5     | 2.625             | V    |
| V <sub>CCD_PLL</sub><br>(Stratix IV GX<br>and Stratix IV E) | PLL digital voltage regulator power supply                               | _                        | 0.87    | 0.90    | 0.93              | V    |
| V <sub>CCD_PLL</sub><br>(Stratix IV GT)                     | PLL digital voltage regulator power supply                               | _                        | 0.92    | 0.95    | 0.98              | V    |
| V <sub>CC_CLKIN</sub>                                       | Differential clock input power supply                                    | _                        | 2.375   | 2.5     | 2.625             | V    |
| V <sub>CCBAT</sub> (1)                                      | Battery back-up power supply (For design security volatile key register) | _                        | 1.2     | _       | 3.3               | V    |
| VI                                                          | DC input voltage                                                         | _                        | -0.5    | _       | 3.6               | V    |
| V <sub>0</sub>                                              | Output voltage                                                           | _                        | 0       | _       | V <sub>CC10</sub> | V    |
| T <sub>J</sub> (Stratix IV GX                               | Operating junction temperature                                           | Commercial               | 0       | _       | 85                | °C   |
| and Stratix IV E)                                           | Operating junction temperature                                           | Industrial               | -40     | _       | 100               | °C   |
| T <sub>J</sub> (Stratix IV GT)                              | Operating junction temperature                                           | Industrial               | 0       | _       | 100               | °C   |
| +                                                           | Dower cumply ramp time                                                   | Normal POR<br>(PORSEL=0) | 0.05    | _       | 100               | ms   |
| t <sub>RAMP</sub>                                           | Power supply ramp time                                                   | Fast POR<br>(PORSEL=1)   | 0.05    | _       | 4                 | ms   |

#### Notes to Table 1-5:

<sup>(1)</sup> If you do not use the volatile security key, you may connect the  $V_{CCBAT}$  to either GND or a 3.0-V power supply.

<sup>(2)</sup>  $V_{CCPD}$  must be 2.5 V when  $V_{CCIO}$  is 2.5, 1.8, 1.5, or 1.2 V.  $V_{CCPD}$  must be 3.0 V when  $V_{CCIO}$  is 3.0 V.

Table 1–6 lists the transceiver power supply recommended operating conditions for Stratix IV GX devices.

Table 1–6. Transceiver Power Supply Operating Conditions for Stratix IV GX Devices (Note 1)

| Symbol                     | Description                                  | Minimum    | Typical     | Maximum    | Unit |
|----------------------------|----------------------------------------------|------------|-------------|------------|------|
| V <sub>CCA_L</sub>         | Transceiver high voltage power (left side)   | 2.85/2.375 | 3.0/2.5 (2) | 3.15/2.625 | V    |
| V <sub>CCA_R</sub>         | Transceiver high voltage power (right side)  | 2.03/2.373 | 0.0/2.0 (2) | 3.13/2.023 | V    |
| V <sub>CCHIP_L</sub>       | Transceiver HIP digital power (left side)    | 0.87       | 0.9         | 0.93       | V    |
| V <sub>CCHIP_R</sub>       | Transceiver HIP digital power (right side)   | 0.87       | 0.9         | 0.93       | V    |
| V <sub>CCR_L</sub>         | Receiver power (left side)                   | 1.045      | 1.1         | 1.155      | V    |
| V <sub>CCR_R</sub>         | Receiver power (right side)                  | 1.045      | 1.1         | 1.155      | V    |
| V <sub>CCT_L</sub>         | Transmitter power (left side)                | 1.045      | 1.1         | 1.155      | V    |
| V <sub>CCT_R</sub>         | Transmitter power (right side)               | 1.045      | 1.1         | 1.155      | V    |
| V <sub>CCL_GXBLn</sub> (3) | Transceiver clock power (left side)          | 1.05       | 1.1         | 1.15       | V    |
| V <sub>CCL_GXBRn</sub> (3) | Transceiver clock power (right side)         | 1.05       | 1.1         | 1.15       | V    |
| V <sub>CCH_GXBLn</sub> (3) | Transmitter output buffer power (left side)  | 1.33/1.425 | 1.4/1.5 (4) | 1.47/1.575 | V    |
| V <sub>CCH_GXBRn</sub> (3) | Transmitter output buffer power (right side) | 1.00/1.420 | 1.7/1.0 (4) | 1.71/1.010 | V    |

#### Notes to Table 1-6:

Table 1–7 lists the recommended operating conditions for the Stratix IV GT transceiver power supply.

Table 1-7. Transceiver Power Supply Operating Conditions for Stratix IV GT Devices (Part 1 of 2) (Note 1), (2)

| Symbol                     | Description                                 | Minimum | Typical | Maximum | Unit |
|----------------------------|---------------------------------------------|---------|---------|---------|------|
| V <sub>CCA_L</sub>         | Transceiver high voltage power (left side)  | 3.17    | 3.3     | 3.43    | ٧    |
| V <sub>CCA_R</sub>         | Transceiver high voltage power (right side) | 3.17    | 3.3     | 3.43    | V    |
| V <sub>CCHIP_L</sub>       | Transceiver HIP digital power (left side)   | 0.92    | 0.95    | 0.98    | V    |
| V <sub>CCHIP_R</sub>       | Transceiver HIP digital power (right side)  | 0.92    | 0.95    | 0.98    | V    |
| V <sub>CCR_L</sub>         | Receiver power (left side)                  | 1.15    | 1.2     | 1.25    | V    |
| V <sub>CCR_R</sub>         | Receiver power (right side)                 | 1.15    | 1.2     | 1.25    | V    |
| V <sub>CCT_L</sub>         | Transmitter power (left side)               | 1.15    | 1.2     | 1.25    | V    |
| V <sub>CCT_R</sub>         | Transmitter power (right side)              | 1.15    | 1.2     | 1.25    | V    |
| V <sub>CCL_GXBLn</sub> (3) | Transceiver clock power (left side)         | 1.15    | 1.2     | 1.25    | V    |
| V <sub>CCL_GXBRn</sub> (3) | Transceiver clock power (right side)        | 1.15    | 1.2     | 1.25    | V    |
| V <sub>CCH_GXBLn</sub> (3) | Transmitter output buffer power (left side) | 1.33    | 1.4     | 1.47    | V    |

<sup>(1)</sup> Transceiver power supplies do not have power-on-reset (POR) circuitry. After initial power-up, violating the transceiver power supply operating conditions could lead to unpredictable link behavior.

<sup>(2)</sup>  $V_{CCA\_L/R}$  must be connected to a 3.0-V supply if the clock multiplier unit (CMU) phase-locked loop (PLL), receiver clock data recovery (CDR), or both, are configured at a base data rate > 4.25 Gbps. For data rates up to 4.25 Gbps, you can connect  $V_{CCA\_L/R}$  to either 3.0 V or 2.5 V.

<sup>(3)</sup> n = 0, 1, 2, or 3.

<sup>(4)</sup>  $V_{CCH\_GXBL/R}$  must be connected to a 1.4-V supply if the transmitter channel data rate is > 6.5 Gbps. For data rates up to 6.5 Gbps, you can connect  $V_{CCH\_GXBL/R}$  to either 1.4 V or 1.5 V.

Table 1–7. Transceiver Power Supply Operating Conditions for Stratix IV GT Devices (Part 2 of 2) (Note 1), (2)

| Symbol                     | Description                                  | Minimum | Typical | Maximum | Unit |
|----------------------------|----------------------------------------------|---------|---------|---------|------|
| V <sub>CCH_GXBRn</sub> (3) | Transmitter output buffer power (right side) | 1.33    | 1.4     | 1.47    | V    |

#### Notes to Table 1-7:

- (1) For the recommended operating conditions for Stratix IV GT engineering sample (ES1) devices, contact your local Altera sales representative.
- (2) Transceiver power supplies do not have power-on-reset circuitry. After initial power-up, violating the transceiver power supply operating conditions could lead to unpredictable link behavior.
- (3) n = 0, 1, 2, or 3.

#### **DC Characteristics**

This section lists the supply current, I/O pin leakage current, bus hold, on-chip termination (OCT) tolerance, input pin capacitance, and hot socketing specifications.

#### **Supply Current**

Standby current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.



For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

#### I/O Pin Leakage Current

Table 1–8 lists the Stratix IV I/O pin leakage current specifications.

Table 1–8. I/O Pin Leakage Current for Stratix IV Devices

| Symbol          | Description        | Conditions                                  | Min | Тур | Max | Unit |
|-----------------|--------------------|---------------------------------------------|-----|-----|-----|------|
| I               | Input pin          | V <sub>I</sub> = 0V to V <sub>CCIOMAX</sub> | -20 | _   | 20  | μA   |
| I <sub>OZ</sub> | Tri-stated I/O pin | $V_0 = 0V$ to $V_{CCIOMAX}$                 | -20 | _   | 20  | μΑ   |

#### **Bus Hold Specifications**

Table 1–9 lists the Stratix IV device family bus hold specifications.

Table 1-9. Bus Hold Parameters (Part 1 of 2)

|                               |                   |                                                |       |     |       |     | Vc    | CIO |       |     |       |     |      |
|-------------------------------|-------------------|------------------------------------------------|-------|-----|-------|-----|-------|-----|-------|-----|-------|-----|------|
| Parameter                     | Symbol            | Conditions                                     | 1.2   | 2 V | 1.5   | 5 V | 1.8   | 3 V | 2.5   | 5 V | 3.0   | V   | Unit |
|                               |                   |                                                | Min   | Max |      |
| Low<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5  | _   | 25.0  | _   | 30.0  | _   | 50.0  | _   | 70.0  | _   | μА   |
| High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5 | _   | -25.0 | _   | -30.0 | _   | -50.0 | _   | -70.0 | _   | μА   |

Table 1-9. Bus Hold Parameters (Part 2 of 2)

|                              |                   | Conditions                               | V <sub>CC10</sub> |      |       |      |       |      |       |      |       |      |      |
|------------------------------|-------------------|------------------------------------------|-------------------|------|-------|------|-------|------|-------|------|-------|------|------|
| Parameter                    | Symbol            |                                          | 1.2 V             |      | 1.5 V |      | 1.8 V |      | 2.5 V |      | 3.0 V |      | Unit |
|                              |                   |                                          | Min               | Max  | Min   | Max  | Min   | Max  | Min   | Max  | Min   | Max  |      |
| Low<br>overdrive<br>current  | I <sub>ODL</sub>  | 0V < V <sub>IN</sub> < V <sub>CCIO</sub> | _                 | 120  | _     | 160  | _     | 200  | _     | 300  | _     | 500  | μА   |
| High<br>overdrive<br>current | I <sub>ODH</sub>  | 0V < V <sub>IN</sub> < V <sub>CCIO</sub> | _                 | -120 | _     | -160 | _     | -200 | _     | -300 | _     | -500 | μА   |
| Bus-hold<br>trip point       | V <sub>TRIP</sub> | _                                        | 0.45              | 0.95 | 0.50  | 1.00 | 0.68  | 1.07 | 0.70  | 1.70 | 0.80  | 2.00 | V    |

#### **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. Table 1–10 lists the Stratix IV OCT termination calibration accuracy specifications.

Table 1–10. OCT Calibration Accuracy Specifications for Stratix IV Devices (Note 1)

| Cumbal                                                                                        | Description                                                                                                                             | Conditions                                       | Calib | ration Accu | acy   | IIn:4 |
|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------|-------------|-------|-------|
| Symbol                                                                                        | Description                                                                                                                             | Conditions                                       | C2    | C3,I3       | C4,I4 | Unit  |
| 25-Ω R <sub>S</sub> (2)<br>3.0, 2.5, 1.8, 1.5, 1.2                                            | Internal series termination with calibration (25- $\Omega$ setting)                                                                     | V <sub>CCIO</sub> = 3.0, 2.5, 1.8,<br>1.5, 1.2 V | ± 8   | ± 8         | ± 8   | %     |
| 50-Ω R <sub>S</sub><br>3.0, 2.5, 1.8, 1.5, 1.2                                                | Internal series termination with calibration (50- $\Omega$ setting)                                                                     | V <sub>CCIO</sub> = 3.0, 2.5, 1.8,<br>1.5, 1.2 V | ± 8   | ± 8         | ± 8   | %     |
| 50-Ω R <sub>T</sub><br>2.5, 1.8, 1.5, 1.2                                                     | Internal parallel termination with calibration (50- $\Omega$ setting)                                                                   | V <sub>CCIO</sub> = 2.5, 1.8, 1.5,<br>1.2 V      | ± 10  | ± 10        | ± 10  | %     |
| $20$ - $\Omega$ , $40$ - $\Omega$ , and $60$ - $\Omega$ $R_S$ $(3)$ $3.0, 2.5, 1.8, 1.5, 1.2$ | Expanded range for internal series termination with calibration (20- $\Omega$ , 40- $\Omega$ , and 60- $\Omega$ R <sub>S</sub> setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8,<br>1.5, 1.2 V | ± 10  | ± 10        | ± 10  | %     |
| 25-Ω R <sub>S_left_shift</sub><br>3.0, 2.5, 1.8, 1.5, 1.2                                     | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting)                                | V <sub>CCIO</sub> = 3.0, 2.5, 1.8,<br>1.5, 1.2 V | ± 10  | ± 10        | ± 10  | %     |

#### Notes to Table 1-10:

- (1) OCT calibration accuracy is valid at the time of calibration only.
- (2) 25- $\Omega$  R<sub>S</sub> is not supported for 1.5 V and 1.2 V in Row I/O.
- (3) 20- $\Omega$  R<sub>S</sub> is not supported for 1.5 V and 1.2 V in Row I/O.

The calibration accuracy for calibrated series and parallel OCTs are applicable at the moment of calibration. When process, voltage, and temperature (PVT) conditions change after calibration, the tolerance may change. Table 1–11 lists the Stratix IV OCT without calibration resistance tolerance to PVT changes.

Table 1-11. OCT Without Calibration Resistance Tolerance Specifications for Stratix IV Devices

| Combal                                          | Description                                                            | Conditions                        | Resis | stance Tolera | ance  | Unit |
|-------------------------------------------------|------------------------------------------------------------------------|-----------------------------------|-------|---------------|-------|------|
| Symbol                                          | Description                                                            | Conditions                        | C2    | C3,I3         | C4,I4 | Unit |
| $25\text{-}\Omega\text{R}_\text{S}$ 3.0 and 2.5 | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0 and 2.5 V | ± 30  | ± 40          | ± 40  | %    |
| $25\text{-}\OmegaR_S$ 1.8 and 1.5               | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 V | ± 30  | ± 40          | ± 40  | %    |
| 25-ΩR <sub>S</sub><br>1.2                       | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V         | ± 35  | ± 50          | ± 50  | %    |
| 50-Ω R <sub>S</sub><br>3.0 and 2.5              | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0 and 2.5 V | ± 30  | ± 40          | ± 40  | %    |
| 50-Ω R <sub>S</sub><br>1.8 and 1.5              | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 V | ± 30  | ± 40          | ± 40  | %    |
| 50-Ω R <sub>S</sub><br>1.2                      | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V         | ± 35  | ± 50          | ± 50  | %    |
| 100-Ω R <sub>D</sub><br>2.5                     | Internal differential termination (100-Ω setting)                      | V <sub>CCIO</sub> = 2.5 V         | ± 25  | ± 25          | ± 25  | %    |

OCT calibration is automatically performed at power-up for OCT-enabled I/Os. Table 1-12 lists OCT variation with temperature and voltage after power-up calibration. Use Table 1-12 to determine the OCT variation after power-up calibration and Equation 1-1 to determine the OCT variation without re-calibration.

Equation 1-1. OCT Variation Without Re-Calibration (Note 1), (2), (3), (4), (5), (6)

$$R_{OCT} = R_{SCAL} \bigg( 1 + \langle \frac{dR}{dT} \times \Delta T \rangle \pm \langle \frac{dR}{dV} \times \Delta V \rangle \bigg)$$

#### Notes to Equation 1-1:

- (1) The R<sub>OCT</sub> value calculated from Equation 1–1 shows the range of OCT resistance with the variation of temperature and V<sub>CCD</sub>.
- (2) R<sub>SCAL</sub> is the OCT resistance value at power-up.
- (3)  $\Delta T$  is the variation of temperature with respect to the temperature at power-up.
- (4)  $\Delta V$  is the variation of voltage with respect to the  $V_{CCIO}$  at power-up.
- (5) dR/dT is the percentage change of  $R_{SCAL}$  with temperature.
- (6) dR/dV is the percentage change of  $R_{SCAL}$  with voltage.

Table 1–12 lists the OCT variation after the power-up calibration.

Table 1–12. OCT Variation after Power-Up Calibration (Note 1)

| Symbol | Description                                           | V <sub>CC10</sub> (V) | Typical | Unit |  |
|--------|-------------------------------------------------------|-----------------------|---------|------|--|
|        |                                                       | 3.0                   | 0.0297  |      |  |
|        | 007                                                   | 2.5                   | 0.0344  |      |  |
| dR/dV  | OCT variation with voltage without re-calibration     | 1.8                   | 0.0499  | %/mV |  |
|        |                                                       | 1.5                   | 0.0744  |      |  |
|        |                                                       | 1.2                   | 0.1241  |      |  |
|        |                                                       | 3.0                   | 0.189   |      |  |
|        | 007                                                   | 2.5                   | 0.208   |      |  |
| dR/dT  | OCT variation with temperature without re-calibration | 1.8                   | 0.266   | %/°C |  |
|        | Without to Summation                                  | 1.5                   | 0.273   |      |  |
|        |                                                       | 1.2                   | 0.317   |      |  |

#### Note to Table 1-12:

(1) Valid for  $V_{CCIO}$  range of  $\pm 5\%$  and temperature range of  $0^\circ$  to  $85^\circ C$ .

#### **Pin Capacitance**

Table 1–13 lists the Stratix IV device family pin capacitance.

Table 1–13. Pin Capacitance for Stratix IV Devices

| Symbol                                                                                                                 | Description                                                            | Value | Unit |
|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-------|------|
| C <sub>IOTB</sub>                                                                                                      | Input capacitance on the top and bottom I/O pins                       | 4     | pF   |
| C <sub>IOLR</sub>                                                                                                      | Input capacitance on the left and right I/O pins                       | 4     | pF   |
| C <sub>CLKTB</sub>                                                                                                     | Input capacitance on the top and bottom non-dedicated clock input pins | 4     | pF   |
| C <sub>CLKLR</sub>                                                                                                     | Input capacitance on the left and right non-dedicated clock input pins | 4     | pF   |
| C <sub>OUTFB</sub>                                                                                                     | Input capacitance on the dual-purpose clock output and feedback pins   | 5     | pF   |
| $\begin{array}{c} C_{\text{CLK1}}, \ C_{\text{CLK3}}, \ C_{\text{CLK8}}, \\ \text{and} \ C_{\text{CLK10}} \end{array}$ | Input capacitance for dedicated clock input pins                       | 2     | pF   |

#### **Hot Socketing**

Table 1–14 lists the hot socketing specifications for Stratix IV devices.

Table 1–14. Hot Socketing Specifications for Stratix IV Devices

| Symbol                        | Description                       | Maximum  |
|-------------------------------|-----------------------------------|----------|
| I <sub>IOPIN (DC)</sub>       | DC current per I/O pin            | 300 μΑ   |
| I <sub>IOPIN (AC)</sub>       | AC current per I/O pin            | 8 mA (1) |
| I <sub>XCVR-TX (DC)</sub> (2) | DC current per transceiver TX pin | 100 mA   |
| I <sub>XCVR-RX (DC)</sub> (2) | DC current per transceiver RX pin | 50 mA    |

#### Notes to Table 1-14:

- (1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.
- (2) These specifications are preliminary.

## **Schmitt Trigger Input**

Stratix IV devices support Schmitt trigger input on the TDI, TMS, TCK, nSTATUS, nCONFIG, nCE, CONF\_DONE, and DCLK pins. A Schmitt trigger feature introduces hysteresis to the input signal for improved noise immunity, especially for signals with slow edge rates. Table  $1\!-\!15$  lists the hysteresis specifications across the supported  $V_{\rm CCIO}$  range for Schmitt trigger inputs in Stratix IV devices.

Table 1–15. Schmitt Trigger Input Hysteresis Specifications for Stratix IV Devices

| Symbol               | Description            | Condition (V)           | Minimum | Unit |
|----------------------|------------------------|-------------------------|---------|------|
|                      |                        | $V_{CCIO} = 3.3$        | 220     | mV   |
| V <sub>Schmitt</sub> | Hysteresis for Schmitt | V <sub>CCIO</sub> = 2.5 | 180     | mV   |
|                      | trigger input          | V <sub>CCIO</sub> = 1.8 | 110     | mV   |
|                      |                        | V <sub>CCIO</sub> = 1.5 | 70      | mV   |

## **Internal Weak Pull-Up Resistor**

Table 1–16 lists the weak pull-up resistor values for Stratix IV devices.

Table 1–16. Internal Weak Pull-Up Resistor for Stratix IV Devices (Note 1), (3)

| Symbol          | Description                                                                         | Conditions (V)                         | Value (4) | Unit |
|-----------------|-------------------------------------------------------------------------------------|----------------------------------------|-----------|------|
|                 |                                                                                     | $V_{CCIO} = 3.0 \pm 5\%$ (2)           | 25        | kΩ   |
|                 | Value of the I/O pin pull-up resistor before                                        | $V_{CCIO} = 2.5 \pm 5\%$ (2)           | 25        | kΩ   |
| R <sub>PU</sub> | and during configuration, as well as user mode if the programmable pull-up resistor | V <sub>CCIO</sub> = 1.8 ±5% (2)        | 25        | kΩ   |
|                 | option is enabled.                                                                  | V <sub>CCIO</sub> = 1.5 ±5% (2)        | 25        | kΩ   |
|                 |                                                                                     | V <sub>CCIO</sub> = 1.2 ±5% <i>(2)</i> | 25        | kΩ   |

#### Notes to Table 1-16:

- (1) All I/O pins have an option to enable weak pull-up except configuration, test, and JTAG pins.
- (2) Pin pull-up resistance values may be lower if an external source drives the pin higher than V<sub>CCIO</sub>.
- (3) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 kΩ.
- (4) These specifications are valid with ±10% tolerances to cover changes over PVT.

#### I/O Standard Specifications

Table 1–17 through Table 1–22 list the input voltage ( $V_{IH}$  and  $V_{IL}$ ), output voltage ( $V_{OH}$  and  $V_{OL}$ ), and current drive characteristics ( $I_{OH}$  and  $I_{OL}$ ) for various I/O standards supported by Stratix IV devices. These tables also show the Stratix IV device family I/O standard specifications.  $V_{OL}$  and  $V_{OH}$  values are valid at the corresponding  $I_{OH}$  and  $I_{OL}$ , respectively.

For an explanation of terms used in Table 1–17 through Table 1–22, refer to "Glossary" on page 1–63.

Table 1–17. Single-Ended I/O Standards (Part 1 of 2)

| I/O      | V <sub>CC10</sub> (V) |     | V <sub>IL</sub> | V <sub>IL</sub> (V) V <sub>IH</sub> (V) |     | (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I (mA)                  | I (mA)               |                      |
|----------|-----------------------|-----|-----------------|-----------------------------------------|-----|-----|---------------------|---------------------|-------------------------|----------------------|----------------------|
| Standard | Min                   | Тур | Max             | Min                                     | Max | Min | Max                 | Max                 | Min                     | I <sub>OL</sub> (mA) | I <sub>OH</sub> (mA) |
| LVTTL    | 2.85                  | 3   | 3.15            | -0.3                                    | 0.8 | 1.7 | 3.6                 | 0.4                 | 2.4                     | 2                    | -2                   |
| LVCMOS   | 2.85                  | 3   | 3.15            | -0.3                                    | 0.8 | 1.7 | 3.6                 | 0.2                 | V <sub>CCIO</sub> - 0.2 | 0.1                  | -0.1                 |

Table 1-17. Single-Ended I/O Standards (Part 2 of 2)

| 1/0            |       | V <sub>CCIO</sub> (V) |       | V <sub>IL</sub> (V) |                             | V <sub>IH</sub>             | (V)                     | V <sub>OL</sub> (V)         | V <sub>OH</sub> (V)         | I (mA)               | I (m/l)              |
|----------------|-------|-----------------------|-------|---------------------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|----------------------|----------------------|
| Standard       | Min   | Тур                   | Max   | Min                 | Max                         | Min                         | Max                     | Max                         | Min                         | I <sub>OL</sub> (mA) | I <sub>OH</sub> (mA) |
| 2.5 V          | 2.375 | 2.5                   | 2.625 | -0.3                | 0.7                         | 1.7                         | 3.6                     | 0.4                         | 2                           | 1                    | -1                   |
| 1.8 V          | 1.71  | 1.8                   | 1.89  | -0.3                | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45                        | V <sub>CCIO</sub> - 0.45    | 2                    | -2                   |
| 1.5 V          | 1.425 | 1.5                   | 1.575 | -0.3                | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2                    | -2                   |
| 1.2 V          | 1.14  | 1.2                   | 1.26  | -0.3                | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2                    | -2                   |
| 3.0-V PCI      | 2.85  | 3                     | 3.15  | _                   | 0.3 *<br>V <sub>CCIO</sub>  | 0.5 *<br>V <sub>CCIO</sub>  | 3.6                     | 0.1 *<br>V <sub>CCIO</sub>  | 0.9 * V <sub>CC10</sub>     | 1.5                  | -0.5                 |
| 3.0-V<br>PCI-X | 2.85  | 3                     | 3.15  | _                   | 0.35 *<br>V <sub>CCIO</sub> | 0.5 *<br>V <sub>CCIO</sub>  | _                       | 0.1 *<br>V <sub>CCIO</sub>  | 0.9 * V <sub>CC10</sub>     | 1.5                  | -0.5                 |

Table 1–18. Single-Ended SSTL and HSTL I/O Reference Voltage Specifications

| I/O Standard           |       | V <sub>CCIO</sub> (V) |       |                             | V <sub>REF</sub> (V)    |                             | V <sub>π</sub> (V)          |                      |                             |  |
|------------------------|-------|-----------------------|-------|-----------------------------|-------------------------|-----------------------------|-----------------------------|----------------------|-----------------------------|--|
| 1/U Stanuaru           | Min   | Тур                   | Max   | Min                         | Тур                     | Max                         | Min                         | Тур                  | Max                         |  |
| SSTL-2<br>Class I, II  | 2.375 | 2.5                   | 2.625 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | V <sub>REF</sub> - 0.04     | $V_{REF}$            | V <sub>REF</sub> + 0.04     |  |
| SSTL-18<br>Class I, II | 1.71  | 1.8                   | 1.89  | 0.833                       | 0.9                     | 0.969                       | V <sub>REF</sub> - 0.04     | V <sub>REF</sub>     | V <sub>REF</sub> + 0.04     |  |
| SSTL-15<br>Class I, II | 1.425 | 1.5                   | 1.575 | 0.47 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.53 *<br>V <sub>CCIO</sub> | 0.47 *<br>V <sub>CCIO</sub> | V <sub>REF</sub>     | 0.53 *<br>V <sub>CCIO</sub> |  |
| HSTL-18<br>Class I, II | 1.71  | 1.8                   | 1.89  | 0.85                        | 0.9                     | 0.95                        | _                           | V <sub>CC10</sub> /2 | _                           |  |
| HSTL-15<br>Class I, II | 1.425 | 1.5                   | 1.575 | 0.68                        | 0.75                    | 0.9                         | _                           | V <sub>CC10</sub> /2 | _                           |  |
| HSTL-12<br>Class I, II | 1.14  | 1.2                   | 1.26  | 0.47 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.53 *<br>V <sub>CCIO</sub> | _                           | V <sub>CC10</sub> /2 | _                           |  |

Table 1–19. Single-Ended SSTL and HSTL I/O Standards Signal Specifications (Part 1 of 2)

| I/O Standard        | V <sub>IL(DC)</sub> (V) |                          | V <sub>IH(DC)</sub> (V)  |                         | V <sub>IL(AC)</sub> (V) V <sub>IH(AC)</sub> (V) |                          | V <sub>OL</sub> (V) V <sub>OH</sub> (V) |                            | I (mA)               | I <sub>oh</sub> (mA) |
|---------------------|-------------------------|--------------------------|--------------------------|-------------------------|-------------------------------------------------|--------------------------|-----------------------------------------|----------------------------|----------------------|----------------------|
| i/O Stanuaru        | Min                     | Max                      | Min                      | Max                     | Max                                             | Min                      | Max                                     | Min                        | l <sub>ol</sub> (mA) | Ioh (IIIA)           |
| SSTL-2<br>Class I   | -0.3                    | V <sub>REF</sub> - 0.15  | V <sub>REF</sub> + 0.15  | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> - 0.31                         | V <sub>REF</sub> + 0.31  | V <sub>π</sub> -<br>0.57                | V <sub>TT</sub> + 0.57     | 8.1                  | -8.1                 |
| SSTL-2<br>Class II  | -0.3                    | V <sub>REF</sub> - 0.15  | V <sub>REF</sub> + 0.15  | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> - 0.31                         | V <sub>REF</sub> + 0.31  | V <sub>π</sub> - 0.76                   | V <sub>TT</sub> + 0.76     | 16.2                 | -16.2                |
| SSTL-18<br>Class I  | -0.3                    | V <sub>REF</sub> - 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> - 0.25                         | V <sub>REF</sub> + 0.25  | V <sub>π</sub> -<br>0.475               | V <sub>π</sub> + 0.475     | 6.7                  | -6.7                 |
| SSTL-18<br>Class II | -0.3                    | V <sub>REF</sub> - 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> - 0.25                         | V <sub>REF</sub> + 0.25  | 0.28                                    | V <sub>CCIO</sub> - 0.28   | 13.4                 | -13.4                |
| SSTL-15<br>Class I  |                         | V <sub>REF</sub> - 0.1   | V <sub>REF</sub> + 0.1   | _                       | V <sub>REF</sub> - 0.175                        | V <sub>REF</sub> + 0.175 | 0.2 *<br>V <sub>CCIO</sub>              | 0.8 *<br>V <sub>CCIO</sub> | 8                    | -8                   |

Table 1–19. Single-Ended SSTL and HSTL I/O Standards Signal Specifications (Part 2 of 2)

| I/O Standard        | V <sub>IL(D</sub> | <sub>C)</sub> (V)       | V <sub>IH(D</sub>       | <sub>C)</sub> (V)        | V <sub>IL(AC)</sub> (V)  | V <sub>IH(AC)</sub> (V)  | V <sub>OL</sub> (V)        | V <sub>OH</sub> (V)        | I <sub>ol</sub> (mA)   | I <sub>oh</sub> (mA)           |
|---------------------|-------------------|-------------------------|-------------------------|--------------------------|--------------------------|--------------------------|----------------------------|----------------------------|------------------------|--------------------------------|
| i/O Stanuaru        | Min               | Max                     | Min                     | Max                      | Max                      | Min                      | Max                        | Min                        | I <sub>OI</sub> (IIIA) | I <sub>oh</sub> (III <i>A)</i> |
| SSTL-15<br>Class II | _                 | V <sub>REF</sub> - 0.1  | V <sub>REF</sub> + 0.1  | _                        | V <sub>REF</sub> - 0.175 | V <sub>REF</sub> + 0.175 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | 16                     | -16                            |
| HSTL-18<br>Class I  |                   | V <sub>REF</sub> - 0.1  | V <sub>REF</sub> + 0.1  | _                        | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2   | 0.4                        | V <sub>CCIO</sub> - 0.4    | 8                      | -8                             |
| HSTL-18<br>Class II |                   | V <sub>REF</sub> - 0.1  | V <sub>REF</sub> + 0.1  | _                        | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2   | 0.4                        | V <sub>CCIO</sub> - 0.4    | 16                     | -16                            |
| HSTL-15<br>Class I  |                   | V <sub>REF</sub> - 0.1  | V <sub>REF</sub> + 0.1  | _                        | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2   | 0.4                        | V <sub>CCIO</sub> - 0.4    | 8                      | -8                             |
| HSTL-15<br>Class II |                   | V <sub>REF</sub> - 0.1  | V <sub>REF</sub> + 0.1  | _                        | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2   | 0.4                        | V <sub>CCIO</sub> - 0.4    | 16                     | -16                            |
| HSTL-12<br>Class I  | -0.15             | V <sub>REF</sub> - 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> - 0.15  | V <sub>REF</sub> + 0.15  | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 8                      | -8                             |
| HSTL-12<br>Class II | -0.15             | V <sub>REF</sub> - 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> - 0.15  | V <sub>REF</sub> + 0.15  | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 16                     | -16                            |

#### Table 1-20. Differential SSTL I/O Standards

| 1/0                    | ,     | V <sub>CC10</sub> (V | <b>'</b> ) | V <sub>SWIN</sub> | <sub>G(DC)</sub> (V)    |                                    | V <sub>X(AC)</sub> (V) |                                 | V <sub>SWIN</sub> | <sub>G(AC)</sub> (V)       |                                    | V <sub>OX(AC)</sub> (V) |                                    |
|------------------------|-------|----------------------|------------|-------------------|-------------------------|------------------------------------|------------------------|---------------------------------|-------------------|----------------------------|------------------------------------|-------------------------|------------------------------------|
| Standard               | Min   | Тур                  | Max        | Min               | Max                     | Min                                | Тур                    | Max                             | Min               | Max                        | Min                                | Тур                     | Max                                |
| SSTL-2<br>Class I, II  | 2.375 | 2.5                  | 2.625      | 0.3               | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2<br>- 0.2      | _                      | V <sub>CCIO</sub> /2<br>+ 0.2   | 0.62              | V <sub>CC10</sub><br>+ 0.6 | V <sub>CCIO</sub> /2<br>- 0.15     | _                       | V <sub>CCIO</sub> /2<br>+ 0.15     |
| SSTL-18<br>Class I, II | 1.71  | 1.8                  | 1.89       | 0.25              | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2<br>-<br>0.175 | _                      | V <sub>CCIO</sub> /2<br>+ 0.175 | 0.5               | V <sub>CCIO</sub><br>+ 0.6 | V <sub>CCIO</sub> /2<br>-<br>0.125 | _                       | V <sub>CCIO</sub> /2<br>+<br>0.125 |
| SSTL-15<br>Class I, II | 1.425 | 1.5                  | 1.575      | 0.2               | _                       | _                                  | V <sub>CC10</sub> /2   |                                 | 0.35              | _                          | _                                  | V <sub>CC10</sub> /2    | _                                  |

Table 1-21. Differential HSTL I/O Standards

| I/O                    | 1     | V <sub>CCIO</sub> (V) | )     | V <sub>DIF(I</sub> | <sub>DC)</sub> (V)         |      | V <sub>X(AC)</sub> (V)    | )    |                           | V <sub>CM(DC)</sub> (V    | )                         | V <sub>DIF(/</sub> | <sub>(C)</sub> (V)       |
|------------------------|-------|-----------------------|-------|--------------------|----------------------------|------|---------------------------|------|---------------------------|---------------------------|---------------------------|--------------------|--------------------------|
| Standard               | Min   | Тур                   | Max   | Min                | Max                        | Min  | Тур                       | Max  | Min                       | Тур                       | Max                       | Min                | Max                      |
| HSTL-18<br>Class I     | 1.71  | 1.8                   | 1.89  | 0.2                |                            | 0.78 |                           | 1.12 | 0.78                      |                           | 1.12                      | 0.4                | _                        |
| HSTL-15<br>Class I, II | 1.425 | 1.5                   | 1.575 | 0.2                | _                          | 0.68 |                           | 0.9  | 0.68                      | _                         | 0.9                       | 0.4                | _                        |
| HSTL-12<br>Class I, II | 1.14  | 1.2                   | 1.26  | 0.16               | V <sub>CCIO</sub><br>+ 0.3 | _    | 0.5*<br>V <sub>CCIO</sub> | _    | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.3                | V <sub>CCIO</sub> + 0.48 |

Table 1–22. Differential I/O Standard Specifications (Note 1), (2)

| I/O                    | ١     | / <sub>ccio</sub> (V | <b>(</b> ) |     | V <sub>ID</sub> (mV)     |     |      | V <sub>ICM(DC)</sub> (V)       |                   | V <sub>0</sub> | <sub>D</sub> (V) <i>(</i> 3 | 3)  | V     | <sub>DCM</sub> (V) ( | (3)   |
|------------------------|-------|----------------------|------------|-----|--------------------------|-----|------|--------------------------------|-------------------|----------------|-----------------------------|-----|-------|----------------------|-------|
| Standard               | Min   | Тур                  | Max        | Min | Condition                | Max | Min  | Condition                      | Max               | Min            | Тур                         | Max | Min   | Тур                  | Max   |
| PCML                   |       | ,                    |            |     |                          |     | •    | high-speed t<br>efer to Table  |                   |                |                             |     |       |                      |       |
| 2.5 V<br>LVDS          | 2.375 | 2.5                  | 2.625      | 100 | V <sub>CM</sub> =        | _   | 0.05 | D <sub>MAX</sub> ≤ 700 Mbps    | 1.8               | 0.247          | _                           | 0.6 | 1.125 | 1.25                 | 1.375 |
| (HIO)                  | 2.070 | 2.0                  | 2.023      | 100 | 1.25 V                   | _   | 1.05 | D <sub>MAX</sub> > 700 Mbps    | 1.55              | 0.247          | _                           | 0.6 | 1.125 | 1.25                 | 1.375 |
| 2.5 V<br>LVDS          | 2.375 | 2.5                  | 2.625      | 100 | V <sub>CM</sub> =        | _   | 0.05 | D <sub>MAX</sub> ≤ 700 Mbps    | 1.8               | 0.247          | _                           | 0.6 | 1     | 1.25                 | 1.5   |
| (VIO)                  | 2.575 | 2.5                  | 2.023      | 100 | 1.25 V                   | _   | 1.05 | D <sub>MAX</sub> ><br>700 Mbps | 1.55              | 0.247          | _                           | 0.6 | 1     | 1.25                 | 1.5   |
| RSDS<br>(HIO)          | 2.375 | 2.5                  | 2.625      | 100 | V <sub>CM</sub> = 1.25 V | _   | 0.3  | _                              | 1.4               | 0.1            | 0.2                         | 0.6 | 0.5   | 1.2                  | 1.4   |
| RSDS<br>(VIO)          | 2.375 | 2.5                  | 2.625      | 100 | V <sub>CM</sub> = 1.25 V | _   | 0.3  | _                              | 1.4               | 0.1            | 0.2                         | 0.6 | 0.5   | 1.2                  | 1.5   |
| Mini-<br>LVDS<br>(HIO) | 2.375 | 2.5                  | 2.625      | 200 | _                        | 600 | 0.4  | _                              | 1.325             | 0.25           | _                           | 0.6 | 1     | 1.2                  | 1.4   |
| Mini-<br>LVDS<br>(VIO) | 2.375 | 2.5                  | 2.625      | 200 | _                        | 600 | 0.4  | _                              | 1.325             | 0.25           | _                           | 0.6 | 1     | 1.2                  | 1.5   |
| LVPECL                 | 2.375 | 2.5                  | 2.625      | 300 | _                        | _   | 0.6  | D <sub>MAX</sub> ≤ 700 Mbps    | 1.8<br><i>(4)</i> |                | _                           | _   |       |                      |       |
| LVI LOL                | 2.375 | 2.5                  | 2.625      | 300 |                          |     | 1    | D <sub>MAX</sub> > 700 Mbps    | 1.6<br><i>(4)</i> | _              |                             |     | _     | _                    | _     |

#### Notes to Table 1-22:

- (1) Vertical I/O (VIO) is top and bottom I/Os; horizontal I/O (HIO) is left and right I/Os.
- (2) 1.4-V/1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 1–14.
- (3) RL range:  $90 \le RL \le 10 \Omega$ .
- (4) For  $D_{MAX} > 700$  Mbps, the minimum input voltage is 0.85 V; the maximum input voltage is 1.75 V. For  $F_{MAX} \le 700$  Mbps, the minimum input voltage is 0.45 V; the maximum input voltage is 1.95 V.

## **Power Consumption**

Altera offers two ways to estimate power consumption for a design the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature.



You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.



For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

# **Switching Characteristics**

This section provides performance characteristics of Stratix IV core and periphery blocks for commercial grade devices.

These characteristics can be designated as Preliminary or Final.

- Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary".
- Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables.

## **Transceiver Performance Specifications**

This section describes transceiver performance specifications.

Table 1–23 lists the Stratix IV GX transceiver specifications.

Table 1-23. Transceiver Specifications for Stratix IV GX Devices (Part 1 of 9)

| Symbol/<br>Description                                    | Conditions   | _                                                                                  | ? Comme<br>Speed Gra |     | <b>–2</b> : | –3<br>nercial/In<br>and<br>× Comme<br>eed Grad | rcial |      | –4<br>ercial/In<br>peed Gra | dustrial<br>ade | Unit |  |  |
|-----------------------------------------------------------|--------------|------------------------------------------------------------------------------------|----------------------|-----|-------------|------------------------------------------------|-------|------|-----------------------------|-----------------|------|--|--|
|                                                           |              | Min                                                                                | Тур                  | Max | Min         | Тур                                            | Max   | Min  | Тур                         | Max             |      |  |  |
| Reference Clock                                           |              |                                                                                    |                      |     |             |                                                |       |      |                             |                 |      |  |  |
| Supported I/O<br>Standards                                | 1.2 V PC     | 1.2 V PCML, 1.4 V PCML 1.5 V PCML, 2.5 V PCML, Differential LVPECL (3), LVDS, HCSL |                      |     |             |                                                |       |      |                             |                 |      |  |  |
| Input frequency from REFCLK input pins                    | _            | 50                                                                                 | _                    | 697 | 50          | _                                              | 697   | 50   | _                           | 637.5           | MHz  |  |  |
| Phase frequency<br>detector (CMU PLL and<br>receiver CDR) | _            | 50                                                                                 | _                    | 425 | 50          | _                                              | 325   | 50   | _                           | 325             | MHz  |  |  |
| Absolute V <sub>MAX</sub> for a REFCLK pin                | _            | _                                                                                  | _                    | 1.6 | _           | _                                              | 1.6   | _    | _                           | 1.6             | V    |  |  |
| Operational V <sub>MAX</sub> for a REFCLK pin             | _            | _                                                                                  | _                    | 1.5 | _           | _                                              | 1.5   | _    | _                           | 1.5             | V    |  |  |
| Absolute V <sub>MIN</sub> for a REFCLK pin                | _            | -0.4                                                                               | _                    | _   | -0.4        | _                                              | _     | -0.4 | _                           | _               | V    |  |  |
| Rise/fall time (21)                                       | _            | _                                                                                  | _                    | 0.2 | _           | _                                              | 0.2   | _    | _                           | 0.2             | UI   |  |  |
| Duty cycle                                                | <del>_</del> | 45                                                                                 | _                    | 55  | 45          | _                                              | 55    | 45   | _                           | 55              | %    |  |  |

Table 1–23. Transceiver Specifications for Stratix IV GX Devices (Part 2 of 9)

| Symbol/<br>Description                                             | Conditions                                       |                            | 2 Comme<br>Speed Gra |      | -2                  | –3<br>nercial/In<br>and<br>× Comme<br>eed Grado | rcial |                     | –4<br>ercial/In<br>speed Gra |      | Unit   |
|--------------------------------------------------------------------|--------------------------------------------------|----------------------------|----------------------|------|---------------------|-------------------------------------------------|-------|---------------------|------------------------------|------|--------|
|                                                                    |                                                  | Min                        | Тур                  | Max  | Min                 | Тур                                             | Max   | Min                 | Тур                          | Max  |        |
| Peak-to-peak<br>differential input voltage                         | _                                                | 200                        | _                    | 1600 | 200                 | _                                               | 1600  | 200                 | _                            | 1600 | mV     |
| Spread-spectrum<br>modulating clock<br>frequency                   | PCIe                                             | 30                         | _                    | 33   | 30                  | _                                               | 33    | 30                  | _                            | 33   | kHz    |
| Spread-spectrum<br>downspread                                      | PCIe                                             | _                          | 0 to<br>-0.5%        | _    | _                   | 0 to<br>-0.5%                                   | _     | _                   | 0 to<br>-0.5%                | _    | _      |
| On-chip termination resistors                                      | _                                                | _                          | 100                  | _    | _                   | 100                                             | _     | _                   | 100                          | _    | Ω      |
| V <sub>ICM</sub> (AC coupled)                                      | _                                                |                            | 1100 ± 10            | )%   |                     | 1100 ± 10                                       | )%    |                     | 1100 ± 10                    | )%   | mV     |
| V <sub>ICM</sub> (DC coupled)                                      | HCSL I/O<br>standard for PCIe<br>reference clock | 250                        | _                    | 550  | 250                 | _                                               | 550   | 250                 | _                            | 550  | mV     |
|                                                                    | 10 Hz                                            | _                          | _                    | -50  | _                   | _                                               | -50   | _                   | _                            | -50  | dBc/Hz |
|                                                                    | 100 Hz                                           | _                          | _                    | -80  | _                   | _                                               | -80   | _                   | _                            | -80  | dBc/Hz |
| Transmitter REFCLK                                                 | 1 KHz                                            | _                          | _                    | -110 | _                   | _                                               | -110  | _                   | _                            | -110 | dBc/Hz |
| Phase Noise                                                        | 10 KHz                                           |                            | _                    | -120 | _                   | _                                               | -120  | _                   | _                            | -120 | dBc/Hz |
|                                                                    | 100 KHz                                          | _                          | _                    | -120 | _                   | _                                               | -120  | _                   | _                            | -120 | dBc/Hz |
|                                                                    | ≥ 1 MHz                                          | _                          | _                    | -130 | _                   | _                                               | -130  | _                   | _                            | -130 | dBc/Hz |
| Transmitter REFCLK<br>Phase Jitter (rms) for<br>100 MHz REFCLK (2) | 10 KHz to 20 MHz                                 | _                          | _                    | 3    | _                   | _                                               | 3     | _                   | _                            | 3    | ps     |
| R <sub>REF</sub>                                                   | _                                                | _                          | 2000<br>± 1%         | _    | _                   | 2000<br>± 1%                                    | _     | _                   | 2000<br>± 1%                 | _    | Ω      |
| Transceiver Clocks                                                 |                                                  |                            |                      |      | •                   |                                                 |       |                     | 1                            |      | 1      |
| Calibration block clock frequency                                  | _                                                | 10                         | _                    | 125  | 10                  | _                                               | 125   | 10                  | _                            | 125  | MHz    |
| fixedclk Clock<br>frequency                                        | PCIe Receiver<br>Detect                          | _                          | 125                  | _    | _                   | 125                                             | _     | _                   | 125                          | _    | MHz    |
| reconfig_clk clock frequency                                       | Dynamic<br>reconfiguration<br>clock frequency    | 2.5/<br>37.5<br><i>(4)</i> | _                    | 50   | 2.5/<br>37.5<br>(4) | _                                               | 50    | 2.5/<br>37.5<br>(4) | _                            | 50   | _      |
| Delta time between reconfig_clks (19)                              | _                                                |                            | _                    | 2    | _                   | _                                               | 2     | _                   |                              | 2    | ms     |
| Transceiver block minimum power-down (gxb_powerdown) pulse width   | _                                                | 1                          | _                    | _    | 1                   | _                                               | _     | 1                   | _                            | _    | μs     |

Table 1-23. Transceiver Specifications for Stratix IV GX Devices (Part 3 of 9)

| Symbol/<br>Description                                                                                          | Conditions                                                     |                                                                                                                                                                     | ? Comme<br>Speed Gra |           | <b>-2</b> : | –3<br>ercial/Ir<br>and<br>« Comme<br>eed Grad |            |         |                                                                             | idustrial<br>ade | Unit |
|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------|-------------|-----------------------------------------------|------------|---------|-----------------------------------------------------------------------------|------------------|------|
|                                                                                                                 |                                                                | Min                                                                                                                                                                 | Тур                  | Max       | Min         | Тур                                           | Max        | Min     | Typ Max  - 3750 - 6375 - 6375 - 1.6 - 1.5 1.6 - 1.6 - 1.6 - 1.6 - 2.7 - 1.6 |                  |      |
| Receiver                                                                                                        |                                                                |                                                                                                                                                                     |                      |           |             |                                               |            |         |                                                                             |                  |      |
| Supported I/O<br>Standards                                                                                      |                                                                |                                                                                                                                                                     | 1.4 V PC             | ML, 1.5 V | PCML, 2     | .5 V PCN                                      | IL, LVPECI | _, LVDS |                                                                             |                  |      |
| Data rate (Single width, non-PMA Direct)                                                                        | _                                                              | 600                                                                                                                                                                 | _                    | 3750      | 600         | _                                             | 3750       | 600     | _                                                                           | 3750             | Mbps |
| Data rate (Double width, non-PMA Direct)                                                                        | _                                                              | 1000                                                                                                                                                                | _                    | 8500      | 1000        | _                                             | 6500       | 1000    | _                                                                           |                  | Mbps |
| Data rate (Single width,<br>PMA Direct)                                                                         | _                                                              | 600                                                                                                                                                                 | _                    | 3250      | 600         | _                                             | 3250       | 600     | _                                                                           | 3250             | Mbps |
| Data rate (Double width, PMA Direct)                                                                            | _                                                              | 1000                                                                                                                                                                | _                    | 6500      | 1000        | _                                             | 6500       | 1000    | _                                                                           | 6375             | Mbps |
| Absolute V <sub>MAX</sub> for a receiver pin (5)                                                                | _                                                              | _                                                                                                                                                                   | _                    | 1.6       | _           | _                                             | 1.6        | _       | _                                                                           | 1.6              | V    |
| Operational V <sub>MAX</sub> for a receiver pin                                                                 | _                                                              | _                                                                                                                                                                   | _                    | 1.5       | _           | _                                             | 1.5        | _       | _                                                                           | 1.5              | V    |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                    | _                                                              | -0.4                                                                                                                                                                | _                    | _         | -0.4        | _                                             | _          | -0.4    | _                                                                           | _                | V    |
| Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) before<br>device configuration | _                                                              | _                                                                                                                                                                   | _                    | 1.6       | _           | _                                             | 1.6        | _       | _                                                                           | 1.6              | V    |
| Maximum peak-to-peak differential input voltage                                                                 | V <sub>ICM</sub> = 0.82 V<br>setting                           | _                                                                                                                                                                   | _                    | 2.7       | _           | _                                             | 2.7        | _       | _                                                                           | 2.7              | V    |
| V <sub>ID</sub> (diff p-p) after<br>device configuration                                                        | V <sub>ICM</sub> =1.1 V<br>setting (6)                         | _                                                                                                                                                                   | _                    | 1.6       | _           | _                                             | 1.6        | _       | _                                                                           | 1.6              | V    |
| Minimum differential<br>eve opening at receiver                                                                 | Data Rate = 600 Mbps to 5 Gbps Equalization = 0 DC gain = 0 dB | 100                                                                                                                                                                 | _                    | _         | 100         |                                               | _          | 165     | _                                                                           | _                | mV   |
| Minimum differential eye opening at receiver serial input pins (20)                                             | Data Rate > 5 Gbps  Equalization = 0  DC gain = 0 dB           | 165                                                                                                                                                                 | _                    | _         | 165         | _                                             | _          | 165     | _                                                                           | _                | mV   |
|                                                                                                                 | V <sub>ICM</sub> = 0.82 V<br>setting                           |                                                                                                                                                                     | 820 ± 10             | %         |             | 820 ± 10                                      | l<br> %    |         | B20 ± 10                                                                    | l<br> %          | mV   |
| ICM                                                                                                             | V <sub>ICM</sub> = 1.1 V<br>setting <i>(6)</i>                 |                                                                                                                                                                     | 1100 ± 10            | 0%        | 1           | 100 ± 10                                      | )%         | 1       | 100 ± 1                                                                     | 0%               | mV   |
| Receiver DC Coupling<br>Support                                                                                 | <u> </u>                                                       | For more information about receiver DC coupling support, refer to the "DC-Coup Links" section in the <i>Transceiver Architecture in Stratix IV Devices</i> chapter. |                      |           |             |                                               |            |         |                                                                             |                  |      |

Table 1–23. Transceiver Specifications for Stratix IV GX Devices (Part 4 of 9)

| Symbol/<br>Description                   | Conditions                                                                               |     | ? Commer<br>Speed Gra |          | <b>-2</b> | –3<br>nercial/In<br>and<br>× Comme<br>eed Grad | rcial |     | –4<br>nercial/In<br>Speed Gra |      | Unit |
|------------------------------------------|------------------------------------------------------------------------------------------|-----|-----------------------|----------|-----------|------------------------------------------------|-------|-----|-------------------------------|------|------|
|                                          |                                                                                          | Min | Тур                   | Max      | Min       | Тур                                            | Max   | Min | Тур                           | Max  |      |
|                                          | 85-Ω setting                                                                             |     | 85 ± 20%              | <b>%</b> |           | 85 ± 20°                                       | %     |     | 85 ± 20°                      | %    | Ω    |
| Differential on-chip                     | 100-Ω setting                                                                            |     | 100 ± 20              | %        |           | 100 ± 20                                       | %     |     | 100 ± 20                      | %    | Ω    |
| termination resistors                    | 120-Ω setting                                                                            |     | 120 ± 20              | %        |           | 120 ± 20                                       | %     |     | 120 ± 20                      | %    | Ω    |
|                                          | 150-Ω setting                                                                            |     | 150 ± 20              | %        |           | 150 ± 20                                       | %     |     | 150 ± 20                      | %    | Ω    |
| Differential and common mode return loss | PCIe (Gen 1 and<br>Gen 2),<br>XAUI,<br>HiGig+,<br>CEI SR/LR,<br>Serial RapidIO<br>SR/LR, |     |                       |          |           | Compliar                                       | nt    |     |                               |      | _    |
|                                          | CPRI LV/HV,<br>OBSAI,<br>SATA                                                            |     |                       |          |           |                                                |       |     |                               |      |      |
| Programmable PPM detector (7)            | _                                                                                        |     |                       |          |           | 5, 100, 12<br>300, 500                         |       |     |                               |      | ppm  |
| Run length                               | _                                                                                        | _   | _                     | 200      | _         | _                                              | 200   | _   | _                             | 200  | UI   |
| Programmable equalization (18)           | _                                                                                        |     | _                     | 16       |           | _                                              | 16    | _   | _                             | 16   | dB   |
| t <sub>LTR</sub> (8)                     | _                                                                                        | _   | _                     | 75       | _         | _                                              | 75    | _   | _                             | 75   | μs   |
| t <sub>LTR_LTD_Manual</sub> (9)          | _                                                                                        | 15  | _                     |          | 15        | _                                              | _     | 15  | _                             | _    | μs   |
| t <sub>LTD_Manual</sub> (10)             | _                                                                                        | _   | _                     | 4000     |           | _                                              | 4000  |     | _                             | 4000 | ns   |
| t <sub>LTD_Auto</sub> (11)               | _                                                                                        | _   | _                     | 4000     | _         | _                                              | 4000  | _   | _                             | 4000 | ns   |
|                                          | PCIe Gen1                                                                                |     |                       |          |           | 20 - 35                                        |       |     |                               |      | MHz  |
|                                          | PCIe Gen2                                                                                |     |                       |          |           | 40 - 65                                        |       |     |                               |      | MHz  |
|                                          | (OIF) CEI PHY at<br>6.375 Gbps                                                           |     |                       |          |           | 20 - 35                                        |       |     |                               |      | MHz  |
|                                          | XAUI                                                                                     |     |                       |          |           | 10 - 18                                        |       |     |                               |      | MHz  |
| Receiver CDR<br>3 dB Bandwidth in        | Serial RapidIO<br>1.25 Gbps                                                              |     |                       |          |           | 10 - 18                                        |       |     |                               |      | MHz  |
| lock-to-data (LTD)<br>mode               | Serial RapidIO<br>2.5 Gbps                                                               |     |                       |          |           | 10 - 18                                        |       |     |                               |      | MHz  |
|                                          | Serial RapidIO<br>3.125 Gbps                                                             |     |                       |          |           | 6 - 10                                         |       |     |                               |      | MHz  |
|                                          | GIGE                                                                                     |     |                       |          |           | 6 - 10                                         |       |     |                               |      | MHz  |
|                                          | SONET OC12                                                                               |     |                       |          |           | 3 - 6                                          |       |     |                               |      | MHz  |
|                                          | SONET OC48                                                                               |     |                       |          |           | 14 - 19                                        |       |     |                               |      | MHz  |

Table 1–23. Transceiver Specifications for Stratix IV GX Devices (Part 5 of 9)

| Symbol/<br>Description                                               | Conditions                                                                             |      | ? Comme<br>Speed Gra |       | <b>-2</b> : | –3<br>nercial/Ir<br>and<br>× Comme<br>eed Grad | ercial |      | –4<br>ercial/Ir<br>peed Gra | idustrial<br>ade | Unit                           |
|----------------------------------------------------------------------|----------------------------------------------------------------------------------------|------|----------------------|-------|-------------|------------------------------------------------|--------|------|-----------------------------|------------------|--------------------------------|
|                                                                      |                                                                                        | Min  | Тур                  | Max   | Min         | Тур                                            | Max    | Min  | Тур                         | Max              |                                |
| Receiver buffer and<br>CDR offset cancellation<br>time (per channel) | _                                                                                      | _    | _                    | 18500 | _           | _                                              | 18500  | _    | _                           | 18500            | recon<br>fig_<br>clk<br>cycles |
|                                                                      | DC Gain Setting<br>= 0                                                                 | _    | 0                    | _     | _           | 0                                              | _      | _    | 0                           | _                | dB                             |
|                                                                      | DC Gain Setting<br>= 1                                                                 | _    | 3                    | _     | _           | 3                                              | _      | _    | 3                           | _                | dB                             |
| Programmable DC gain                                                 | DC Gain Setting<br>= 2                                                                 | _    | 6                    | _     | _           | 6                                              | _      | _    | 6                           | _                | dB                             |
|                                                                      | DC Gain Setting<br>= 3                                                                 | _    | 9                    | _     | _           | 9                                              | _      | _    | 9                           | _                | dB                             |
|                                                                      | DC Gain Setting<br>= 4                                                                 | _    | 12                   | _     | _           | 12                                             | _      | _    | 12                          | _                | dB                             |
| EyeQ Data Rate                                                       | _                                                                                      | 600  | _                    | 3250  | 600         | _                                              | 3250   | 600  | _                           | 3250             | Mbps                           |
| AEQ Data Rate                                                        | min V <sub>ID</sub><br>(diff p-p)<br>outer envelope =<br>600 mV 8B/10B<br>encoded data | 2500 | _                    | 6500  | 2500        | _                                              | 6500   | _    | _                           | _                | Mbps                           |
| Decision Feedback<br>Equalizer (DFE) Data<br>Rate                    | min V <sub>ID</sub><br>(diff p-p)<br>outer envelope =<br>500 mV                        | 3125 | _                    | 6500  | 3125        | _                                              | 6500   | _    | _                           | _                | Mbps                           |
| Transmitter                                                          |                                                                                        |      |                      |       |             |                                                |        |      |                             |                  |                                |
| Supported I/O<br>Standards                                           |                                                                                        |      |                      | 1.4 \ | / PCML,     | 1.5 V PC                                       | ML     |      |                             |                  |                                |
| Data rate (Single width, non-PMA Direct)                             | _                                                                                      | 600  | _                    | 3750  | 600         | _                                              | 3750   | 600  | _                           | 3750             | Mbps                           |
| Data rate (Double width, non-PMA Direct)                             | _                                                                                      | 1000 | _                    | 8500  | 1000        | _                                              | 6500   | 1000 | _                           | 6375<br>(22)     | Mbps                           |
| Data rate (Single width, PMA Direct)                                 |                                                                                        | 600  | _                    | 3250  | 600         | _                                              | 3250   | 600  | _                           | 3250             | Mbps                           |
| Data rate (Double width, PMA Direct) (12)                            | _                                                                                      | 1000 | _                    | 6500  | 1000        | _                                              | 6500   | 1000 | _                           | 6375             | Mbps                           |
| V <sub>OCM</sub>                                                     | 0.65 V setting                                                                         | _    | 650                  | _     | _           | 650                                            | _      | _    | 650                         | _                | mV                             |
|                                                                      | 85- $\Omega$ setting                                                                   |      | 85 ± 15              | %     |             | 85 ± 15                                        | %      |      | 85 ± 15                     | %                | Ω                              |
| Differential on-chip                                                 | 100- $\Omega$ setting                                                                  |      | 100 ± 15             | %     |             | 100 ± 15                                       | i%     |      | 100 ± 15                    | 5%               | Ω                              |
| termination resistors                                                | 120- $\Omega$ setting                                                                  |      | 120 ± 15             | %     |             | 120 ± 15                                       | i%     |      | 120 ± 15                    | 5%               | Ω                              |
|                                                                      | 150-Ω setting                                                                          |      | 150 ± 15             | i%    |             | 150 ± 15                                       | i%     |      | 150 ± 15                    | 5%               | Ω                              |

Table 1–23. Transceiver Specifications for Stratix IV GX Devices (Part 6 of 9)

| Symbol/<br>Description                                               | Conditions                                                                                                                                                                                                                                                                      |     | 2 Comme<br>Speed Gra |     | -2  | –3<br>nercial/In<br>and<br>× Comme<br>eed Grad | ercial |     | –4<br>ercial/In<br>peed Gra |     | Unit |
|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------|-----|-----|------------------------------------------------|--------|-----|-----------------------------|-----|------|
|                                                                      |                                                                                                                                                                                                                                                                                 | Min | Тур                  | Max | Min | Тур                                            | Max    | Min | Тур                         | Max |      |
| Differential and<br>common mode return<br>loss                       | PCIe Gen1 and Gen2 (TX $V_{OD}$ =4), XAUI (TX $V_{OD}$ =6), HiGig+ (TX $V_{OD}$ =6), CEI SR/LR (TX $V_{OD}$ =8), Serial RapidIO SR ( $V_{OD}$ =6), Serial RapidIO LR ( $V_{OD}$ =8), CPRI LV ( $V_{OD}$ =6), CPRI HV ( $V_{OD}$ =2), OBSAI ( $V_{OD}$ =6), SATA ( $V_{OD}$ =4), |     |                      |     |     | Compliar                                       | nt     |     |                             |     | _    |
| Rise time (13)                                                       | _                                                                                                                                                                                                                                                                               | 50  | _                    | 200 | 50  | _                                              | 200    | 50  | _                           | 200 | ps   |
| Fall time (13)                                                       | _                                                                                                                                                                                                                                                                               | 50  | _                    | 200 | 50  | _                                              | 200    | 50  | _                           | 200 | ps   |
| XAUI rise time                                                       | _                                                                                                                                                                                                                                                                               | 60  | _                    | 130 | 60  | _                                              | 130    | 60  | _                           | 130 | ps   |
| XAUI fall time                                                       | _                                                                                                                                                                                                                                                                               | 60  |                      | 130 | 60  | _                                              | 130    | 60  | _                           | 130 | ps   |
| Intra-differential pair<br>skew                                      | _                                                                                                                                                                                                                                                                               | _   | _                    | 15  | _   | _                                              | 15     | _   | _                           | 15  | ps   |
| Intra-transceiver block<br>transmitter<br>channel-to-channel<br>skew | ×4 PMA and PCS<br>bonded mode<br>Example: XAUI,<br>PCIe ×4, Basic ×4                                                                                                                                                                                                            | _   | _                    | 120 | _   | _                                              | 120    | _   | _                           | 120 | ps   |
| Inter-transceiver block<br>transmitter<br>channel-to-channel<br>skew | ×8 PMA and PCS<br>bonded mode<br>Example: PCle ×8,<br>Basic ×8                                                                                                                                                                                                                  | _   | _                    | 500 | _   | _                                              | 500    | _   | _                           | 500 | ps   |

Table 1–23. Transceiver Specifications for Stratix IV GX Devices (Part 7 of 9)

| Symbol/<br>Description                                   | Conditions                                                                                                                                              |     | ? Comme<br>Speed Gra |      | <b>-2</b> : | –3<br>nercial/In<br>and<br>× Comme<br>eed Grad | rcial |     |     | -4 cial/Industrial led Grade  Typ Max  - 400  - 650  - 6375  - 100 | Unit |
|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------|------|-------------|------------------------------------------------|-------|-----|-----|--------------------------------------------------------------------|------|
|                                                          |                                                                                                                                                         | Min | Тур                  | Max  | Min         | Тур                                            | Max   | Min | Тур | Max                                                                |      |
| Inter-transceiver block<br>skew in Basic (PMA            | N < 18 channels<br>located across<br>three transceiver<br>blocks with the<br>source CMU PLL<br>located in the<br>center transceiver<br>block            | _   | _                    | 400  | _           | _                                              | 400   | _   | _   | 400                                                                | ps   |
| Direct) ×N mode (14)                                     | N ≥ 18 channels<br>located across<br>four transceiver<br>blocks with the<br>source CMU PLL<br>located in one of<br>the two center<br>transceiver blocks | _   | _                    | 650  | _           | _                                              | 650   | _   | _   | 650                                                                | ps   |
| CMUO PLL and CMU1 PL                                     | L                                                                                                                                                       |     |                      |      |             |                                                |       |     |     |                                                                    |      |
| Supported Data Range                                     | _                                                                                                                                                       | 600 | _                    | 8500 | 600         | _                                              | 6500  | 600 | _   | 6375                                                               | Mbps |
| pll_powerdown<br>minimum pulse width<br>(tpll_powerdown) | _                                                                                                                                                       |     |                      |      |             | 1                                              |       |     |     |                                                                    | μs   |
| CMU PLL lock time<br>from pll_powerdown<br>de-assertion  | _                                                                                                                                                       |     | _                    | 100  | _           | _                                              | 100   | _   | _   | 100                                                                | μs   |
|                                                          | PCle Gen1                                                                                                                                               |     |                      |      |             | 2.5 - 3.5                                      | )     |     |     |                                                                    | MHz  |
|                                                          | PCle Gen2                                                                                                                                               |     |                      |      |             | 6 - 8                                          |       |     |     |                                                                    | MHz  |
|                                                          | (OIF) CEI PHY at<br>4.976 Gbps                                                                                                                          |     |                      |      |             | 7 - 11                                         |       |     |     |                                                                    | MHz  |
|                                                          | (OIF) CEI PHY at<br>6.375 Gbps                                                                                                                          |     |                      |      |             | 5 - 10                                         |       |     |     |                                                                    | MHz  |
|                                                          | XAUI                                                                                                                                                    |     |                      |      |             | 2 - 4                                          |       |     |     |                                                                    | MHz  |
| -3 dB Bandwidth                                          | Serial RapidIO<br>1.25 Gbps                                                                                                                             |     |                      |      |             | 3 - 5.5                                        |       |     |     |                                                                    | MHz  |
|                                                          | Serial RapidIO<br>2.5 Gbps                                                                                                                              |     |                      |      |             | 3 - 5.5                                        |       |     |     |                                                                    | MHz  |
|                                                          | Serial RapidIO<br>3.125 Gbps                                                                                                                            |     |                      |      |             | 2 - 4                                          |       |     |     |                                                                    | MHz  |
|                                                          | GIGE                                                                                                                                                    |     |                      |      |             | 2.5 - 4.5                                      | j     |     |     |                                                                    | MHz  |
|                                                          | SONET OC12                                                                                                                                              |     |                      | ·    | ·           | 1.5 - 2.5                                      | )     |     |     |                                                                    | MHz  |
|                                                          | SONET OC48                                                                                                                                              |     |                      |      |             | 3.5 - 6                                        |       |     |     |                                                                    | MHz  |

Table 1–23. Transceiver Specifications for Stratix IV GX Devices (Part 8 of 9)

| Symbol/<br>Description          | Conditions                     | _   | 2 Comme<br>Speed Gra |     | -2  | –3<br>nercial/In<br>and<br>× Comme<br>eed Grad | ercial | 1   | –4<br>ercial/In<br>peed Gra |     | Unit  |
|---------------------------------|--------------------------------|-----|----------------------|-----|-----|------------------------------------------------|--------|-----|-----------------------------|-----|-------|
|                                 |                                | Min | Тур                  | Max | Min | Тур                                            | Max    | Min | Тур                         | Max |       |
| ATX PLL (6G)                    |                                |     |                      |     |     |                                                |        |     |                             |     |       |
|                                 | /L = 1                         | 48  | 300-5400<br>6000-650 |     |     | 300-5400<br>6000-65                            |        | 1   | 300-5400<br>6000-63         |     | Mbps  |
| Supported Data Range (16)       | /L = 2                         | 24  | 400-2700<br>3000-32  |     | 24  | 100-2700<br>3000-32                            |        |     | 00-2700<br>000-318          |     | Mbps  |
|                                 | /L = 4                         | 12  | 200-1350<br>1500-16  |     | 12  | 200-1350<br>1500-16                            |        |     | 200-1350<br>500-1593        |     | Mbps  |
|                                 | PCIe Gen 2                     |     | 1.5                  |     |     | 1.5                                            |        |     | _                           |     | MHz   |
| -3 dB Bandwidth                 | (OIF) CEI PHY at<br>6.375 Gbps |     | 3 - 4.5              |     |     | 3 - 4.5                                        |        |     | _                           |     | MHz   |
| Transceiver-FPGA Fabri          | c Interface                    |     |                      |     |     |                                                |        |     |                             |     |       |
| Interface speed                 |                                | 25  |                      | 325 | 25  |                                                | 325    | 25  |                             | 250 | MHz   |
| (non-PMA Direct)                | _                              | 20  | _                    | 323 | 20  |                                                | 320    | 20  | _                           | 200 | IVITZ |
| Interface speed<br>(PMA Direct) | _                              | 50  | _                    | 325 | 50  | _                                              | 325    | 50  | _                           | 325 | MHz   |

Table 1-23. Transceiver Specifications for Stratix IV GX Devices (Part 9 of 9)

| Symbol/<br>Description    | Conditions | _   | ? Comme<br>Speed Gra |      | <b>-2</b> : | –3<br>nercial/In<br>and<br>× Comme<br>eed Grad | rcial       | 1     | –4<br>ercial/In<br>peed Gra | idustrial<br>ade | Unit |
|---------------------------|------------|-----|----------------------|------|-------------|------------------------------------------------|-------------|-------|-----------------------------|------------------|------|
|                           |            | Min | Тур                  | Max  | Min         | Тур                                            | Max         | Min   | Тур                         | Max              |      |
| Digital reset pulse width | _          |     |                      | Mini | imum is t   | wo parall                                      | el clock cy | ycles |                             |                  | _    |

#### Notes to Table 1-23:

- (1) The -2× speed grade is the fastest speed grade offered in the following Stratix IV GX devices: EP4SGX70DF29, EP4SGX110DF29, EP4SGX110FF35, EP4SGX230DF29, EP4SGX2110FF35, EP4SGX230DF29, EP4SGX230FF35, EP4SGX290FF35, EP4SGX290FH29, EP4SGX360FF35, and EPSGX360FH29
- (2) To calculate the REFCLK rms phase jitter requirement at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f (MHz) = REFCLK rms phase jitter at 100 MHz \* 100/f.
- (3) Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table.
- (4) The minimum reconfig\_clkfrequency is 2.5 MHz if the transceiver channel is configured in **Transmitter only** mode. The minimum reconfig\_clkfrequency is 37.5 MHz if the transceiver channel is configured in **Receiver only** or **Receiver and Transmitter** mode. For more information, refer to the *Dynamic Reconfiguration in Stratix IV Devices* chapter.
- (5) The device cannot tolerate prolonged operation at this absolute maximum.
- (6) You must use the 1.1-V RX  $V_{ICM}$  setting if the input serial data standard is LVDS.
- (7) The rate matcher supports only up to  $\pm$  300 parts per million (ppm).
- (8) Time taken to rx\_pll\_locked goes high from rx\_analogreset de-assertion. Refer to Figure 1-2 on page 1-31.
- (9) Time for which the CDR must be kept in lock-to-reference (LTR) mode after rx\_pll\_locked goes high and before rx\_locktodata is asserted in manual mode. Refer to Figure 1–2 on page 1–31.
- (10) Time taken to recover valid data after the rx\_locktodata signal is asserted in manual mode. Refer to Figure 1-2 on page 1-31.
- (11) Time taken to recover valid data after the rx\_freqlocked signal goes high in automatic mode. Refer to Figure 1-3 on page 1-31.
- (12) A GPLL may be required to meet the PMA-FPGA fabric interface timing above certain data rates. For more information, refer to the "Left/Right PLL Requirements in Basic (PMA Direct) Mode" section in the *Transceiver Clocking in Stratix IV Devices* chapter.
- (13) The Quartus II software automatically selects the appropriate slew rate depending on the configured data rate or functional mode.
- (14) For applications that require low transmit lane-to-lane skew, use Basic (PMA Direct) xN to achieve PMA-Only bonding across all channels in the link. You can bond all channels on one side of the device by configuring them in Basic (PMA Direct) xN mode. For more information about clocking requirements in this mode, refer to the "Basic (PMA Direct) Mode Clocking" section in the *Transceiver Clocking in Stratix IV Devices* chapter.
- (15) Pending Characterization.
- (16) The Quartus II software automatically selects the appropriate /L divider depending on the configured data.
- (17) The maximum transceiver-FPGA fabric interface speed of 265.625 MHz is allowed only in Basic low-latency PCS mode with a 32-bit interface width. For more information, refer to the "Basic Double-Width Mode Configurations" section in the Transceiver Architecture in Stratix IV Devices chapter.
- (18) Figure 1–1 shows the AC gain curves for each of the 16 available equalization settings.
- (19) If your design uses more than one dynamic reconfiguration controller (altgx\_reconfig) instances to control the transceiver (altgx) channels physically located on the same side of the device AND if you use different reconfig\_clk sources for these altgx\_reconfig instances, the delta time between any two of these reconfig\_clk sources becoming stable must not exceed the maximum specification listed.
- (20) The differential eye opening specification at the receiver input pins assumes that **Receiver Equalization** is disabled. If you enable **Receiver Equalization**, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. Use H-Spice simulation to derive the minimum eye opening requirement with **Receiver Equalization** enabled.
- (21) The rise and fall time transition is specified from 20% to 80%.
- (22) Stratix IV GX devices in -4 speed grade support Basic mode and deterministic latency mode transceiver configurations up to 6375 Mbps. These configurations are shown in the figures 1-90, 1-92, 1-94, 1-96, and 1-101 in the *Transceiver Architecture in Stratix IV Devices* chapter.

Figure 1–1 shows the top-to-bottom AC gain curve for equalization settings 0 to 15.

Figure 1–1. AC Gain Curves for Equalization Settings 0 to 15 (Bottom to Top)



Table 1–24 lists the Stratix IV GT transceiver specifications.

Table 1-24. Transceiver Specifications for Stratix IV GT Devices (Part 1 of 8)

| Symbol/                                                   | Conditions | –1 Indust | rial Spee  | ed Grade   | -2 lı | ndustrial<br>Grade |             | −3 lı      | ndustrial<br>Grade | •       | Unit |
|-----------------------------------------------------------|------------|-----------|------------|------------|-------|--------------------|-------------|------------|--------------------|---------|------|
| Description                                               |            | Min       | Тур        | Max        | Min   | Тур                | Max         | Min        | Тур                | Max     |      |
| Reference Clock                                           |            |           |            |            |       |                    |             |            |                    |         |      |
| Supported I/O<br>Standards                                | 1          | .2 V PCML | , 1.4 V PC | CML, 1.5 V | PCML, | 2.5 V PC           | ML, Differe | ential LVI | PECL (3)           | ), LVDS |      |
| Input frequency from REFCLK input pins                    | _          | 50        | _          | 706.25     | 50    | _                  | 706.25      | 50         | _                  | 706.25  | MHz  |
| Phase frequency<br>detector (CMU PLL<br>and receiver CDR) | _          | 50        | _          | 425        | 50    | _                  | 425         | 50         | _                  | 425     | MHz  |
| Absolute V <sub>MAX</sub> for a REFCLK pin                | _          | _         | _          | 1.6        | _     |                    | 1.6         |            | _                  | 1.6     | V    |
| Operational V <sub>MAX</sub> for a REFCLK pin             | _          | _         | _          | 1.5        | _     |                    | 1.5         |            | _                  | 1.5     | V    |
| Absolute V <sub>MIN</sub> for a REFCLK pin                | _          | -0.3      | _          | _          | -0.3  | _                  | _           | -0.3       | _                  | _       | V    |
| Rise/fall time                                            | _          | _         | _          | 0.2        | _     | _                  | 0.2         | _          | _                  | 0.2     | UI   |

Table 1–24. Transceiver Specifications for Stratix IV GT Devices (Part 2 of 8)

| Symbol/                                                            | Conditions                                        | –1 Indus                   | trial Spec | ed Grade  | <i>–</i> 2 I               | ndustrial<br>Grade |           | −3 I                | ndustrial<br>Grade | Speed | Unit   |
|--------------------------------------------------------------------|---------------------------------------------------|----------------------------|------------|-----------|----------------------------|--------------------|-----------|---------------------|--------------------|-------|--------|
| Description                                                        |                                                   | Min                        | Тур        | Max       | Min                        | Тур                | Max       | Min                 | Тур                | Max   |        |
| Duty cycle                                                         | _                                                 | 45                         | _          | 55        | 45                         | _                  | 55        | 45                  | _                  | 55    | %      |
| Peak-to-peak<br>differential input<br>voltage                      | _                                                 | 200                        | _          | 1200      | 200                        | _                  | 1200      | 200                 | _                  | 1200  | mV     |
| On-chip termination resistors                                      | _                                                 | _                          | 100        | _         | _                          | 100                | _         | _                   | 100                | _     | Ω      |
| V <sub>ICM</sub>                                                   | _                                                 | 12                         | 200 ± 109  | <b>%</b>  |                            | 1200 ± 10          | )%        |                     | 1200 ± 10          | )%    | mV     |
|                                                                    | 10 Hz                                             | _                          | _          | -50       | _                          | _                  | -50       | _                   | _                  | -50   | dBc/Hz |
|                                                                    | 100 Hz                                            | _                          | _          | -80       | _                          | _                  | -80       | _                   | _                  | -80   | dBc/Hz |
| Transmitter REFCLK                                                 | 1 KHz                                             | _                          | _          | -110      | _                          | _                  | -110      | _                   | _                  | -110  | dBc/Hz |
| Phase Noise                                                        | 10 KHz                                            | _                          | _          | -120      | _                          | _                  | -120      | _                   | _                  | -120  | dBc/Hz |
|                                                                    | 100 KHz                                           | _                          | _          | -120      | _                          | _                  | -120      | _                   | _                  | -120  | dBc/Hz |
|                                                                    | ≥1 MHz                                            | _                          | _          | -130      | _                          | _                  | -130      | _                   | _                  | -130  | dBc/Hz |
| Transmitter REFCLK<br>Phase Jitter (rms) for<br>100 MHz REFCLK (2) | 10 KHz to<br>20 MHz                               | _                          | _          | 3         | _                          | _                  | 3         | _                   | _                  | 3     | ps     |
| R <sub>REF</sub>                                                   | _                                                 | <u> </u>                   | _          | 2000 ± 1% | _                          | 2000±<br>1%        | _         | _                   | 2000<br>± 1%       | _     | Ω      |
| Transceiver Clocks                                                 |                                                   |                            |            |           |                            |                    |           |                     |                    |       |        |
| Calibration block clock frequency                                  | _                                                 | 10                         | _          | 125       | 10                         | _                  | 125       | 10                  | _                  | 125   | MHz    |
| reconfig_clk clock<br>frequency                                    | Dynamic<br>reconfigurat<br>ion clock<br>frequency | 2.5/<br>37.5<br><i>(1)</i> | _          | _         | 2.5/<br>37.5<br><i>(1)</i> | _                  | 50        | 2.5/<br>37.5<br>(1) | _                  | 50    | MHz    |
| fixedclk clock<br>frequency                                        | PCIe<br>Receiver<br>Detect                        | _                          | 125        | _         | _                          | 125                | _         | _                   | 125                | _     | MHz    |
| Delta time between reconfig_clks (16)                              | _                                                 | _                          | _          | 2         | _                          | _                  | 2         | _                   | _                  | 2     | ms     |
| Transceiver block minimum (gxb_powerdown) power-down pulse width   | _                                                 | _                          | 1          | _         | _                          | 1                  | _         | _                   | 1                  | _     | μѕ     |
| Receiver                                                           |                                                   |                            |            |           |                            |                    |           |                     |                    |       |        |
| Supported I/O<br>Standards                                         |                                                   |                            | 1.4 V F    | PCML, 1.5 | V PCMI                     | _, 2.5 V P         | CML, LVPI | ECL, LVD            | S                  |       |        |
| Data rate (Single<br>width,<br>non-PMA Direct)                     | _                                                 | 600                        | _          | 3750      | 600                        | _                  | 3750      | 600                 | _                  | 3750  | Mbps   |

Table 1–24. Transceiver Specifications for Stratix IV GT Devices (Part 3 of 8)

| Symbol/                                                                                                       | Conditions                                   | –1 Indus | trial Spec | ed Grade   | –2 lı | ndustrial<br>Grade |             | -3 lı | ndustrial<br>Grade | Speed | Unit |
|---------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------|------------|------------|-------|--------------------|-------------|-------|--------------------|-------|------|
| Description                                                                                                   |                                              | Min      | Тур        | Max        | Min   | Тур                | Max         | Min   | Тур                | Max   |      |
| Data rate (Double<br>width,<br>non-PMA Direct)                                                                | _                                            | 1000     | _          | 11300      | 1000  | -                  | 10312.<br>5 | 1000  | _                  | 8500  | Mbps |
| Data rate (Single<br>width,<br>PMA Direct)                                                                    | _                                            | 600      | -          | 3250       | 600   | -                  | 3250        | 600   | _                  | 3250  | Mbps |
| Data rate (Double<br>width,<br>PMA Direct)                                                                    | _                                            | 1000     | -          | 6500       | 1000  | -                  | 6500        | 1000  | _                  | 6500  | Mbps |
| Absolute V <sub>MAX</sub> for a receiver pin (4)                                                              | _                                            | _        | _          | 1.6        | _     | _                  | 1.6         | _     | _                  | 1.6   | V    |
| Operational V <sub>MAX</sub> for a receiver pin                                                               | _                                            | _        | _          | 1.5        | _     | _                  | 1.5         | _     | _                  | 1.5   | V    |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                  | _                                            | _        | -0.4       | _          | -0.4  | _                  | _           | -0.4  | _                  | _     | V    |
| Maximum peak-to-peak differential input voltage V <sub>ID</sub> (diff p-p) before device configuration        | _                                            | _        | _          | 1.6        | _     | _                  | 1.6         | _     | _                  | 1.6   | V    |
| Maximum<br>peak-to-peak<br>differential input                                                                 | V <sub>ICM</sub> =<br>0.82 V<br>setting      | _        | _          | 2.7        | _     | _                  | 2.7         | _     | _                  | 2.7   | V    |
| voltage V <sub>ID</sub> (diff p-p)<br>after device<br>configuration                                           | V <sub>ICM</sub> = 1.2 V<br>setting (5)      | _        | _          | 1.2        | _     |                    | 1.2         | _     | _                  | 1.2   | V    |
| Minimum differential eye opening at the receiver serial input pins for data rates ≤ 10.3125 Gbps.             | Equalization<br>= 0 (6)<br>DC gain<br>= 0 dB | 85       | _          | _          | 85    | _                  | _           | 85    | _                  | _     | mV   |
| Minimum differential<br>eye opening at the<br>receiver serial input<br>pins for data rates<br>> 10.3125 Gbps. | Equalization<br>= 0 (6)<br>DC gain<br>= 0 dB | 165      | _          | _          | _     | _                  | _           | _     | _                  | _     | mV   |
| V <sub>ICM</sub>                                                                                              | V <sub>ICM</sub> =<br>0.82 V<br>setting      | 8        | 20 ± 10%   | )          |       | 820 ± 10           | <b>)</b> %  |       | 820 ± 10           | %     | mV   |
|                                                                                                               | V <sub>ICM</sub> = 1.2 V<br>setting (5)      | 12       | 200 ± 10%  | <b>/</b> 6 | -     | 1200 ± 1           | 0%          |       | 1200 ± 10          | )%    | mV   |

Table 1–24. Transceiver Specifications for Stratix IV GT Devices (Part 4 of 8)

| Symbol/                                                                 | Conditions                                                                                                                   | -1 Indus | trial Spee | ed Grade | -2 lı | ndustrial<br>Grade | Speed                    | −3 lı | ndustrial<br>Grade | Speed | Unit                       |
|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------|------------|----------|-------|--------------------|--------------------------|-------|--------------------|-------|----------------------------|
| Description                                                             |                                                                                                                              | Min      | Тур        | Max      | Min   | Тур                | Max                      | Min   | Тур                | Max   |                            |
|                                                                         | 85-Ω<br>setting                                                                                                              | 1        | 85 ± 20%   |          |       | 85 ± 20°           | %                        |       | 85 ± 20°           | %     | Ω                          |
| Differential on-chip                                                    | 100-Ω<br>setting                                                                                                             | 1        | 00 ± 20%   | )        |       | 100 ± 20           | %                        |       | 100 ± 20           | %     | Ω                          |
| termination resistors                                                   | 120-Ω<br>setting                                                                                                             | 1        | 20 ± 20%   | )        |       | 120 ± 20           | %                        |       | 120 ± 20           | %     | Ω                          |
|                                                                         | 150-Ω<br>setting                                                                                                             | 1        | 50 ± 20%   | )        |       | 150 ± 20           | %                        |       | 150 ± 20           | %     | Ω                          |
| Differential and common mode return loss                                | PCIe (Gen 1<br>and Gen 2),<br>XAUI,<br>HiGig+,<br>CEI SR/LR,<br>Serial<br>RapidIO<br>SR/LR,<br>CPRI LV/HV,<br>OBSAI,<br>SATA |          |            |          |       | Complian           | t                        |       |                    |       | _                          |
| Programmable PPM detector (7)                                           | _                                                                                                                            | _        |            |          |       |                    | 0, 125, 20<br>, 500, 100 |       |                    |       | ppm                        |
| Run length                                                              | _                                                                                                                            | _        | _          | 200      | _     | _                  | 200                      | _     | _                  | 200   | UI                         |
| Programmable equalization                                               | _                                                                                                                            | _        | _          | 16       | _     | _                  | 16                       | _     | _                  | 16    | dB                         |
| t <sub>LTR</sub> (8)                                                    | _                                                                                                                            | _        | _          | 75       | _     | _                  | 75                       | _     | _                  | 75    | μs                         |
| t <sub>LTR_LTD_Manual</sub> (9)                                         | _                                                                                                                            | 15       | _          | _        | 15    | _                  | _                        | 15    | _                  | _     | μs                         |
| t <sub>LTD_Manual</sub> (10)                                            | _                                                                                                                            | _        | _          | 4000     | _     | _                  | 4000                     | _     | _                  | 4000  | ns                         |
| t <sub>LTD_Auto</sub> (11)                                              | _                                                                                                                            | _        | _          | 4000     | _     | _                  | 4000                     | _     | _                  | 4000  | ns                         |
| Receiver buffer and<br>CDR offset<br>cancellation time (per<br>channel) | _                                                                                                                            | _        | _          | 17000    | _     | _                  | 17000                    | _     | _                  | 17000 | reconfi<br>g_clk<br>CycleS |
|                                                                         | DC Gain<br>Setting = 0                                                                                                       | _        | 0          | _        | _     | 0                  | _                        | _     | 0                  | _     | dB                         |
|                                                                         | DC Gain<br>Setting = 1                                                                                                       | _        | 3          | _        | _     | 3                  | _                        | _     | 3                  | _     | dB                         |
| Programmable DC gain                                                    | DC Gain<br>Setting = 2                                                                                                       | _        | 6          | _        |       | 6                  | _                        | _     | 6                  | _     | dB                         |
|                                                                         | DC Gain<br>Setting = 3                                                                                                       | _        | 9          | _        | _     | 9                  | _                        | _     | 9                  | _     | dB                         |
|                                                                         | DC Gain<br>Setting = 4                                                                                                       | _        | 12         | _        | _     | 12                 | _                        | _     | 12                 | _     | dB                         |
| EyeQ Max Data Rate                                                      | _                                                                                                                            | _        | _          | 4.0      | _     | _                  | 4.0                      | _     | _                  | 4.0   | Gbps                       |

Table 1–24. Transceiver Specifications for Stratix IV GT Devices (Part 5 of 8)

| Symbol/                                           | Conditions                                                                 | -1 Indus | trial Spee | ed Grade | <b>−2 I</b> ı | ndustrial<br>Grade |             | −3 li | ndustrial<br>Grade |      | Unit |
|---------------------------------------------------|----------------------------------------------------------------------------|----------|------------|----------|---------------|--------------------|-------------|-------|--------------------|------|------|
| Description                                       |                                                                            | Min      | Тур        | Max      | Min           | Тур                | Max         | Min   | Тур                | Max  |      |
| AEQ Data Rate                                     | min V <sub>ID</sub> (diff p-p) outer envelope = 600 mV 8B/10B encoded data | 2500     | _          | 6500     | 2500          | _                  | 6500        | _     | _                  | _    | Mbps |
| Decision Feedback<br>Equalizer (DFE) Data<br>Rate | min V <sub>ID</sub><br>(diff p-p)<br>outer<br>envelope =<br>600 mV         | 3125     | _          | 6500     | 3125          | _                  | 6500        | _     | _                  | _    | Mbps |
| Transmitter                                       |                                                                            |          |            |          | •             | 1                  |             | •     | •                  | 1    |      |
| Supported I/O<br>Standards                        |                                                                            |          |            |          | 1.4           | V PCML             |             |       |                    |      |      |
| Data rate (Single<br>width,<br>non-PMA Direct)    | _                                                                          | 600      | _          | 3750     | 600           | _                  | 3750        | 600   | _                  | 3750 | Mbps |
| Data rate (Double<br>width,<br>non-PMA Direct)    | _                                                                          | 1000     | _          | 11300    | 1000          | _                  | 10312.<br>5 | 1000  | _                  | 8500 | Mbps |
| Data rate (Single<br>width,<br>PMA Direct)        | _                                                                          | 600      | _          | 3250     | 600           | _                  | 3250        | 600   | _                  | 3250 | Mbps |
| Data rate (Double width, PMA Direct) (12)         | _                                                                          | 1000     | _          | 6500     | 1000          | _                  | 6500        | 1000  | _                  | 6500 | Mbps |
| V <sub>OCM</sub>                                  | 0.65 V<br>setting                                                          | _        | 650        | _        | _             | 650                | _           | _     | 650                | _    | mV   |
|                                                   | 85-Ω<br>setting                                                            | 8        | 35 ± 15%   |          |               | 85 ± 15            | %           |       | 85 ± 15            | %    | Ω    |
| Differential on-chip                              | 100-Ω<br>setting                                                           | 1        | 00 ± 15%   | )        |               | 100 ± 15           | i%          |       | 100 ± 15           | i%   | Ω    |
| termination resistors                             | 120-Ω<br>setting                                                           | 1        | 20 ± 15%   | )        |               | 120 ± 15           | i%          |       | 120 ± 15           | %    | Ω    |
|                                                   | 150-Ω<br>setting                                                           | 1        | 50 ± 15%   | )        |               | 150 ± 15           | 5%          |       | 150 ± 15           | %    | Ω    |

Table 1–24. Transceiver Specifications for Stratix IV GT Devices (Part 6 of 8)

| Symbol/                                                              | Conditions                                                                                                                                                                                                                                                                      | –1 Indus | trial Spee | ed Grade | <b>−2 I</b> ı | ndustrial<br>Grade | Speed | <b>−3 I</b> | ndustrial<br>Grade                      | Speed | Unit |
|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|----------|---------------|--------------------|-------|-------------|-----------------------------------------|-------|------|
| Description                                                          |                                                                                                                                                                                                                                                                                 | Min      | Тур        | Max      | Min           | Тур                | Max   | Min         | Тур                                     | Max   |      |
| Differential and<br>common mode return<br>loss                       | PCIe Gen1 and Gen2 (TX $V_{OD}$ =4), XAUI (TX $V_{OD}$ =6), HiGig+ (TX $V_{OD}$ =6), CEI SR/LR (TX $V_{OD}$ =8), Serial RapidIO SR ( $V_{OD}$ =6), Serial RapidIO LR ( $V_{OD}$ =8), CPRI LV ( $V_{OD}$ =6), CPRI HV ( $V_{OD}$ =2), OBSAI ( $V_{OD}$ =6), SATA ( $V_{OD}$ =4), |          | , , ,      |          |               | Complian           | t     |             | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |       | _    |
| Rise time (13)                                                       | _                                                                                                                                                                                                                                                                               | 50       | _          | 200      | 50            | _                  | 200   | 50          | _                                       | 200   | ps   |
| Fall time (13)                                                       | _                                                                                                                                                                                                                                                                               | 50       | _          | 200      | 50            | _                  | 200   | 50          | _                                       | 200   | ps   |
| XAUI rise time                                                       | _                                                                                                                                                                                                                                                                               | 60       | _          | 130      | 60            | _                  | 130   | 60          | _                                       | 130   | ps   |
| XAUI fall time                                                       | _                                                                                                                                                                                                                                                                               | 60       | _          | 130      | 60            | _                  | 130   | 60          | _                                       | 130   | ps   |
| Intra-differential pair<br>skew                                      | _                                                                                                                                                                                                                                                                               | _        | _          | 15       | _             | _                  | 15    | _           | _                                       | 15    | ps   |
| Intra-transceiver block<br>transmitter<br>channel-to-channel<br>skew | ×4 PMA and<br>PCS bonded<br>mode<br>Example:<br>XAUI, PCIe,<br>×4, Basic ×4                                                                                                                                                                                                     | _        | _          | 120      | _             | _                  | 120   | _           | _                                       | 120   | ps   |
| Inter-transceiver block<br>transmitter<br>channel-to-channel<br>skew | ×8 PMA and<br>PCS bonded<br>mode<br>Example:<br>PCIe ×8,<br>Basic ×8                                                                                                                                                                                                            | _        | _          | 500      | _             | _                  | 500   | _           | _                                       | 500   | ps   |

Table 1–24. Transceiver Specifications for Stratix IV GT Devices (Part 7 of 8)

| Symbol/                                           | Conditions                                                                                                                         | –1 Indust | trial Spec           | ed Grade | <b>−2</b> lı | ndustrial<br>Grade  |             | <b>−3 I</b> | ndustria<br>Grade   |         | Unit |
|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------|----------|--------------|---------------------|-------------|-------------|---------------------|---------|------|
| Description                                       |                                                                                                                                    | Min       | Тур                  | Max      | Min          | Тур                 | Max         | Min         | Тур                 | Max     |      |
| Inter-transceiver block                           | N < 18 channels located across three transceiver blocks with the source CMU PLL located in the center transceiver block            | _         | _                    | 400      | _            | _                   | 400         | _           | _                   | 400     | ps   |
| skew in Basic (PMA<br>Direct) ×N mode (13)        | N ≥ 18 channels located across four transceiver blocks with the source CMU PLL located in one of the two center transceiver blocks | _         | _                    | 650      | _            | _                   | 650         | _           | _                   | 650     | ps   |
| CMU PLLO and CMU PL                               | L1                                                                                                                                 |           |                      | •        | •            |                     | •           |             |                     | •       |      |
| Supported data range                              | _                                                                                                                                  | 600       | _                    | 11300    | 600          | _                   | 10312.<br>5 | 600         | _                   | 8500    | Mbps |
| CMU PLL lock time from pll_powerdown de-assertion | _                                                                                                                                  | _         | _                    | 100      | _            | _                   | 100         | _           | _                   | 100     | μS   |
| ATX PLL (6G)                                      |                                                                                                                                    |           | '                    | 1        |              | I.                  | '           | 1           | '                   | 1       |      |
|                                                   | /L = 1                                                                                                                             |           | 00-5400 a            |          |              | 300-5400<br>6000-65 |             | 48          | 800-5400<br>6000-65 |         | Mbps |
| Supported Data Range                              | /L = 2                                                                                                                             |           | 00-2700 a            |          | I .          | 100-2700<br>3000-32 |             | 24          | 400-2700<br>3000-32 |         | Mbps |
|                                                   | /L = 4                                                                                                                             |           | 00-1350 a<br>500-162 |          |              | 200-1350<br>1500-16 |             | 12          | 200-1350<br>1500-16 |         | Mbps |
| ATX PLL (10G)                                     |                                                                                                                                    |           |                      |          |              |                     |             |             |                     |         |      |
| Supported Data Range                              | _                                                                                                                                  | 9900      | _                    | 11300    | 9900         | _                   | 10312.<br>5 |             | _                   |         | Mbps |
| Transceiver-FPGA Fabr                             | ic Interface                                                                                                                       |           | 1                    | <u> </u> | l            | <u> </u>            | I.          | l           |                     |         | 1    |
| Interface speed<br>(non-PMA Direct)               | _                                                                                                                                  | 25        | _                    | 325      | 25           | _                   | 325         | 25          | _                   | 265.625 | MHz  |

Table 1-24. Transceiver Specifications for Stratix IV GT Devices (Part 8 of 8)

| Symbol/                         | Conditions | –1 Indust | rial Spee | d Grade | –2 lı    | ndustrial<br>Grade | Speed       | -3 I | ndustrial<br>Grade | Speed | Unit |
|---------------------------------|------------|-----------|-----------|---------|----------|--------------------|-------------|------|--------------------|-------|------|
| Description                     |            | Min       | Тур       | Max     | Min      | Тур                | Max         | Min  | Тур                | Max   |      |
| Interface speed<br>(PMA Direct) | _          | 50        | _         | 325     | 50       | _                  | 325         | 50   | _                  | 325   | MHz  |
| Digital reset pulse width       | _          |           |           | Minin   | num is t | wo parallo         | el clock cy | cles | ,                  |       | _    |

#### Notes to Table 1-24:

- (1) The minimum reconfig\_clk frequency is 2.5 MHz if the transceiver channel is configured in **Transmitter Only** mode. The minimum reconfig\_clk frequency is 37.5 MHz if the transceiver channel is configured in **Receiver only** or **Receiver and Transmitter** mode. For more information, refer to the *Dynamic Reconfiguration in Stratix IV Devices* chapter.
- (2) To calculate the REFCLK rms phase jitter requirement at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f (MHz) = REFCLK rms phase jitter at 100 MHz \* 100/f.
- (3) Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table.
- (4) The device cannot tolerate prolonged operation at this absolute maximum.
- (5) You must use the 1.2-V RXV<sub>ICM</sub> setting if the input serial data standard is LVDS.
- (6) The differential eye opening specification at the receiver input pins assumes that **Receiver Equalization** is disabled. If you enable **Receiver Equalization**, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. Use H-Spice simulation to derive the minimum eye opening requirement with **Receiver Equalization** enabled.
- (7) The rate matcher supports only up to  $\pm$  300 ppm.
- (8) Time taken to rx\_pll\_locked goes high from rx\_analogreset de-assertion. Refer to Figure 1-2 on page 1-31.
- (9) Time for which the CDR must be kept in lock-to-reference mode after rx\_pll\_locked goes high and before rx\_locktodata is asserted in manual mode. Refer to Figure 1–2 on page 1–31.
- (10) Time taken to recover valid data after the rx\_locktodata signal is asserted in manual mode. Refer to Figure 1-2 on page 1-31.
- (11) Time taken to recover valid data after the rx\_freqlocked signal goes high in automatic mode. Refer to Figure 1-3 on page 1-31.
- (12) A GPLL may be required to meet the PMA-FPGA fabric interface timing above certain data rates. For more information, refer to the "Left/Right PLL Requirements in Basic (PMA Direct) Mode" section in the *Transceiver Clocking in Stratix IV Devices* chapter.
- (13) The Quartus II software automatically selects the appropriate slew rate depending on the configured data rate or functional mode.
- (14) For applications that require low transmit lane-to-lane skew, use Basic (PMA Direct) xN to achieve PMA-Only bonding across all channels in the link. You can bond all channels on one side of the device by configuring them in Basic (PMA Direct) xN mode. For more information about clocking requirements in this mode, refer to the "Basic (PMA Direct) Mode Clocking" section in the *Transceiver Clocking in Stratix IV Devices* chapter.
- (15) Pending Characterization.
- (16) If your design uses more than one dynamic reconfiguration controller (altgx\_reconfig) instances to control the transceiver (altgx) channels physically located on the same side of the device AND if you use different reconfig\_clk sources for these altgx\_reconfig instances, the delta time between any two of these reconfig\_clk sources becoming stable must not exceed the maximum specification listed.

Figure 1–2 shows the lock time parameters in manual mode.

LTD = Lock-To-Data; LTR = Lock-To-Reference

Figure 1–2. Lock Time Parameters for Manual Mode



Figure 1–3 shows the lock time parameters in automatic mode.

Figure 1-3. Lock Time Parameters for Automatic Mode



Table 1–25 through Table 1–28 lists the typical differential  $V_{\rm OD}$  termination settings for Stratix IV GX and GT devices.

Table 1–25. Typical  $V_{0D}$  Setting, TX Term = 85  $\Omega$ 

| Cumbal                                                    | V <sub>OD</sub> Setting (mV) |           |           |              |           |           |              |              |  |  |
|-----------------------------------------------------------|------------------------------|-----------|-----------|--------------|-----------|-----------|--------------|--------------|--|--|
| Symbol                                                    | 0                            | 1         | 2         | 3            | 4         | 5         | 6            | 7            |  |  |
| V <sub>OD</sub> differential<br>peak-to-peak Typical (mV) | 170 ± 20%                    | 340 ± 20% | 510 ± 20% | 595 ±<br>20% | 680 ± 20% | 765 ± 20% | 850 ±<br>20% | 1020±<br>20% |  |  |

Table 1–26. Typical  $V_{0D}$  Setting, TX Term = 100  $\Omega$ 

| Symbol                                                    |           |           |           | V <sub>OD</sub> Sett | ing (mV)     |           |               |               |
|-----------------------------------------------------------|-----------|-----------|-----------|----------------------|--------------|-----------|---------------|---------------|
| Symbol                                                    | 0         | 1         | 2         | 3                    | 4            | 5         | 6             | 7             |
| V <sub>OD</sub> differential<br>peak-to-peak Typical (mV) | 200 ± 20% | 400 ± 20% | 600 ± 20% | 700 ± 20%            | 800 ±<br>20% | 900 ± 20% | 1000<br>± 20% | 1200<br>± 20% |

Table 1–27. Typical  $\text{V}_{\text{OD}}$  Setting, TX Term = 120  $\Omega$ 

| Symbol                                                    |              |              | V <sub>OD</sub> | Setting (r   | nV)          |            |            |
|-----------------------------------------------------------|--------------|--------------|-----------------|--------------|--------------|------------|------------|
| Symbol                                                    | 0            | 1            | 2               | 3            | 4            | 5          | 6          |
| V <sub>OD</sub> differential<br>peak-to-peak Typical (mV) | 240 ±<br>20% | 480 ±<br>20% | 720 ±<br>20%    | 840 ±<br>20% | 960 ±<br>20% | 1080 ± 20% | 1200 ± 20% |

Table 1–28. Typical  $V_{0D}$  Setting, TX Term = 150  $\Omega$ 

| Symbol                                                    | V <sub>OD</sub> Setting (mV) |              |              |               |               |               |  |  |  |  |
|-----------------------------------------------------------|------------------------------|--------------|--------------|---------------|---------------|---------------|--|--|--|--|
|                                                           | 0                            | 1            | 2            | 3             | 4             | 5             |  |  |  |  |
| V <sub>OD</sub> differential<br>peak-to-peak Typical (mV) | 300 ±<br>20%                 | 600 ±<br>20% | 900 ±<br>20% | 1050 ±<br>20% | 1200 ±<br>20% | 1350 ±<br>20% |  |  |  |  |

Table 1–29 lists typical transmitter pre-emphasis levels in dB for the first post tap under the following conditions (low-frequency data pattern [five 1s and five 0s] at 6.25 Gbps). The levels listed in Table 1–29 are a representation of possible pre-emphasis levels under the specified conditions only and that the pre-emphasis levels may change with data pattern and data rate.



To predict the pre-emphasis level for your specific data rate and pattern, run simulations using the Stratix IV HSSI HSPICE models.

Table 1–29. Transmitter Pre-Emphasis Levels for Stratix IV Devices (Part 1 of 2)

| Pre-<br>Emphasis           | V <sub>OD</sub> Setting |     |   |   |   |   |   |   |  |  |
|----------------------------|-------------------------|-----|---|---|---|---|---|---|--|--|
| 1st<br>Post-Tap<br>Setting | 0                       | 1   | 2 | 3 | 4 | 5 | 6 | 7 |  |  |
| 0                          | 0                       | 0   | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| 1                          | N/A                     | 0.7 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |

Table 1–29. Transmitter Pre-Emphasis Levels for Stratix IV Devices (Part 2 of 2)

| Pre-<br>Emphasis<br>1st<br>Post-Tap<br>Setting | V <sub>OD</sub> Setting |     |      |      |      |     |     |     |  |  |  |
|------------------------------------------------|-------------------------|-----|------|------|------|-----|-----|-----|--|--|--|
|                                                | 0                       | 1   | 2    | 3    | 4    | 5   | 6   | 7   |  |  |  |
| 2                                              | N/A                     | 1   | 0.3  | 0    | 0    | 0   | 0   | 0   |  |  |  |
| 3                                              | N/A                     | 1.5 | 0.6  | 0    | 0    | 0   | 0   | 0   |  |  |  |
| 4                                              | N/A                     | 2   | 0.7  | 0.3  | 0    | 0   | 0   | 0   |  |  |  |
| 5                                              | N/A                     | 2.7 | 1.2  | 0.5  | 0.3  | 0   | 0   | 0   |  |  |  |
| 6                                              | N/A                     | 3.1 | 1.3  | 0.8  | 0.5  | 0.2 | 0   | 0   |  |  |  |
| 7                                              | N/A                     | 3.7 | 1.8  | 1.1  | 0.7  | 0.4 | 0.2 | 0   |  |  |  |
| 8                                              | N/A                     | 4.2 | 2.1  | 1.3  | 0.9  | 0.6 | 0.3 | 0   |  |  |  |
| 9                                              | N/A                     | 4.9 | 2.4  | 1.6  | 1.2  | 0.8 | 0.5 | 0.2 |  |  |  |
| 10                                             | N/A                     | 5.4 | 2.8  | 1.9  | 1.4  | 1   | 0.7 | 0.3 |  |  |  |
| 11                                             | N/A                     | 6   | 3.2  | 2.2  | 1.7  | 1.2 | 0.9 | 0.4 |  |  |  |
| 12                                             | N/A                     | 6.8 | 3.5  | 2.6  | 1.9  | 1.4 | 1.1 | 0.6 |  |  |  |
| 13                                             | N/A                     | 7.5 | 3.8  | 2.8  | 2.1  | 1.6 | 1.2 | 0.6 |  |  |  |
| 14                                             | N/A                     | 8.1 | 4.2  | 3.1  | 2.3  | 1.7 | 1.3 | 0.7 |  |  |  |
| 15                                             | N/A                     | 8.8 | 4.5  | 3.4  | 2.6  | 1.9 | 1.5 | 0.8 |  |  |  |
| 16                                             | N/A                     | N/A | 4.9  | 3.7  | 2.9  | 2.2 | 1.7 | 0.9 |  |  |  |
| 17                                             | N/A                     | N/A | 5.3  | 4    | 3.1  | 2.4 | 1.8 | 1.1 |  |  |  |
| 18                                             | N/A                     | N/A | 5.7  | 4.4  | 3.4  | 2.6 | 2   | 1.2 |  |  |  |
| 19                                             | N/A                     | N/A | 6.1  | 4.7  | 3.6  | 2.8 | 2.2 | 1.4 |  |  |  |
| 20                                             | N/A                     | N/A | 6.6  | 5.1  | 4    | 3.1 | 2.4 | 1.5 |  |  |  |
| 21                                             | N/A                     | N/A | 7    | 5.4  | 4.3  | 3.3 | 2.7 | 1.7 |  |  |  |
| 22                                             | N/A                     | N/A | 8    | 6.1  | 4.8  | 3.8 | 3   | 2   |  |  |  |
| 23                                             | N/A                     | N/A | 9    | 6.8  | 5.4  | 4.3 | 3.4 | 2.3 |  |  |  |
| 24                                             | N/A                     | N/A | 10   | 7.6  | 6    | 4.8 | 3.9 | 2.6 |  |  |  |
| 25                                             | N/A                     | N/A | 11.4 | 8.4  | 6.8  | 5.4 | 4.4 | 3   |  |  |  |
| 26                                             | N/A                     | N/A | 12.6 | 9.4  | 7.4  | 5.9 | 4.9 | 3.3 |  |  |  |
| 27                                             | N/A                     | N/A | N/A  | 10.3 | 8.1  | 6.4 | 5.3 | 3.6 |  |  |  |
| 28                                             | N/A                     | N/A | N/A  | 11.3 | 8.8  | 7.1 | 5.8 | 4   |  |  |  |
| 29                                             | N/A                     | N/A | N/A  | 12.5 | 9.6  | 7.7 | 6.3 | 4.3 |  |  |  |
| 30                                             | N/A                     | N/A | N/A  | N/A  | 11.4 | 9   | 7.4 | N/A |  |  |  |
| 31                                             | N/A                     | N/A | N/A  | N/A  | 12.9 | 10  | 8.2 | N/A |  |  |  |

Table 1–30 lists the Stratix IV GX transceiver jitter specifications for all supported protocols. For protocols supported by Stratix IV GT industrial speed grade devices, refer to the Stratix IV GX –2 commercial speed grade column in Table 1–30.

Table 1–30. Transceiver Block Jitter Specifications for Stratix IV GX Devices (Note 1), (2) (Part 1 of 8)

| Symbol/<br>Description                 | Conditions                                      | -2 Commercial<br>Speed Grade |       |      | -3 Commercial/<br>Industrial and<br>-2× Commercial<br>Speed Grade |     |      | –4 Commercial/<br>Industrial Speed<br>Grade |     |      | Unit |  |
|----------------------------------------|-------------------------------------------------|------------------------------|-------|------|-------------------------------------------------------------------|-----|------|---------------------------------------------|-----|------|------|--|
|                                        |                                                 | Min                          | Тур   | Max  | Min                                                               | Тур | Max  | Min                                         | Тур | Max  | 1    |  |
| SONET/SDH Transmit Jitter G            | eneration <i>(3)</i>                            |                              |       |      |                                                                   |     |      |                                             |     |      |      |  |
| Peak-to-peak jitter at 622.08 Mbps     | Pattern = PRBS15                                | _                            | _     | 0.1  | _                                                                 | _   | 0.1  | _                                           | _   | 0.1  | UI   |  |
| RMS jitter at 622.08 Mbps              | Pattern = PRBS15                                | _                            | _     | 0.01 | _                                                                 | _   | 0.01 | _                                           | _   | 0.01 | UI   |  |
| Peak-to-peak jitter at<br>2488.32 Mbps | Pattern = PRBS15                                | _                            | _     | 0.1  | _                                                                 | _   | 0.1  | _                                           | _   | 0.1  | UI   |  |
| RMS jitter at 2488.32 Mbps             | Pattern = PRBS15                                | _                            | _     | 0.01 | _                                                                 | _   | 0.01 | _                                           | _   | 0.01 | UI   |  |
| SONET/SDH Receiver Jitter T            | olerance <i>(3)</i>                             | •                            | •     |      | •                                                                 |     |      |                                             |     |      |      |  |
| Jitter tolerance at<br>622.08 Mbps     | Jitter frequency = 0.03 KHz<br>Pattern = PRBS15 | > 15                         |       |      | > 15                                                              |     |      | > 15                                        |     |      | UI   |  |
|                                        | Jitter frequency = 25 KHZ                       |                              | > 1.5 | j    | > 1.5                                                             |     |      | > 1.5                                       |     |      | UI   |  |
|                                        | Pattern = PRBS15                                |                              |       |      |                                                                   |     |      |                                             |     |      |      |  |
|                                        | Jitter frequency = 250 KHz                      | > 0.15                       |       |      | > 0.15                                                            |     |      | > 0.15                                      |     |      | UI   |  |
|                                        | Pattern = PRBS15                                |                              |       |      |                                                                   |     |      |                                             |     |      |      |  |
|                                        | Jitter frequency = 0.06 KHz                     | > 15 > 15 > 15               |       |      |                                                                   | i   | UI   |                                             |     |      |      |  |
|                                        | Pattern = PRBS15                                |                              |       |      |                                                                   |     |      |                                             |     |      |      |  |
| Jitter tolerance at                    | Jitter frequency = 100 KHZ                      |                              | > 1.5 | j    | > 1.5                                                             |     |      | > 1.5                                       |     |      | UI   |  |
| 2488.32 Mbps                           | Pattern = PRBS15                                |                              |       |      |                                                                   |     |      |                                             |     |      |      |  |
|                                        | Jitter frequency = 1 MHz<br>Pattern = PRBS15    | > 0.15                       |       |      | > 0.15                                                            |     |      | > 0.15                                      |     |      | UI   |  |
|                                        | Jitter frequency = 10 MHz                       | > 0.15                       |       |      | > 0.15                                                            |     |      | > 0.15                                      |     |      | UI   |  |
|                                        | Pattern = PRBS15                                |                              |       |      |                                                                   |     |      |                                             |     |      |      |  |
| Fibre Channel Transmit Jitte           | er Generation <i>(4)</i> , <i>(12)</i>          |                              |       |      |                                                                   |     |      |                                             |     |      |      |  |
| Total jitter FC-1                      | Pattern = CRPAT                                 | _                            | _     | 0.23 | _                                                                 | _   | 0.23 | _                                           | _   | 0.23 | UI   |  |
| Deterministic jitter FC-1              | Pattern = CRPAT                                 | _                            |       | 0.11 |                                                                   |     | 0.11 |                                             |     | 0.11 | UI   |  |
| Total jitter FC-2                      | Pattern = CRPAT                                 | _                            |       | 0.33 |                                                                   | _   | 0.33 |                                             | _   | 0.33 | UI   |  |
| Deterministic jitter FC-2              | Pattern = CRPAT                                 | _                            | _     | 0.2  | _                                                                 | _   | 0.2  | _                                           | _   | 0.2  | UI   |  |
| Total jitter FC-4                      | Pattern = CRPAT                                 | _                            | _     | 0.52 | _                                                                 | _   | 0.52 | _                                           | _   | 0.52 | UI   |  |
| Deterministic jitter FC-4              | Pattern = CRPAT                                 | _                            | _     | 0.33 | _                                                                 | _   | 0.33 | l —                                         | _   | 0.33 | UI   |  |
| Fibre Channel Receiver Jitte           | er Tolerance <i>(4), (13)</i>                   |                              | •     |      | 1                                                                 |     |      |                                             | '   |      |      |  |
| Deterministic jitter FC-1              | Pattern = CJTPAT                                |                              | > 0.3 | 7    | > 0.37 > 0.37                                                     |     |      | 7                                           | UI  |      |      |  |

Table 1–30. Transceiver Block Jitter Specifications for Stratix IV GX Devices (Note 1), (2) (Part 2 of 8)

| Symbol/<br>Description                                  | Conditions                      |             | Commo<br>eed G    |      | -3 Commercial/<br>Industrial and<br>-2× Commercial<br>Speed Grade |        |       | –4<br>Ind | Unit  |      |    |
|---------------------------------------------------------|---------------------------------|-------------|-------------------|------|-------------------------------------------------------------------|--------|-------|-----------|-------|------|----|
|                                                         |                                 | Min         | Тур               | Max  | Min                                                               | Тур    | Max   | Min       | Тур   | Max  | 1  |
| Random jitter FC-1                                      | Pattern = CJTPAT                |             | > 0.3             | 1    |                                                                   | > 0.3  | 1     |           | > 0.3 | 1    | UI |
| Sinusoidal jitter FC-1                                  | Fc/25000                        |             | > 1.5             | j    |                                                                   | > 1.5  | j     |           | > 1.5 | 5    | UI |
| omusoruar jiller 10-1                                   | Fc/1667                         | > 0.1 > 0.1 |                   |      | > 0.1                                                             |        |       | UI        |       |      |    |
| Deterministic jitter FC-2                               | Pattern = CJTPAT                |             | > 0.3             | 3    |                                                                   | > 0.33 | 3     |           | > 0.3 | 3    | UI |
| Random jitter FC-2                                      | Pattern = CJTPAT                |             | > 0.2             | 9    |                                                                   | > 0.29 | 9     |           | > 0.2 | 9    | UI |
| Sinusoidal jitter FC-2                                  | Fc/25000                        |             | > 1.5             | )    |                                                                   | > 1.5  | j     |           | > 1.5 | 5    | UI |
| omasoraar jitter 10 2                                   | Fc/1667                         |             | > 0.1 > 0.1       |      |                                                                   |        | > 0.1 | 1         | UI    |      |    |
| Deterministic jitter FC-4                               | Pattern = CJTPAT                |             | > 0.3             | 3    |                                                                   | > 0.33 | 3     |           | > 0.3 | 3    | UI |
| Random jitter FC-4                                      | Pattern = CJTPAT                | > 0.29      |                   |      | > 0.29                                                            | 9      |       | > 0.2     | 9     | UI   |    |
| Sinusoidal jitter FC-4                                  | Fc/25000                        | > 1.5       |                   |      | > 1.5                                                             |        |       | > 1.5     | 5     | UI   |    |
| omusoruar jiller 10-4                                   | Fc/1667                         |             | > 0.1             |      |                                                                   | > 0.1  |       |           | > 0.1 | 1    | UI |
| XAUI Transmit Jitter Genera                             | tion <i>(5)</i>                 |             |                   |      |                                                                   |        |       |           |       |      | •  |
| Total jitter at 3.125 Gbps                              | Pattern = CJPAT                 |             | l —               | 0.3  | _                                                                 | l —    | 0.3   | l —       | _     | 0.3  | UI |
| Deterministic jitter at 3.125 Gbps                      | Pattern = CJPAT                 | -           | _                 | 0.17 | _                                                                 | _      | 0.17  | _         | _     | 0.17 | UI |
| XAUI Receiver Jitter Toleran                            | ice <i>(5)</i>                  | '           |                   |      | 1                                                                 | '      |       | •         |       |      |    |
| Total jitter                                            | _                               |             | > 0.6             | 5    |                                                                   | > 0.6  | 5     |           | > 0.6 | 5    | UI |
| Deterministic jitter                                    | _                               |             | > 0.3             | 7    |                                                                   | > 0.3  | 7     |           | > 0.3 | 7    | UI |
| Peak-to-peak jitter                                     | Jitter frequency = 22.1 KHz     |             | > 8.5             | •    |                                                                   | > 8.5  | •     |           | > 8.5 | 5    | UI |
| Peak-to-peak jitter                                     | Jitter frequency =<br>1.875 MHz |             | > 0.1             |      |                                                                   | > 0.1  |       |           | > 0.1 | 1    | UI |
| Peak-to-peak jitter                                     | Jitter frequency = 20 MHz       |             | > 0.1             |      |                                                                   | > 0.1  |       |           | > 0.1 | 1    | UI |
| PCIe Transmit Jitter Generat                            | tion <i>(6)</i>                 | •           |                   |      | •                                                                 |        |       | •         |       |      | '  |
| Total jitter at 2.5 Gbps<br>(Gen1)—×1, ×4, and ×8       | Compliance pattern              |             | _                 | 0.25 | _                                                                 | _      | 0.25  | _         | _     | 0.25 | UI |
| Total jitter at 5 Gbps<br>(Gen2)—×1, ×4, and ×8<br>(14) | Compliance pattern              | _           | _                 | 0.25 | _                                                                 | _      | 0.25  | _         | _     | _    | UI |
| PCIe Receiver Jitter Toleran                            | ice <i>(6)</i>                  |             | •                 |      | •                                                                 |        |       | •         | •     |      | •  |
| Total jitter at 2.5 Gbps<br>(Gen1)                      | Compliance pattern              |             | > 0.6 > 0.6 > 0.6 |      |                                                                   | 6      | UI    |           |       |      |    |
| Total jitter at 5 Gbps (Gen2)                           | Compliance pattern              | C           | ompli             | ant  | (                                                                 | Compli | ant   |           | _     |      | UI |
| PCIe (Gen 1) Electrical Idle I                          | Detect Threshold                |             |                   |      | 1                                                                 |        |       | 1         |       |      | 1  |
| V <sub>RX-IDLE-DETDIFFp-p</sub> (15)                    | Compliance pattern              | 65          |                   | 175  | 65                                                                |        | 175   | 65        |       | 175  | UI |

Table 1–30. Transceiver Block Jitter Specifications for Stratix IV GX Devices (Note 1), (2) (Part 3 of 8)

| Symbol/<br>Description                                            | Conditions                                                          |               | Comm<br>eed G |      | Ind<br>–2× | Comme<br>dustria<br>Comm<br>beed G | l and<br>ercial | –4<br>Ind | Unit  |      |    |
|-------------------------------------------------------------------|---------------------------------------------------------------------|---------------|---------------|------|------------|------------------------------------|-----------------|-----------|-------|------|----|
|                                                                   |                                                                     | Min           | Тур           | Max  | Min        | Тур                                | Max             | Min       | Тур   | Max  |    |
| Serial RapidIO Transmit Jitte                                     | er Generation <i>(7)</i>                                            |               |               |      |            |                                    |                 |           |       |      |    |
| Deterministic jitter<br>(peak-to-peak)                            | Data Rate = 1.25, 2.5, 3.125 Gbps                                   | _             | _             | 0.17 | _          | _                                  | 0.17            | _         | _     | 0.17 | UI |
| (peak-iu-peak)                                                    | Pattern = CJPAT                                                     |               |               |      |            |                                    |                 |           |       |      |    |
| Total jitter (peak-to-peak)                                       | Data Rate = 1.25, 2.5, 3.125 Gbps                                   | _             | _             | 0.35 | _          | _                                  | 0.35            | _         | _     | 0.35 | UI |
|                                                                   | Pattern = CJPAT                                                     |               |               |      |            |                                    |                 |           |       |      |    |
| Serial RapidIO Receiver Jitte                                     |                                                                     | 1             |               |      | 1          |                                    |                 | 1         |       |      | 1  |
| Deterministic jitter tolerance (peak-to-peak)                     | Data Rate = 1.25, 2.5, 3.125 Gbps                                   | > 0.37        |               |      | > 0.37     |                                    |                 | > 0.37    |       |      |    |
| (pour to pour)                                                    | Pattern = CJPAT                                                     |               |               |      |            |                                    |                 |           |       |      |    |
| Combined deterministic and random jitter tolerance                | Data Rate = 1.25, 2.5, 3.125 Gbps                                   | > 0.55 > 0.55 |               |      |            | > 0.55                             |                 |           | UI    |      |    |
| (peak-to-peak)                                                    | Pattern = CJPAT                                                     | 7 0.00        |               |      |            |                                    |                 |           |       |      |    |
|                                                                   | Jitter Frequency = 22.1<br>KHz Data Rate = 1.25,<br>2.5, 3.125 Gbps |               | > 8.5         | j    |            | > 8.5                              | j               |           | > 8.8 | 5    | UI |
|                                                                   | Pattern = CJPAT                                                     |               |               |      |            |                                    |                 |           |       |      |    |
|                                                                   | Jitter Frequency = 1.875<br>MHz                                     |               |               |      |            |                                    |                 |           |       |      |    |
| Sinusoidal jitter tolerance (peak-to-peak)                        | Data Rate = 1.25, 2.5, 3.125 Gbps                                   |               | > 0.1         |      | > 0.1      |                                    |                 | > 0.1     |       |      | UI |
|                                                                   | Pattern = CJPAT                                                     |               |               |      |            |                                    |                 |           |       |      |    |
|                                                                   | Jitter Frequency = 20 MHz                                           |               |               |      |            |                                    |                 |           |       |      |    |
|                                                                   | Data Rate = 1.25, 2.5, 3.125 Gbps                                   |               | > 0.1         |      |            | > 0.1                              |                 |           | > 0.  | I    | UI |
|                                                                   | Pattern = CJPAT                                                     |               |               |      |            |                                    |                 |           |       |      |    |
| <b>GIGE Transmit Jitter Generat</b>                               | ion <i>(8)</i>                                                      |               |               |      |            |                                    |                 |           |       |      |    |
| Deterministic jitter<br>(peak-to-peak)                            | Pattern = CRPAT                                                     | _             | _             | 0.14 | _          | _                                  | 0.14            | _         | _     | 0.14 | UI |
| Total jitter (peak-to-peak)                                       | Pattern = CRPAT                                                     | <u> </u>      |               |      | 0.279      |                                    |                 | 0.279     | UI    |      |    |
| GIGE Receiver Jitter Toleran                                      | ce <i>(8)</i>                                                       |               |               |      |            |                                    |                 |           |       |      |    |
| Deterministic jitter tolerance (peak-to-peak)                     | Pattern = CJPAT                                                     | > 0.4         |               |      | > 0.4      |                                    |                 | > 0.4     |       |      | UI |
| Combined deterministic and random jitter tolerance (peak-to-peak) | Pattern = CJPAT                                                     | > 0.66        |               |      | > 0.66     |                                    |                 | > 0.66    |       |      | UI |

Table 1–30. Transceiver Block Jitter Specifications for Stratix IV GX Devices (Note 1), (2) (Part 4 of 8)

| Symbol/<br>Description                                            | Conditions                                                                 |         | Commo<br>eed G |         | -3 Commercial/<br>Industrial and<br>-2× Commercial<br>Speed Grade |        |     |        | ercial/<br>Speed<br>e | Unit        |    |
|-------------------------------------------------------------------|----------------------------------------------------------------------------|---------|----------------|---------|-------------------------------------------------------------------|--------|-----|--------|-----------------------|-------------|----|
|                                                                   |                                                                            | Min     | Тур            | Max     | Min                                                               | Тур    | Max | Min    | Тур                   | Max         |    |
| HiGig Transmit Jitter Genera                                      | tion <i>(9)</i>                                                            |         |                |         |                                                                   |        |     |        |                       |             |    |
| Deterministic jitter<br>(peak-to-peak)                            | Data Rate = 3.75 Gbps<br>Pattern = CJPAT                                   | _       |                | 0.17    | _                                                                 | _      | _   | _      |                       | _           | UI |
| Total jitter (peak-to-peak)                                       | Data Rate = 3.75 Gbps<br>Pattern = CJPAT                                   | _       | _              | 0.35    | _                                                                 | _      | _   | _      |                       | _           | UI |
| HiGig Receiver Jitter Toleran                                     | ce <i>(9)</i>                                                              |         |                |         |                                                                   |        | •   | •      | •                     | •           |    |
| Deterministic jitter tolerance (peak-to-peak)                     | Data Rate = 3.75 Gbps<br>Pattern = CJPAT                                   |         | > 0.3          | 7       | _                                                                 | _      | _   | _      | _                     | _           | UI |
| Combined deterministic and random jitter tolerance (peak-to-peak) | Data Rate = 3.75 Gbps<br>Pattern = CJPAT                                   |         | > 0.6          | 5       | _                                                                 | _      | _   | _      | _                     | _           | UI |
|                                                                   | Jitter Frequency = 22.1<br>KHz<br>Data Rate = 3.75 Gbps<br>Pattern = CJPAT |         | > 8.5          |         | _                                                                 | _      | _   | _      | _                     | _           | UI |
| Sinusoidal jitter tolerance<br>(peak-to-peak)                     | Jitter Frequency =<br>1.875MHz<br>Data Rate = 3.75 Gbps<br>Pattern = CJPAT |         | > 0.1          |         | _                                                                 | _      | _   | _      | _                     | _           | UI |
|                                                                   | Jitter Frequency =<br>20 MHz<br>Data Rate = 3.75 Gbps<br>Pattern = CJPAT   |         | > 0.1          |         |                                                                   | _      | _   | _      | _                     | _           | UI |
| (OIF) CEI Transmitter Jitter G                                    | eneration <i>(10)</i>                                                      |         |                |         |                                                                   |        |     |        |                       |             |    |
| Total jitter (peak-to-peak)                                       | Data Rate = 6.375 Gbps<br>Pattern = PRBS15 BER =<br>10 <sup>-12</sup>      | _       |                | 0.3     | _                                                                 | _      | 0.3 | _      | _                     | 0.3         | UI |
| (OIF) CEI Receiver Jitter Tole                                    | rance <i>(10)</i>                                                          |         |                |         |                                                                   |        |     |        |                       | · · · · · · |    |
| Deterministic jitter tolerance<br>(peak-to-peak)                  | Data Rate = 6.375 Gbps<br>Pattern = PRBS31 BER =<br>10 <sup>-12</sup>      |         | > 0.67         | '5      |                                                                   | > 0.67 | 5   | _      | _                     | >0.675      | UI |
| Combined deterministic and random jitter tolerance (peak-to-peak) | Data Rate = 6.375 Gbps<br>Pattern=PRBS31<br>BER = 10 <sup>-12</sup>        | > 0.988 |                | > 0.988 |                                                                   | _      | _   | >0.988 | UI                    |             |    |

Table 1–30. Transceiver Block Jitter Specifications for Stratix IV GX Devices (Note 1), (2) (Part 5 of 8)

| Symbol/<br>Description                     | Conditions                                                                                | Speed Grade |        |        |        |     |       | ercial/<br>Speed<br>e | Unit   |        |    |
|--------------------------------------------|-------------------------------------------------------------------------------------------|-------------|--------|--------|--------|-----|-------|-----------------------|--------|--------|----|
|                                            |                                                                                           | Min         | Тур    | Max    | Min    | Тур | Max   | Min                   | Тур    | Max    |    |
|                                            | Jitter Frequency = 38.2<br>KHz                                                            |             |        |        |        |     |       |                       |        |        |    |
|                                            | Data Rate = 6.375 Gbps                                                                    |             | > 5    |        |        | > 5 |       | _                     | _      | > 5    | UI |
|                                            | Pattern = PRBS31 BER = 10 <sup>-12</sup>                                                  |             |        |        |        |     |       |                       |        |        |    |
| Cinconsidat iittaa talaanaa                | Jitter Frequency = 3.82<br>MHz                                                            |             |        |        |        |     |       |                       |        |        |    |
| Sinusoidal jitter tolerance (peak-to-peak) | Data Rate = 6.375 Gbps                                                                    |             | > 0.05 |        | > 0.05 |     |       | _                     | —      | > 0.05 | UI |
| (pour to pour)                             | Pattern = PRBS31 BER = 10 <sup>-12</sup>                                                  |             |        |        |        |     |       |                       |        |        |    |
|                                            | Jitter Frequency = 20 MHz                                                                 |             |        |        |        |     |       |                       |        |        |    |
|                                            | Data Rate= 6.375 Gbps                                                                     | > 0.05      |        | > 0.05 |        |     | _     | _                     | > 0.05 | UI     |    |
|                                            | Pattern = PRBS31 BER = 10 <sup>-12</sup>                                                  |             |        |        |        |     |       |                       |        |        |    |
| SDI Transmitter Jitter Gener               | ration <i>(11)</i>                                                                        |             |        |        |        |     |       |                       |        |        |    |
| Alignment jitter                           | Data Rate = 1.485 Gbps<br>(HD) Pattern = Color Bar<br>Low-Frequency Roll-Off<br>= 100 KHz | 0.2         | _      | _      | 0.2    | _   | _     | 0.2                   | _      | _      | UI |
| (peak-to-peak)                             | Data Rate = 2.97 Gbps<br>(3G) Pattern = Color Bar<br>Low-Frequency Roll-Off<br>= 100 KHz  | 0.3         | _      | _      | 0.3    | _   | _     | 0.3                   | _      | _      | UI |
| SDI Receiver Jitter Tolerand               | ce <i>(11)</i>                                                                            |             | •      |        | 1      |     |       |                       | •      | 1      |    |
|                                            | Jitter Frequency =<br>15 KHz                                                              |             |        |        |        |     |       |                       |        |        |    |
|                                            | Data Rate = 2.97 Gbps<br>(3G) Pattern = Single<br>Line Scramble Color Bar                 |             | > 2    |        |        | > 2 |       |                       | > 2    |        | UI |
| Sinusoidal jitter tolerance                | Jitter Frequency = 100 KHz                                                                |             |        |        |        |     |       |                       |        |        |    |
| (peak-to-peak)                             | Data Rate = 2.97 Gbps<br>(3G) Pattern = Single<br>Line Scramble Color Bar                 | > 0.3       |        | > 0.3  |        |     | > 0.3 |                       |        | UI     |    |
|                                            | Jitter Frequency = 148.5 MHz                                                              |             |        |        |        |     |       |                       |        |        |    |
|                                            | Data Rate = 2.97 Gbps<br>(3G) Pattern = Single<br>Line Scramble Color Bar                 | > 0.3       |        | > 0.3  |        |     | > 0.3 |                       |        | UI     |    |

Table 1–30. Transceiver Block Jitter Specifications for Stratix IV GX Devices (Note 1), (2) (Part 6 of 8)

| Symbol/<br>Description                          | Conditions                                                                              |           | Comm<br>eed G | ercial<br>rade | -3 Commercial/<br>Industrial and<br>-2× Commercial<br>Speed Grade |       |      |                | ercial/<br>Speed<br>e | Unit     |    |
|-------------------------------------------------|-----------------------------------------------------------------------------------------|-----------|---------------|----------------|-------------------------------------------------------------------|-------|------|----------------|-----------------------|----------|----|
|                                                 |                                                                                         | Min       | Тур           | Max            | Min                                                               | Тур   | Max  | Min            | Тур                   | Max      |    |
|                                                 | Jitter Frequency = 20 KHz                                                               |           | . 1           |                |                                                                   | . 1   |      |                | . 1                   |          |    |
|                                                 | Data Rate = 1.485 Gbps<br>(HD) Pattern = 75%<br>Color Bar                               |           | >1            |                |                                                                   | >1    |      |                | >1                    |          | UI |
| Sinusoidal jitter tolerance<br>(peak-to-peak)   | Jitter Frequency = 100<br>KHz Data Rate = 1.485<br>Gbps (HD) Pattern =<br>75% Color Bar |           | > 0.2         | )              |                                                                   | > 0.2 | 2    |                | > 0.2                 | 2        | UI |
|                                                 | Jitter Frequency = 148.5<br>MHz                                                         |           |               |                |                                                                   |       |      |                |                       |          |    |
|                                                 | Data Rate = 1.485 Gbps<br>(HD) Pattern = 75%<br>Color Bar                               |           | > 0.2         | <u>)</u>       |                                                                   | > 0.2 | 2    |                | > 0.2                 | <u> </u> | UI |
| SAS Transmit Jitter Generati                    | on <i>(16)</i>                                                                          |           |               |                |                                                                   |       |      |                |                       |          |    |
| Total jitter at 1.5 Gbps (G1)                   | Pattern = CJPAT                                                                         | _         | _             | 0.55           | _                                                                 | _     | 0.55 | _              | _                     | 0.55     | UI |
| Deterministic jitter at<br>1.5 Gbps (G1)        | Pattern = CJPAT                                                                         | _         | _             | 0.35           | _                                                                 | _     | 0.35 | _              | _                     | 0.35     | UI |
| Total jitter at 3.0 Gbps (G2)                   | Pattern = CJPAT                                                                         | _         | _             | 0.55           | _                                                                 | _     | 0.55 | _              | _                     | 0.55     | UI |
| Deterministic jitter at 3.0 Gbps (G2)           | Pattern = CJPAT                                                                         | _         | _             | 0.35           | _                                                                 | _     | 0.35 | _              | _                     | 0.35     | UI |
| Total jitter at 6.0 Gbps (G3)                   | Pattern = CJPAT                                                                         | _         | _             | 0.25           | _                                                                 | _     | 0.25 | _              | _                     | 0.25     | UI |
| Random jitter at 6.0 Gbps (G3)                  | Pattern = CJPAT                                                                         | _         | _             | 0.15           | _                                                                 | _     | 0.15 | _              | _                     | 0.15     | UI |
| SAS Receiver Jitter Tolerand                    | e <i>(16)</i>                                                                           |           |               |                |                                                                   |       |      |                |                       |          |    |
| Total Jitter tolerance at<br>1.5 Gbps (G1)      | Pattern = CJPAT                                                                         |           | > 0.6         | 5              |                                                                   | > 0.6 | 5    |                | > 0.6                 | 5        | UI |
| Deterministic Jitter tolerance at 1.5 Gbps (G1) | Pattern = CJPAT                                                                         |           | > 0.3         | 5              |                                                                   | > 0.3 | 5    |                | > 0.3                 | 5        | UI |
| Sinusoidal Jitter tolerance at                  | Jitter Frequency = 900<br>KHz to 5 MHz                                                  |           | > 0 t         | ı              |                                                                   | > 0.1 | I    |                | > 0.                  | I        | UI |
| 1.5 Gbps (G1)                                   | Pattern = CJTPAT BER = 1E-12                                                            | > 0.1     |               |                | <i>&gt;</i> ∪. ∣<br>                                              |       |      | <i>&gt;</i> ∪. |                       | UI       |    |
| CPRI Transmit Jitter Generat                    | ion <i>(17)</i>                                                                         |           |               |                |                                                                   |       |      |                |                       |          |    |
|                                                 | E.6.HV, E.12.HV<br>Pattern = CJPAT                                                      | — — 0.279 |               | _              | _                                                                 | 0.279 | _    | _              | 0.279                 | UI       |    |
| Total Jitter                                    | E.6.LV, E.12.LV, E.24.LV,<br>E.30.LV                                                    | 0.35      |               | _              | _                                                                 | 0.35  | _    | _              | 0.35                  | UI       |    |
|                                                 | Pattern = CJTPAT                                                                        | 0.35      |               | 0.00           |                                                                   |       |      |                |                       |          |    |

Table 1-30. Transceiver Block Jitter Specifications for Stratix IV GX Devices (Note 1), (2) (Part 7 of 8)

| Symbol/<br>Description                                                                   | Conditions                                       |               | Commo<br>eed G |      | Ind<br>-2× | -3 Commercial/<br>Industrial and<br>-2× Commercial<br>Speed Grade |       |       | -4 Commercial/<br>Industrial Speed<br>Grade |      |    |  |
|------------------------------------------------------------------------------------------|--------------------------------------------------|---------------|----------------|------|------------|-------------------------------------------------------------------|-------|-------|---------------------------------------------|------|----|--|
|                                                                                          |                                                  | Min           | Тур            | Max  | Min        | Тур                                                               | Max   | Min   | Тур                                         | Max  |    |  |
|                                                                                          | E.6.HV, E.12.HV                                  | _             |                | 0.14 |            | _                                                                 | 0.14  |       |                                             | 0.14 | UI |  |
|                                                                                          | Pattern = CJPAT                                  |               |                | 0.14 |            |                                                                   | 0.14  |       |                                             | 0.14 |    |  |
| Deterministic Jitter                                                                     | E.6.LV, E.12.LV, E.24.LV,<br>E.30.LV             | _             | _              | 0.17 | _          | _                                                                 | 0.17  | _     | _                                           | 0.17 | UI |  |
|                                                                                          | Pattern = CJTPAT                                 |               |                |      |            |                                                                   |       |       |                                             |      |    |  |
| <b>CPRI Receiver Jitter Toleran</b>                                                      | ce <i>(17)</i>                                   |               |                |      |            |                                                                   |       |       |                                             |      |    |  |
| Total iittar talaranaa                                                                   | E.6.HV, E.12.HV                                  |               | . 0.6          | c    |            | . 0.6                                                             | c     |       | . 0.6                                       | c    |    |  |
| Total jitter tolerance                                                                   | Pattern = CJPAT                                  | > 0.66 > 0.66 |                |      |            |                                                                   |       | > 0.6 | 00                                          | UI   |    |  |
| Deterministic jitter tolerance                                                           | E.6.HV, E.12.HV                                  | > 0.4         |                |      |            | > 0.4                                                             | I     |       | UI                                          |      |    |  |
| Dotor miniono jittor toloranos                                                           | Pattern = CJPAT                                  | > 0.4         |                |      |            | / U.5                                                             | •     |       |                                             |      |    |  |
| Total jitter tolerance                                                                   | E.6.LV, E.12.LV, E.24.LV,<br>E.30.LV             | > 0.65        |                |      | > 0.6      | 5                                                                 |       | UI    |                                             |      |    |  |
|                                                                                          | Pattern = CJTPAT                                 | 7 0.00        |                |      |            |                                                                   |       |       |                                             |      |    |  |
| Deterministic jitter tolerance                                                           | E.6.LV, E.12.LV, E.24.LV,<br>E.30.LV             | > 0.37 > 0.37 |                |      |            |                                                                   | > 0.3 | 7     | UI                                          |      |    |  |
|                                                                                          | Pattern = CJTPAT                                 |               |                |      |            |                                                                   |       |       |                                             |      |    |  |
| Combined deterministic and random jitter tolerance                                       | E.6.LV, E.12.LV, E.24.LV,<br>E.30.LV             |               | > 0.5          | 5    |            | > 0.5                                                             | 5     |       | > 0.5                                       | 5    | UI |  |
| Tandom jitter tolerance                                                                  | Pattern = CJTPAT                                 |               |                |      |            |                                                                   |       |       |                                             |      |    |  |
| <b>OBSAI Transmit Jitter Genera</b>                                                      | ntion <i>(18)</i>                                |               |                |      |            |                                                                   |       |       |                                             |      |    |  |
| Total jitter at 768 Mbps,                                                                | REFCLK = 153.6MHz                                |               |                | 0.35 |            |                                                                   | 0.35  |       |                                             | 0.35 | UI |  |
| 1536 Mbps, and 3072 Mbps                                                                 | Pattern = CJPAT                                  |               | _              | 0.33 |            | _                                                                 | 0.33  |       | _                                           | 0.33 | UI |  |
| Deterministic jitter at<br>768 Mbps, 1536 Mbps, and<br>3072 Mbps                         | REFCLK = 153.6MHz<br>Pattern = CJPAT             | _             | _              | 0.17 | _          | _                                                                 | 0.17  | _     | _                                           | 0.17 | UI |  |
| OBSAI Receiver Jitter Tolera                                                             | nce <i>(18)</i>                                  |               |                |      |            |                                                                   |       |       |                                             |      |    |  |
| Deterministic jitter tolerance<br>at 768 Mbps, 1536 Mbps,<br>and 3072 Mbps               | Pattern = CJPAT                                  |               | > 0.3          | 7    |            | > 0.3                                                             | 7     |       | > 0.3                                       | 7    | UI |  |
| Combined deterministic and random jitter tolerance at 768 Mbps, 1536 Mbps, and 3072 Mbps | Pattern = CJPAT                                  | > 0.55        |                |      |            | > 0.5                                                             | 5     |       | > 0.5                                       | 5    | UI |  |
| Sinusoidal Jitter tolerance at                                                           | Jitter Frequency =<br>5.4 KHz<br>Pattern = CJPAT | > 8.5         |                |      | > 8.5      |                                                                   |       | > 8.5 |                                             |      | UI |  |
| 768 Mbps                                                                                 | Jitter Frequency = 460 MHz to 20 MHz             | > 0.1         |                |      | > 0.1      |                                                                   |       |       | UI                                          |      |    |  |
|                                                                                          | Pattern = CJPAT                                  | > 0.1         |                |      |            |                                                                   |       |       |                                             |      |    |  |

Table 1–30. Transceiver Block Jitter Specifications for Stratix IV GX Devices (Note 1), (2) (Part 8 of 8)

| Symbol/<br>Description         | Conditions                                 |       | –2 Commercial<br>Speed Grade |       |       | -3 Commercial/<br>Industrial and<br>-2× Commercial<br>Speed Grade |       |       | –4 Commercial/<br>Industrial Speed<br>Grade |     |    |
|--------------------------------|--------------------------------------------|-------|------------------------------|-------|-------|-------------------------------------------------------------------|-------|-------|---------------------------------------------|-----|----|
|                                |                                            | Min   | Тур                          | Max   | Min   | Тур                                                               | Max   | Min   | Тур                                         | Max |    |
|                                | Jitter Frequency = 10.9 KHz                |       | > 8.5                        |       |       | > 8.5                                                             |       |       | > 8.5                                       | i   | UI |
| Sinusoidal Jitter tolerance at | Pattern = CJPAT                            |       |                              |       |       |                                                                   |       |       |                                             |     |    |
| 1536 Mbps                      | Jitter Frequency =<br>921.6 MHz to 20 MHz  |       | > 0.1                        |       | > 0.1 |                                                                   |       |       | UI                                          |     |    |
|                                | Pattern = CJPAT                            |       |                              |       |       |                                                                   |       |       |                                             |     |    |
|                                | Jitter Frequency = 21.8<br>KHz             |       | > 8.5                        |       | > 8.5 |                                                                   |       | > 8.5 |                                             |     | UI |
| Sinusoidal Jitter tolerance at | Pattern = CJPAT                            | > 0.1 |                              |       |       |                                                                   |       |       |                                             |     |    |
| 3072 Mbps                      | Jitter Frequency =<br>1843.2 MHz to 20 MHz |       |                              | > 0.1 |       |                                                                   | > 0.1 |       |                                             | UI  |    |
|                                | Pattern = CJPAT                            |       |                              |       |       |                                                                   |       |       |                                             |     |    |

#### Notes to Table 1-30:

- (1) Dedicated refclk pins were used to drive the input reference clocks.
- (2) The Jitter numbers are valid for the stated conditions only.
- (3) The jitter numbers for SONET/SDH are compliant to the GR-253-CORE Issue 3 Specification.
- (4) The jitter numbers for Fibre Channel are compliant to the FC-PI-4 Specification revision 6.10.
- (5) The jitter numbers for XAUI are compliant to the IEEE802.3ae-2002 Specification.
- (6) The jitter numbers for PCI Express (PIPE) (PCIe) are compliant to the PCIe Base Specification 2.0.
- (7) The jitter numbers for Serial RapidIO are compliant to the RapidIO Specification 1.3.
- (8) The jitter numbers for GIGE are compliant to the IEEE802.3-2002 Specification.
- (9) The jitter numbers for HiGig are compliant to the IEEE802.3ae-2002 Specification.
- (10) The jitter numbers for (OIF) CEI are compliant to the OIF-CEI-02.0 Specification.
- (11) The HD-SDI and 3G-SDI jitter numbers are compliant to the SMPTE292M and SMPTE424M Specifications.
- (12) The fibre channel transmitter jitter generation numbers are compliant to the specification at  $\delta_T$  interoperability point.
- (13) The fibre channel receiver jitter tolerance numbers are compliant to the specification at  $\delta_{\rm B}$  interoperability point.
- (14) You must use the ATX PLL adjacent to the transceiver channels to meet the transmitter jitter generation compliance in PCIe Gen2 ×8 modes.
- (15) Stratix IV PCIe receivers are compliant to this specification provided the  $V_{TX-CM-DC-ACTIVEIDLE-DELTA}$  of the upstream transmitter is less than 50mV.
- (16) The jitter numbers for Serial Attached SCSI (SAS) are compliant to the SAS-2.1 Specification.
- (17) The jitter numbers for CPRI are compliant to the CPRI Specification V3.0.
- (18) The jitter numbers for OBSAI are compliant to the OBSAI RP3 Specification V4.1.

Table 1–31 lists the transceiver jitter specifications for protocols supported by Stratix IV GT devices.

Table 1–31. Transceiver Jitter Specifications for Protocols by Stratix IV GT Devices (Part 1 of 2)

| Symbol/                         | O a malistia ma                                         | -1 Indus                 | Industrial Speed Grad - |          |     | trial Spe | ed Grade | -3 Indus | trial Spe | ed Grade | 11 14 |
|---------------------------------|---------------------------------------------------------|--------------------------|-------------------------|----------|-----|-----------|----------|----------|-----------|----------|-------|
| Description                     | Conditions                                              | Min                      | Тур                     | Max      | Min | Тур       | Max      | Min      | Тур       | Max      | Unit  |
| XLAUI/CAUI Trans                | mit Jitter Generatio                                    | n <i>(1)</i> , <i>(3</i> | )                       |          |     |           |          |          |           |          |       |
| Total Jitter                    | Pattern = PRBS-                                         | _                        | _                       | 0.30     | _   | _         | 0.30     | _        | _         | 0.30     | UI    |
|                                 | 31<br>V <sub>OD</sub> = 800 mV                          |                          |                         |          |     |           |          |          |           |          |       |
| Deterministic                   | REFCLK = 644.53 MHz                                     | _                        | _                       | 0.17     | _   | _         | 0.17     | _        | _         | 0.17     | UI    |
| Jitter                          | 4 (XLAUI)/<br>10 (CAUI)<br>channels in<br>Basic ×1 mode |                          |                         | <b>5</b> |     |           | J        |          |           |          |       |
| XLAUI/CAUI Rece                 | iver Jitter Tolerance                                   | : (1)                    |                         | •        |     |           |          |          |           |          |       |
| Total Jitter<br>tolerance       | Pattern = PRBS-<br>31                                   |                          | > 0.62                  |          |     | > 0.62    |          |          | _         |          | UI    |
|                                 | Jitter Frequency<br>= 40 KHz                            |                          |                         |          |     |           |          |          |           |          |       |
|                                 | Pattern = PRBS-<br>31                                   |                          | > 5                     |          |     | > 5       |          |          |           |          | UI    |
|                                 | Equalization =<br>Disabled                              |                          |                         |          |     |           |          |          |           |          |       |
| Sinusoidal Jitter               | BER = 1E-12                                             |                          |                         |          |     |           |          |          |           |          |       |
| tolerance                       | Jitter Frequency<br>≥ 4 MHz                             |                          |                         |          |     |           |          |          |           |          |       |
|                                 | Pattern = PRBS-<br>31                                   |                          | > 0.05                  |          |     | > 0.05    |          |          | _         |          | UI    |
|                                 | Equalization =<br>Disabled                              |                          |                         |          |     |           |          |          |           |          |       |
|                                 | BER = 1E-12                                             |                          |                         |          |     |           |          |          |           |          |       |
| XFI Transmitter J               | itter Generation (2)                                    | , (3)                    |                         |          |     |           |          |          |           |          |       |
|                                 | Pattern =<br>PRBS-31                                    |                          |                         |          |     |           |          |          |           |          |       |
| Total iittor at                 | Vod = 800 mV                                            |                          |                         |          |     |           |          |          |           |          |       |
| Total jitter at<br>10.3125 Gbps | REFCLK = 644.53 MHz                                     | _                        | _                       | 0.3      | _   | _         | 0.3      | _        | _         |          | UI    |
|                                 | 10 channels in<br>Basic ×1 mode                         |                          |                         |          |     |           |          |          |           |          |       |

Table 1–31. Transceiver Jitter Specifications for Protocols by Stratix IV GT Devices (Part 2 of 2)

| Symbol/                       | Canditions                                         | -1 Indus | strial Spe | ed Grad | -2 Indus | trial Spe | ed Grade | -3 Indus | ed Grade | II!A |      |
|-------------------------------|----------------------------------------------------|----------|------------|---------|----------|-----------|----------|----------|----------|------|------|
| Description                   | Conditions                                         | Min      | Тур        | Max     | Min      | Тур       | Max      | Min      | Тур      | Max  | Unit |
| OTL 4.10 (1), (3              | )                                                  |          |            |         |          |           |          |          |          |      |      |
| Total Jitter at<br>11.18 Gbps | Pattern = PRBS-<br>31                              | _        | _          | 0.30    | _        | _         | 0.30     | _        | _        | 0.30 | UI   |
| Deterministic<br>Jitter       | V <sub>OD</sub> = 800 mV<br>REFCLK =<br>698.75 MHz | _        | _          | 0.17    | _        | _         | 0.17     | _        | _        | 0.17 | UI   |
|                               | Jitter Frequency<br>= 40 KHz                       |          | ,          |         |          | ,         |          |          | ,        |      |      |
|                               | Pattern = PRBS-<br>31                              |          | > 5        |         |          | > 5       |          |          | _        |      | UI   |
|                               | Equalization = Disabled                            |          |            |         |          |           |          |          |          |      |      |
| Sinusoidal Jitter             | BER = 1E-12                                        |          |            |         |          |           |          |          |          |      |      |
| tolerance                     | Jitter Frequency<br>≥ 4 MHz                        |          |            |         |          |           |          |          |          |      |      |
|                               | Pattern = PRBS-<br>31                              |          | > 0.05     |         |          | > 0.05    |          |          | _        |      | UI   |
|                               | Equalization =<br>Disabled                         |          |            |         |          |           |          |          |          |      |      |
|                               | BER = 1E-12                                        |          |            |         |          |           |          |          |          |      |      |

#### Notes to Table 1-31:

- (1) The jitter numbers for XLAUI/CAUI are compliant to the IEEE P802.3ba specification.
- (2) Stratix IV GT transceivers are compliant to the XFI datacom transmitter jitter specifications in Table 9 of XFP Revision 4.1.
- (3) Contact Altera for board and link best practices at BER = 1E-15.

Table 1–32 lists the SFI-S transmitter jitter specifications for Stratix IV GT devices.

Table 1–32. SFI-S Transmitter Jitter Specifications for Stratix IV GT Devices (Note 1), (2)

| Symbol/Description                        | Conditions                                                                               | -1 Industrial<br>Speed Grade<br>Mean | -2 Industrial<br>Speed Grade<br>Mean | -3 Industrial<br>Speed Grade<br>Mean | Unit |
|-------------------------------------------|------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|------|
| Total Transmitter jitter at 11.3 Gbps (4) | Pattern = PRBS-31<br>Vod = 800 mV<br>REFCLK = 706.25 MHz<br>12 channels in Basic ×1 mode | 0.23 UI <i>(3)</i>                   | _                                    | _                                    | UI   |

#### Notes to Table 1-32:

- (1) Dedicated refclk pins were used to drive the input reference clocks.
- (2) The jitter numbers are valid for stated conditions only.
- (3) Two hundred channels were characterized to derive the mean transmitter jitter specification of 0.23 UI. The maximum jitter across the 200 units characterized was 0.30 UI.
- (4) Contact Altera for board and link best practices at BER = 1E-15.

## **Transceiver Datapath PCS Latency**



For more information about:

- Basic mode PCS latency, refer to Figure 1-90 through Figure 1-97 in the *Transceiver Architecture in Stratix IV Devices* chapter.
- PCIe mode PCS latency, refer to Figure 1-102 in the *Transceiver Architecture in Stratix IV Devices* chapter.
- XAUI mode PCS latency, refer to Figure 1-119 in the Transceiver Architecture in Stratix IV Devices chapter.
- GIGE mode PCS latency, refer to Figure 1-128 in the *Transceiver Architecture in Stratix IV Devices* chapter.
- SONET/SDH mode PCS latency, refer to Figure 1-136 in the Transceiver Architecture in Stratix IV Devices chapter.
- SDI mode PCS latency, refer to Figure 1-141 in the *Transceiver Architecture in Stratix IV Devices* chapter.
- (OIF) CEI PHY mode PCS latency, refer to Figure 1-143 in the *Transceiver Architecture in Stratix IV Devices* chapter.

# **Core Performance Specifications**

This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), TriMatrix, configuration, JTAG, and chip-wide reset (Dev\_CLRn) specifications.

# **Clock Tree Specifications**

Table 1–33 lists the clock tree specifications for Stratix IV devices.

Table 1–33. Clock Tree Performance for Stratix IV Devices—Preliminary

|                                    | Perfo              | rmance         |                | llm:4 |
|------------------------------------|--------------------|----------------|----------------|-------|
| Symbol                             | -2/-2× Speed Grade | -3 Speed Grade | -4 Speed Grade | Unit  |
| Global clock and<br>Regional clock | 800                | 700            | 500            | MHz   |
| Periphery clock                    | 550                | 500            | 450            | MHz   |



For the Stratix IV GT -1 and -2 speed grade specifications, refer to the  $-2/-2\times$  speed grade column. For the Stratix IV GT -3 speed grade specification, refer to the -3 speed grade column.

# **PLL Specifications**

Table 1–34 lists the Stratix IV PLL specifications when operating in both the commercial junction temperature range (0° to 85°C) and the industrial junction temperature range ( $-40^{\circ}$  to  $100^{\circ}$ C).

Table 1–34. PLL Specifications for Stratix IV Devices (Part 1 of 2)—Preliminary

| Symbol                      | Parameter                                                                                                | Min | Тур | Max     | Unit              |
|-----------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|---------|-------------------|
|                             | Input clock frequency (-2/-2x speed grade)                                                               | 5   | _   | 800 (1) | MHz               |
| f <sub>IN</sub>             | Input clock frequency (–3 speed grade)                                                                   | 5   | _   | 717 (1) | MHz               |
|                             | Input clock frequency (-4 speed grade)                                                                   | 5   |     | 717 (1) | MHz               |
| f <sub>INPFD</sub>          | Input frequency to the PFD                                                                               | 5   | _   | 325     | MHz               |
|                             | PLL VCO operating range (-2 speed grade)                                                                 | 600 | _   | 1600    | MHz               |
| f <sub>VCO</sub> (2)        | PLL VCO operating range (-3 speed grade)                                                                 | 600 | _   | 1300    | MHz               |
|                             | PLL VCO operating range (-4 speed grade)                                                                 | 600 | _   | 1300    | MHz               |
| t <sub>EINDUTY</sub>        | Input clock or external feedback clock input duty cycle                                                  | 40  | _   | 60      | %                 |
|                             | Output frequency for internal global or regional clock (-2/-2x speed grade)                              | _   | _   | 800 (3) | MHz               |
| f <sub>OUT</sub>            | Output frequency for internal global or regional clock (–3 speed grade)                                  | _   | _   | 717 (3) | MHz               |
|                             | Output frequency for internal global or regional clock (–4 speed grade)                                  | _   | _   | 717 (3) | MHz               |
|                             | Output frequency for external clock output (-2 speed grade)                                              | _   | _   | 800 (3) | MHz               |
| f <sub>OUT_EXT</sub>        | Output frequency for external clock output (–3 speed grade)                                              | _   | _   | 717 (3) | MHz               |
|                             | Output frequency for external clock output (-4 speed grade)                                              | _   | _   | 717 (3) | MHz               |
| t <sub>outduty</sub>        | Duty cycle for external clock output (when set to 50%)                                                   | 45  | 50  | 55      | %                 |
| t <sub>FCOMP</sub>          | External feedback clock compensation time                                                                | _   | _   | 10      | ns                |
| t <sub>CONFIGPLL</sub>      | Time required to reconfigure scan chain                                                                  | _   | 3.5 | _       | scancik<br>cycles |
| t <sub>CONFIGPHASE</sub>    | Time required to reconfigure phase shift                                                                 | _   | 1   | _       | scancik<br>cycles |
| f <sub>SCANCLK</sub>        | scanclk frequency                                                                                        | _   | _   | 100     | MHz               |
| t <sub>LOCK</sub>           | Time required to lock from end-of-device configuration or de-assertion of areset                         | _   | _   | 1       | ms                |
| t <sub>DLOCK</sub>          | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _   | _   | 1       | ms                |
|                             | PLL closed-loop low bandwidth                                                                            | _   | 0.3 | _       | MHz               |
| $f_{CLBW}$                  | PLL closed-loop medium bandwidth                                                                         | _   | 1.5 | _       | MHz               |
|                             | PLL closed-loop high bandwidth (8)                                                                       | _   | 4   | _       | MHz               |
| t <sub>PLL_PSERR</sub>      | Accuracy of PLL phase shift                                                                              | _   | _   | ±50     | ps                |
| t <sub>ARESET</sub>         | Minimum pulse width on the areset signal                                                                 | 10  | _   | _       | ns                |
| + (1) (5)                   | Input clock cycle to cycle jitter ( $F_{REF} \ge 100 \text{ MHz}$ )                                      | _   | _   | 0.15    | UI (p-p)          |
| t <sub>INCCJ</sub> (4), (5) | Input clock cycle to cycle jitter (F <sub>REF</sub> < 100 MHz)                                           | _   | _   | ±750    | ps (p-p)          |
| + (0)                       | Period Jitter for dedicated clock output ( $F_{OUT} \ge 100 \text{ MHz}$ )                               | _   | _   | 175     | ps (p-p)          |
| t <sub>OUTPJ_DC</sub> (6)   | Period Jitter for dedicated clock output (F <sub>OUT</sub> < 100 MHz)                                    | _   | _   | 17.5    | mUI (p-p)         |

Table 1-34. PLL Specifications for Stratix IV Devices (Part 2 of 2)—Preliminary

| Symbol                      | Parameter                                                                             | Min | Тур | Max  | Unit      |
|-----------------------------|---------------------------------------------------------------------------------------|-----|-----|------|-----------|
| t (6)                       | Cycle to Cycle Jitter for dedicated clock output $(F_{OUT} \ge 100 \text{ MHz})$      | _   | _   | 175  | ps (p-p)  |
| t <sub>OUTCCJ_DC</sub> (6)  | Cycle to Cycle Jitter for dedicated clock output (F <sub>OUT</sub> < 100 MHz)         |     | l   | 17.5 | mUI (p-p) |
| t <sub>OUTPJ_IO</sub> (6),  | Period Jitter for clock output on regular I/O $(F_{OUT} \ge 100 \text{ MHz})$         |     | _   | 600  | ps (p-p)  |
| (9)                         | Period Jitter for clock output on regular I/O (F <sub>OUT</sub> < 100 MHz)            |     | _   | 60   | mUI (p-p) |
| t <sub>OUTCCJ_IO</sub> (6), | Cycle to Cycle Jitter for clock output on regular I/O $(F_{OUT} \ge 100 \text{ MHz})$ | _   | _   | 600  | ps (p-p)  |
| (9)                         | Cycle to Cycle Jitter for clock output on regular I/O (F <sub>OUT</sub> < 100 MHz)    | _   | _   | 60   | mUI (p-p) |
| t <sub>CASC_OUTPJ_DC</sub>  | Period Jitter for dedicated clock output in cascaded PLLs $(F_{OUT} \ge 100 MHz)$     |     | _   | 250  | ps (p-p)  |
| (6), (7)                    | Period Jitter for dedicated clock output in cascaded PLLs (F <sub>OUT</sub> < 100MHz) | _   | _   | 25   | mUI (p-p) |
| f <sub>DRIFT</sub>          | Frequency drift after PFDENA is disabled for duration of 100 us                       | _   | _   | ±10  | %         |

#### Notes to Table 1-34:

- (1) This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.
- (2) The VCO frequency reported by the Quartus II software in the PLL summary section of the compilation report takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the f<sub>VCO</sub> specification.
- (3) This specification is limited by the lower of the two: I/O F<sub>MAX</sub> or F<sub>OUT</sub> of the PLL.
- (4) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source that is less than 120 ps.
- (5)  $F_{REF}$  is fIN/N when N = 1.
- (6) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in Table 1–50 on page 1–61.
- (7) The cascaded PLL specification is only applicable with the following condition:
  - A. Upstream PLL: 0.59Mhz ⊴Jpstream PLL BW < 1 MHz
  - B. Downstream PLL: Downstream PLL BW > 2 MHz
- (8) High bandwidth PLL settings are not supported in external feedback mode.
- (9) External memory interface clock output jitter specifications use a different measurement method, which is available in Table 1–48 on page 1–60.

# **DSP Block Specifications**

Table 1–35 lists the Stratix IV DSP block performance specifications.

Table 1–35. Block Performance Specifications for Stratix IV DSP Devices (Note 1)—Preliminary

|                                                | Resources<br>Used        |                          |                      |                      |      |
|------------------------------------------------|--------------------------|--------------------------|----------------------|----------------------|------|
| Mode                                           | Number of<br>Multipliers | -2/-2×<br>Speed<br>Grade | -3<br>Speed<br>Grade | –4<br>Speed<br>Grade | Unit |
| 9×9-bit multiplier                             | 1                        | 520                      | 460                  | 400                  | MHz  |
| 12×12-bit multiplier                           | 1                        | 540                      | 500                  | 440                  | MHz  |
| 18×18-bit multiplier                           | 1                        | 600                      | 550                  | 480                  | MHz  |
| 36×36-bit multiplier                           | 1                        | 480                      | 440                  | 380                  | MHz  |
| 18×18-bit multiply accumulator                 | 4                        | 490                      | 440                  | 380                  | MHz  |
| 18×18-bit multiply adder                       | 4                        | 510                      | 470                  | 410                  | MHz  |
| 18×18-bit multiply adder-signed full precision | 2                        | 490                      | 450                  | 390                  | MHz  |
| 18×18-bit multiply adder with loopback (2)     | 2                        | 390                      | 350                  | 310                  | MHz  |
| 36-bit shift (32-bit data)                     | 1                        | 490                      | 440                  | 380                  | MHz  |
| Double mode                                    | 1                        | 480                      | 440                  | 380                  | MHz  |

#### Notes to Table 1-35:

- (1) Maximum is for fully pipelined block with Round and Saturation disabled.
- (2) Maximum for loopback input registers disabled, Round and Saturation disabled, and pipeline and output registers enabled.

# **TriMatrix Memory Block Specifications**

Table 1–36 lists the Stratix IV TriMatrix memory block specifications.

Table 1–36. TriMatrix Memory Block Performance Specifications for Stratix IV Devices—Preliminary (Note 1) (Part 1 of 3)

|        |                           | Resou | rces Used           | Performance                                         |                                                |                                                |                                     |                                     |      |  |  |  |  |
|--------|---------------------------|-------|---------------------|-----------------------------------------------------|------------------------------------------------|------------------------------------------------|-------------------------------------|-------------------------------------|------|--|--|--|--|
| Memory | Mode                      | ALUTS | TriMatrix<br>Memory | -2 /-2×<br>Commercial/<br>Industrial<br>Speed Grade | -3<br>Commercial/<br>Industrial<br>Speed Grade | -4<br>Commercial/<br>Industrial<br>Speed Grade | -3 Industrial<br>Speed Grade<br>(2) | -4 Industrial<br>Speed Grade<br>(2) | Unit |  |  |  |  |
|        | Single port 64×10         | 0     | 1                   | 600                                                 | 500                                            | 450                                            | 500                                 | 450                                 | MHz  |  |  |  |  |
|        | Simple dual-port 32×20    | 0     | 1                   | 600                                                 | 500                                            | 450                                            | 500                                 | 450                                 | MHz  |  |  |  |  |
| (3)    | Simple dual-port<br>64×10 | 0     | 1                   | 600                                                 | 500                                            | 450                                            | 500                                 | 450                                 | MHz  |  |  |  |  |
|        | ROM 64×10                 | 0     | 1                   | 600                                                 | 500                                            | 450                                            | 500                                 | 450                                 | MHz  |  |  |  |  |
|        | ROM 32×20                 | 0     | 1                   | 600                                                 | 500                                            | 450                                            | 500                                 | 450                                 | MHz  |  |  |  |  |

Table 1–36. TriMatrix Memory Block Performance Specifications for Stratix IV Devices—Preliminary *(Note 1)* (Part 2 of 3)

|           |                                                                                                      | Resou | rces Used           |                                                     |                                                | Performar                                      | ıce                                 |                                     |      |
|-----------|------------------------------------------------------------------------------------------------------|-------|---------------------|-----------------------------------------------------|------------------------------------------------|------------------------------------------------|-------------------------------------|-------------------------------------|------|
| Memory    | Mode                                                                                                 | ALUTS | TriMatrix<br>Memory | -2 /-2×<br>Commercial/<br>Industrial<br>Speed Grade | -3<br>Commercial/<br>Industrial<br>Speed Grade | –4<br>Commercial/<br>Industrial<br>Speed Grade | -3 Industrial<br>Speed Grade<br>(2) | –4 Industrial<br>Speed Grade<br>(2) | Unit |
|           | Single-port<br>256×36                                                                                | 0     | 1                   | 600                                                 | 540                                            | 475                                            | 540                                 | 475                                 | MHz  |
|           | Simple dual-port<br>256×36                                                                           | 0     | 1                   | 550                                                 | 490                                            | 420                                            | 490                                 | 420                                 | MHz  |
|           | Simple dual-port<br>256×36, with the<br>read-during-write<br>option set to <b>Old</b><br><b>Data</b> | 0     | 1                   | 375                                                 | 340                                            | 300                                            | 340                                 | 300                                 | MHz  |
| М9К       | True dual port<br>512×18                                                                             | 0     | 1                   | 490                                                 | 430                                            | 370                                            | 430                                 | 370                                 | MHz  |
| Block (3) | True dual-port<br>512×18, with the<br>read-during-write<br>option set to <b>Old</b><br><b>Data</b>   | 0     | 1                   | 375                                                 | 335                                            | 290                                            | 335                                 | 290                                 | MHz  |
|           | ROM 1 Port                                                                                           | 0     | 1                   | 600                                                 | 540                                            | 475                                            | 540                                 | 475                                 | MHz  |
|           | ROM 2 Port                                                                                           | 0     | 1                   | 600                                                 | 540                                            | 475                                            | 540                                 | 475                                 | MHz  |
|           | Min Pulse Width (clock high time)                                                                    | _     | _                   | 750                                                 | 800                                            | 850                                            | 800                                 | 850                                 | ps   |
|           | Min Pulse Width (clock low time)                                                                     | _     | _                   | 500                                                 | 625                                            | 690                                            | 625                                 | 690                                 | ps   |

Table 1–36. TriMatrix Memory Block Performance Specifications for Stratix IV Devices—Preliminary (Note 1) (Part 3 of 3)

|                |                                                                                                     | Resou | rces Used           |                                                     |                                                | Performar                                      | ıce                                 |                                     |      |
|----------------|-----------------------------------------------------------------------------------------------------|-------|---------------------|-----------------------------------------------------|------------------------------------------------|------------------------------------------------|-------------------------------------|-------------------------------------|------|
| Memory         | Mode                                                                                                | ALUTS | TriMatrix<br>Memory | -2 /-2×<br>Commercial/<br>Industrial<br>Speed Grade | -3<br>Commercial/<br>Industrial<br>Speed Grade | –4<br>Commercial/<br>Industrial<br>Speed Grade | –3 Industrial<br>Speed Grade<br>(2) | –4 Industrial<br>Speed Grade<br>(2) | Unit |
|                | Single-port<br>2K×72                                                                                | 0     | 1                   | 475                                                 | 440                                            | 380                                            | 400                                 | 350                                 | MHz  |
|                | Simple dual-port<br>2K×72                                                                           | 0     | 1                   | 465                                                 | 435                                            | 385                                            | 375                                 | 325                                 | MHz  |
|                | Simple dual-port<br>2K×72, with the<br>read-during-write<br>option set to <b>Old</b><br><b>Data</b> | 0     | 1                   | 260                                                 | 240                                            | 205                                            | 225                                 | 200                                 | MHz  |
|                | Simple dual-port<br>2K×64 (with ECC)                                                                | 0     | 1                   | 335                                                 | 300                                            | 255                                            | 295                                 | 250                                 | MHz  |
| M144K<br>Block | True dual-port<br>4K×36                                                                             | 0     | 1                   | 400                                                 | 375                                            | 330                                            | 350                                 | 310                                 | MHz  |
| (3)            | True dual-port<br>4K×36, with the<br>read-during-write<br>option set to <b>Old</b><br><b>Data</b>   | 0     | 1                   | 245                                                 | 230                                            | 205                                            | 225                                 | 200                                 | MHz  |
|                | ROM 1 Port                                                                                          | 0     | 1                   | 540                                                 | 500                                            | 435                                            | 450                                 | 420                                 | MHz  |
|                | ROM 2 Port                                                                                          | 0     | 1                   | 500                                                 | 465                                            | 400                                            | 425                                 | 400                                 | MHz  |
|                | Min Pulse Width (clock high time)                                                                   | _     | _                   | 700                                                 | 755                                            | 860                                            | 860                                 | 950                                 | ps   |
|                | Min Pulse Width (clock low time)                                                                    | _     | _                   | 500                                                 | 625                                            | 690                                            | 690                                 | 690                                 | ps   |

#### Notes to Table 1-36:

- (1) To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to 50% output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes.
- (2) This is only applicable to the Stratix IV E and GX devices.
- (3) When you use the error detection CRC feature, there is no degradation in  $F_{MAX}$ .



For the Stratix IV GT -1 and -2 speed grade specifications, refer to the  $-2/-2\times$  speed grade column. For the Stratix IV GT -3 speed grade specification, refer to the -3 speed grade column.

## **Configuration and JTAG Specifications**

Table 1–37 lists the Stratix IV configuration mode specifications.

Table 1–37. Configuration Mode Specifications for Stratix IV Devices—Preliminary

| Programming Mode                   |     | Unit |     |       |
|------------------------------------|-----|------|-----|-------|
| Programming Mode                   | Min | Тур  | Max | Ullit |
| Passive serial                     | _   | _    | 125 | MHz   |
| Fast passive parallel (1)          | _   | _    | 125 | MHz   |
| Fast active serial                 | 17  | 26   | 40  | MHz   |
| Remote update only in fast AS mode | 4.3 | 5.3  | 10  | MHz   |

#### Note to Table 1-37:

Table 1–38 lists the JTAG timing parameters and values for Stratix IV devices.

Table 1–38. JTAG Timing Parameters and Values for Stratix IV Devices—Preliminary

| Symbol                  | Description                              | Min | Max    | Unit |
|-------------------------|------------------------------------------|-----|--------|------|
| t <sub>JCP</sub>        | TCK clock period                         | 30  | _      | ns   |
| t <sub>JCH</sub>        | TCK clock high time                      | 14  | _      | ns   |
| t <sub>JCL</sub>        | TCK clock low time                       | 14  | _      | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time                 | 1   | _      | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time                 | 3   | _      | ns   |
| t <sub>JPH</sub>        | JTAG port hold time                      | 5   | _      | ns   |
| t <sub>JPCO</sub>       | JTAG port clock to output                | _   | 11 (1) | ns   |
| t <sub>JPZX</sub>       | JTAG port high impedance to valid output | _   | 14 (1) | ns   |
| t <sub>JPXZ</sub>       | JTAG port valid output to high impedance | _   | 14 (1) | ns   |

#### Note to Table 1-38:

### **Temperature Sensing Diode Specifications**

Table 1–39 lists the specifications for the Stratix IV temperature sensing diode.

Table 1–39. External Temperature Sensing Diode Specifications—Preliminary

| Description                              | Min | Тур | Max   | Unit |
|------------------------------------------|-----|-----|-------|------|
| I <sub>bias</sub> , diode source current | 8   | _   | 500   | μΑ   |
| V <sub>bias</sub> , voltage across diode | 0.3 | _   | 0.9   | V    |
| Series resistance                        | _   | _   | < 5   | Ω    |
| Diode ideality factor                    | _   | _   | 1.030 | _    |

<sup>(1)</sup> This denotes the maximum frequency supported in the FPP configuration scheme. The frequency supported for each device may vary depending on device density. For more information, refer to the *Configuration, Design* Security, and Remote System Upgrades in Stratix IV Devices chapter.

<sup>(1)</sup> A 1 ns adder is required for each  $V_{CCIO}$  voltage step down from 3.0 V. For example,  $t_{JPCO}$  = 12 ns if  $V_{CCIO}$  of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V.

## Chip-Wide Reset (Dev\_CLRn) Specifications

Table 1–40 lists the specifications for the Stratix IV chip-wide reset (Dev\_CLRn).

Table 1-40. Chip-Wide Reset (DEV\_CLRn) Specifications

| Description | Min | Тур | Max | Unit |
|-------------|-----|-----|-----|------|
| Dev_CLRn    | 500 | _   | _   | μ\$  |

# **Periphery Performance**

This section describes periphery performance, including high-speed I/O and external memory interface.

I/O performance supports several system interfaces, such as the LVDS high-speed I/O interface, external memory interface, and the PCI/PCI-X bus interface. General-purpose I/O standards such as 3.3-, 2.5-, 1.8-, and 1.5-LVTTL/LVCMOS are capable of typical 167 MHz and 1.2 LVCMOS at 100 MHz interfacing frequency with 10 pF load.



Actual achievable frequency depends on design- and system-specific factors. You must perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

## **High-Speed I/O Specification**

Table 1–41 lists the high-speed I/O timing for Stratix IV devices.

Table 1–41. High-Speed I/O Specifications (Note 1), (2), (10) (Part 1 of 3)—Preliminary

| Symbol                                                                                 | Conditions                           | -2/-2× Speed Grade |     |                   | –3 Speed Grade |     |                   | -4  | Unit |                   |       |
|----------------------------------------------------------------------------------------|--------------------------------------|--------------------|-----|-------------------|----------------|-----|-------------------|-----|------|-------------------|-------|
| Зунион                                                                                 | Collultions                          | Min                | Тур | Max               | Min            | Тур | Max               | Min | Тур  | Max               | UIIIL |
| f <sub>HSCLK_in</sub> (input<br>clock frequency)<br>True Differential I/O<br>Standards | Clock boost factor W = 1 to 40 $(3)$ | 5                  | _   | 800               | 5              | _   | 717               | 5   | _    | 717               | MHz   |
| f <sub>HSCLK_in</sub> (input<br>clock frequency)<br>Single Ended I/O<br>Standards (9)  | Clock boost factor W = 1 to 40       | 5                  | _   | 800               | 5              | _   | 717               | 5   | _    | 717               | MHz   |
| f <sub>HSCLK_in</sub> (input<br>clock frequency)<br>Single Ended I/O<br>Standards (10) | Clock boost factor W = 1 to 40       | 5                  | _   | 520               | 5              | _   | 420               | 5   | _    | 420               | MHz   |
| f <sub>HSCLK_OUT</sub> (output clock frequency)                                        | _                                    | 5                  | _   | 800<br><i>(7)</i> | 5              | _   | 717<br><i>(7)</i> | 5   | _    | 717<br><i>(7)</i> | MHz   |

Table 1-41. High-Speed I/O Specifications (Note 1), (2), (10) (Part 2 of 3)—Preliminary

| Comb at                                                                                                              | Conditions                                                                             | -2/-2 | × Spee | d Grade | -3  | Speed ( | Grade | -4  | Unit |      |      |
|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------|--------|---------|-----|---------|-------|-----|------|------|------|
| Symbol                                                                                                               | Conditions                                                                             | Min   | Тур    | Max     | Min | Тур     | Max   | Min | Тур  | Max  | Unit |
| Transmitter                                                                                                          |                                                                                        |       |        |         |     | •       |       |     | •    |      | •    |
|                                                                                                                      | SERDES factor J = 3 to 10 (8)                                                          | (4)   | _      | 1600    | (4) | _       | 1250  | (4) | _    | 1250 | Mbps |
| True Differential I/O<br>Standards - f <sub>HSDR</sub>                                                               | SERDES factor J = 2,<br>Uses DDR Registers                                             | (4)   | _      | (4)     | (4) | _       | (4)   | (4) | _    | (4)  | Mbps |
| (data rate)                                                                                                          | SERDES factor J = 1,<br>Uses an SDR Register                                           | (4)   | _      | (4)     | (4) | _       | (4)   | (4) | _    | (4)  | Mbps |
| Emulated Differential I/O Standards with Three External Output Resistor Networks - f <sub>HSDR</sub> (data rate) (5) | SERDES factor J = 4 to 10                                                              | (4)   | _      | 1250    | (4) | _       | 1152  | (4) | _    | 800  | Mbps |
| Emulated Differential I/O Standards with One External Output Resistor - f <sub>HSDR</sub> (data rate)                |                                                                                        | (4)   | _      | 311     | (4) | _       | 200   | (4) | _    | 200  | Mbps |
| t <sub>x Jitter</sub> - True<br>Differential I/O                                                                     | Total Jitter for Data Rate,<br>600 Mbps to 1.6 Gbps                                    | _     | _      | 160     | _   | _       | 160   | _   | _    | 160  | ps   |
| Standards                                                                                                            | Total Jitter for Data Rate,<br>< 600 Mbps                                              | _     | _      | 0.1     | _   | _       | 0.1   | _   | _    | 0.1  | UI   |
| t <sub>x Jitter</sub> - Emulated<br>Differential I/O                                                                 | Total Jitter for Data Rate,<br>600 Mbps to 1.25 Gbps                                   | _     | _      | 300     |     | _       | 300   | _   | _    | 325  | ps   |
| Standards with<br>Three External<br>Output Resistor<br>Network                                                       | Total Jitter for Data Rate<br>< 600 Mbps                                               | _     | _      | 0.2     | _   | _       | 0.2   | _   | _    | 0.25 | UI   |
| t <sub>x Jitter</sub> - Emulated<br>Differential I/O<br>Standards with One<br>External Output<br>Resistor Network    | _                                                                                      | _     | _      | 0.125   | _   | _       | 0.15  | _   | _    | 0.15 | UI   |
| t <sub>DUTY</sub>                                                                                                    | Tx output clock duty cycle for both True and Emulated Differential I/O Standards       | 45    | 50     | 55      | 45  | 50      | 55    | 45  | 50   | 55   | %    |
|                                                                                                                      | True Differential I/O Standards                                                        | _     | _      | 160     | _   | _       | 200   |     | L-   | 200  | ps   |
| t <sub>rise &amp;</sub> t <sub>fall</sub>                                                                            | Emulated Differential I/O<br>Standards with Three External<br>Output Resistor Networks | _     | _      | 250     | _   | _       | 250   | _   | _    | 300  | ps   |
| THOSE OF THE                                                                                                         | Emulated Differential I/O<br>Standards with One External<br>Output Resistor            | _     | _      | 460     | _   | _       | 500   | _   | _    | 500  | ps   |

Table 1-41. High-Speed I/O Specifications (Note 1), (2), (10) (Part 2 of 3)—Preliminary

| Ok-al                                                                                                                | 0                                                                                      | -2/-2 | × Spee | d Grade | -3  | Speed ( | Grade | -4  | Speed ( | irade |      |
|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------|--------|---------|-----|---------|-------|-----|---------|-------|------|
| Symbol                                                                                                               | Conditions                                                                             | Min   | Тур    | Max     | Min | Тур     | Max   | Min | Тур     | Max   | Unit |
| Transmitter                                                                                                          |                                                                                        |       |        |         |     |         |       |     |         |       |      |
|                                                                                                                      | SERDES factor J = 3 to 10 (8)                                                          | (4)   | _      | 1600    | (4) | _       | 1250  | (4) | _       | 1250  | Mbps |
| True Differential I/O<br>Standards - f <sub>HSDR</sub>                                                               | SERDES factor J = 2,<br>Uses DDR Registers                                             | (4)   | _      | (4)     | (4) | _       | (4)   | (4) | _       | (4)   | Mbps |
| (data rate)                                                                                                          | SERDES factor J = 1,<br>Uses an SDR Register                                           | (4)   | _      | (4)     | (4) | _       | (4)   | (4) | _       | (4)   | Mbps |
| Emulated Differential I/O Standards with Three External Output Resistor Networks - f <sub>HSDR</sub> (data rate) (5) | SERDES factor J = 4 to 10                                                              | (4)   | _      | 1250    | (4) | _       | 1152  | (4) | _       | 800   | Mbps |
| Emulated Differential I/O Standards with One External Output Resistor - f <sub>HSDR</sub> (data rate)                |                                                                                        | (4)   | _      | 311     | (4) | _       | 200   | (4) | _       | 200   | Mbps |
| t <sub>x Jitter</sub> - True<br>Differential I/O                                                                     | Total Jitter for Data Rate,<br>600 Mbps to 1.6 Gbps                                    | _     | _      | 160     | _   | _       | 160   | _   | _       | 160   | ps   |
| Standards                                                                                                            | Total Jitter for Data Rate,<br>< 600 Mbps                                              | _     | _      | 0.1     | _   | _       | 0.1   | _   | _       | 0.1   | UI   |
| t <sub>x Jitter</sub> - Emulated<br>Differential I/O                                                                 | Total Jitter for Data Rate,<br>600 Mbps to 1.25 Gbps                                   | _     | _      | 300     | _   | _       | 300   | _   | _       | 325   | ps   |
| Standards with<br>Three External<br>Output Resistor<br>Network                                                       | Total Jitter for Data Rate<br>< 600 Mbps                                               | _     | _      | 0.2     | _   | _       | 0.2   | _   | _       | 0.25  | UI   |
| t <sub>x Jitter</sub> - Emulated<br>Differential I/O<br>Standards with One<br>External Output<br>Resistor Network    | _                                                                                      | _     | _      | 0.125   | _   | _       | 0.15  | _   | _       | 0.15  | UI   |
| t <sub>DUTY</sub>                                                                                                    | Tx output clock duty cycle for both True and Emulated Differential I/O Standards       | 45    | 50     | 55      | 45  | 50      | 55    | 45  | 50      | 55    | %    |
|                                                                                                                      | True Differential I/O Standards                                                        |       | _      | 160     |     | _       | 200   |     | _       | 200   | ps   |
| t <sub>rise &amp;</sub> t <sub>fall</sub>                                                                            | Emulated Differential I/O<br>Standards with Three External<br>Output Resistor Networks | _     | _      | 250     | _   | _       | 250   | _   | _       | 300   | ps   |
| THISE & TALL                                                                                                         | Emulated Differential I/O<br>Standards with One External<br>Output Resistor            | _     | _      | 460     | _   | _       | 500   | _   | _       | 500   | ps   |

Table 1-41. High-Speed I/O Specifications (Note 1), (2), (10) (Part 2 of 3)—Preliminary

| Comb at                                                                                                              | Conditions                                                                             | -2/-2 | × Spee | d Grade | -3  | Speed ( | Grade | -4  | Speed ( | Grade | 11 !* |
|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------|--------|---------|-----|---------|-------|-----|---------|-------|-------|
| Symbol                                                                                                               | Conditions                                                                             | Min   | Тур    | Max     | Min | Тур     | Max   | Min | Тур     | Max   | Unit  |
| Transmitter                                                                                                          |                                                                                        |       |        |         |     | •       |       |     | •       |       | •     |
|                                                                                                                      | SERDES factor J = 3 to 10 (8)                                                          | (4)   | _      | 1600    | (4) | _       | 1250  | (4) | _       | 1250  | Mbps  |
| True Differential I/O<br>Standards - f <sub>HSDR</sub>                                                               | SERDES factor J = 2,<br>Uses DDR Registers                                             | (4)   | _      | (4)     | (4) | _       | (4)   | (4) | _       | (4)   | Mbps  |
| (data rate)                                                                                                          | SERDES factor J = 1,<br>Uses an SDR Register                                           | (4)   | _      | (4)     | (4) | _       | (4)   | (4) | _       | (4)   | Mbps  |
| Emulated Differential I/O Standards with Three External Output Resistor Networks - f <sub>HSDR</sub> (data rate) (5) | SERDES factor J = 4 to 10                                                              | (4)   | _      | 1250    | (4) | _       | 1152  | (4) | _       | 800   | Mbps  |
| Emulated Differential I/O Standards with One External Output Resistor - f <sub>HSDR</sub> (data rate)                | mulated ifferential I/O tandards with One kternal Output esistor - f <sub>HSDR</sub>   |       | _      | 311     | (4) | _       | 200   | (4) | _       | 200   | Mbps  |
| t <sub>x Jitter</sub> - True<br>Differential I/O                                                                     | Total Jitter for Data Rate,<br>600 Mbps to 1.6 Gbps                                    | _     | _      | 160     | _   | _       | 160   | _   | _       | 160   | ps    |
| Standards                                                                                                            | Total Jitter for Data Rate,<br>< 600 Mbps                                              | _     | _      | 0.1     | _   | _       | 0.1   | _   | _       | 0.1   | UI    |
| t <sub>x Jitter</sub> - Emulated<br>Differential I/O                                                                 | Total Jitter for Data Rate,<br>600 Mbps to 1.25 Gbps                                   | _     | _      | 300     |     | _       | 300   | _   | _       | 325   | ps    |
| Standards with<br>Three External<br>Output Resistor<br>Network                                                       | Total Jitter for Data Rate<br>< 600 Mbps                                               | _     | _      | 0.2     | _   | _       | 0.2   | _   | _       | 0.25  | UI    |
| t <sub>x Jitter</sub> - Emulated<br>Differential I/O<br>Standards with One<br>External Output<br>Resistor Network    | _                                                                                      | _     | _      | 0.125   | _   | _       | 0.15  | _   | _       | 0.15  | UI    |
| t <sub>DUTY</sub>                                                                                                    | Tx output clock duty cycle for both True and Emulated Differential I/O Standards       | 45    | 50     | 55      | 45  | 50      | 55    | 45  | 50      | 55    | %     |
|                                                                                                                      | True Differential I/O Standards                                                        | _     | _      | 160     | _   | _       | 200   |     | L-      | 200   | ps    |
| t <sub>rise &amp;</sub> t <sub>fall</sub>                                                                            | Emulated Differential I/O<br>Standards with Three External<br>Output Resistor Networks | _     | _      | 250     | _   | _       | 250   | _   | _       | 300   | ps    |
|                                                                                                                      | Emulated Differential I/O<br>Standards with One External<br>Output Resistor            | _     | _      | 460     | _   | _       | 500   | _   | _       | 500   | ps    |

Table 1–41. High-Speed I/O Specifications (Note 1), (2), (10) (Part 3 of 3)—Preliminary

| Cumbal                                                                   | Conditions                                   | -2/-2 | × Spee | d Grade | −3 Speed Grade |     |       | –4 Speed Grade |     |       | Unit     |
|--------------------------------------------------------------------------|----------------------------------------------|-------|--------|---------|----------------|-----|-------|----------------|-----|-------|----------|
| Symbol                                                                   | Conditions                                   | Min   | Тур    | Max     | Min            | Тур | Max   | Min            | Тур | Max   | Unit     |
|                                                                          | True Differential I/O Standards              | _     | _      | 100     | _              | _   | 100   | _              | _   | 100   | ps       |
| TCCS                                                                     | Emulated Differential I/o<br>Standards       | _     | _      | 250     | _              | _   | 250   | _              | _   | 250   | ps       |
| Receiver                                                                 |                                              |       |        |         |                |     |       |                |     |       |          |
| True Differential I/O<br>Standards -<br>f <sub>HSDRDPA</sub> (data rate) | SERDES factor J = 3 to 10                    | 150   | _      | 1600    | 150            | _   | 1250  | 150            | _   | 1250  | Mbps     |
|                                                                          | SERDES factor J = 3 to 10                    | (4)   | _      | (4)     | (4)            | _   | (4)   | (4)            | _   | (4)   | Mbps     |
| f <sub>HSDR</sub> (data rate)                                            | SERDES factor J = 2,<br>Uses DDR Registers   | (4)   | _      | (4)     | (4)            | _   | (4)   | (4)            | _   | (4)   | Mbps     |
|                                                                          | SERDES factor J = 1,<br>Uses an SDR Register | (4)   | _      | (4)     | (4)            | _   | (4)   | (4)            | _   | (4)   | Mbps     |
| DPA Mode                                                                 |                                              |       |        |         |                |     |       |                |     |       |          |
| DPA run length                                                           | _                                            | _     | _      | 10000   | _              | _   | 10000 | _              | _   | 10000 | UI       |
| Soft CDR mode                                                            |                                              | •     | •      |         |                |     |       | •              | •   |       |          |
| Soft-CDR PPM tolerance                                                   | _                                            | _     | _      | 300     | _              | _   | 300   | _              | _   | 300   | ±<br>PPM |
| Non DPA Mode                                                             | Non DPA Mode                                 |       |        |         |                |     |       |                |     |       |          |
| Sampling Window                                                          | _                                            | _     | _      | 300     | _              | _   | 300   | _              | _   | 300   | ps       |

#### Notes to Table 1-41:

- (1) When J = 3 to 10, use the serializer/deserializer (SERDES) block.
- (2) When J = 1 or 2, bypass the SERDES block.
- (3) Clock Boost Factor (W) is the ratio between input data rate to the input clock rate.
- (4) The minimum and maximum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.
- (5) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin.
- (6) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and the receiver sampling margin to determine the maximum data rate supported.
- (7) This is achieved by using the LVDS and DPA clock network.
- (8) If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps.
- (9) This only applies to DPA and soft-CDR modes.
- (10) This only applies to LVDS source synchronous mode.



For the Stratix IV GT -1 and -2 speed grade specifications, refer to the  $-2/-2\times$  speed grade column. For the Stratix IV GT -3 speed grade specification, refer to the -3 speed grade column.

Table 1–42 lists the DPA lock time specifications for Stratix IV ES devices.

Table 1-42. DPA Lock Time Specifications—Stratix IV ES Devices Only (Note 1), (2), (3)

| Standard           | Training Pattern                        | Number of Data<br>Transitions in<br>one repetition<br>of training<br>pattern | Number of repetitions per 256 data transitions (4) | Condition                                           | Maximum                                             |
|--------------------|-----------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|
| SPI-4              | 00000000001111111111                    | 2                                                                            | 128                                                | without DPA PLL calibration                         | 256 data transitions                                |
| 3114               | 000000000000000000000000000000000000000 |                                                                              | with DPA PLL calibration                           | 3x256 data transitions + 2x96 slow clock cycles (5) |                                                     |
|                    | 00001111                                | 2                                                                            | 128                                                | without DPA PLL calibration                         | 256 data transitions                                |
| David I David I /O | 00001111                                | 2                                                                            | 120                                                | with DPA PLL calibration                            | 3x256 data transitions + 2x96 slow clock cycles (5) |
| Parallel Rapid I/O | 10010000                                | 4                                                                            | 64                                                 | without DPA PLL calibration                         | 256 data transitions                                |
|                    | 10010000                                | 4                                                                            | 04                                                 | with DPA PLL calibration                            | 3x256 data transitions + 2x96 slow clock cycles (5) |
|                    | 10101010                                | 8                                                                            | 32                                                 | without DPA PLL calibration                         | 256 data transitions                                |
| Miggellangous      | 10101010                                | O                                                                            | 32                                                 | with DPA PLL calibration                            | 3x256 data transitions + 2x96 slow clock cycles (5) |
| Miscellaneous      | 01010101                                | 8                                                                            | 32                                                 | without DPA PLL calibration                         | 256 data transitions                                |
|                    | 01010101                                | 0                                                                            | 32                                                 | with DPA PLL calibration                            | 3x256 data transitions + 2x96 slow clock cycles (5) |

#### Notes to Table 1-42:

- (1) The DPA lock time is for one channel.
- (2) One data transition is defined as a 0-to-1 or 1-to-0 transition.
- (3) The DPA lock time applies to both commercial and industrial grade.
- (4) This is the number of repetition for the stated training pattern to achieve 256 data transitions.
- (5) Slow clock = Data rate (Mbps)/Deserialization factor.

Figure 1–4 shows the DPA lock time specifications with DPA PLL calibration enabled.

Figure 1-4. DPA Lock Time Specification with DPA PLL Calibration Enabled



Table 1-43 lists the DPA lock time specifications for Stratix IV GX and GT devices.

Table 1-43. DPA Lock Time Specifications—Stratix IV GX and GT Devices Only (Note 1), (2), (3)

| Standard           | Training Pattern     | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of Repetitions per 256 Data Transitions (4) | Maximum              |
|--------------------|----------------------|-------------------------------------------------------------------------------|----------------------------------------------------|----------------------|
| SPI-4              | 00000000001111111111 | 2                                                                             | 128                                                | 640 data transitions |
| Parallel Rapid I/O | 00001111             | 2                                                                             | 128                                                | 640 data transitions |
| Faranei Napiu 170  | 10010000             | 4                                                                             | 64                                                 | 640 data transitions |
| Miscellaneous      | 10101010             | 8                                                                             | 32                                                 | 640 data transitions |
| IVIISCEIIAIIEUUS   | 01010101             | 8                                                                             | 32                                                 | 640 data transitions |

#### Notes to Table 1-43:

- (1) The DPA lock time is for one channel.
- (2) One data transition is defined as a 0-to-1 or 1-to-0 transition.
- (3) The DPA lock time stated in the table applies to both commercial and industrial grade.
- (4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

Figure 1–5 shows the LVDS soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate equal to or higher than 1.25 Gbps. Table 1–44 lists this information in table form.

Figure 1–5. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate Equal to or Higher Than 1.25 Gbps



Table 1–44 lists the LVDS soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate equal to or higher than 1.25 Gbps.

Table 1–44. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate Equal to or Higher than 1.25 Gbps

| Jitter Fre | quency (Hz) | Sinusoidal Jitter (UI) |
|------------|-------------|------------------------|
| F1         | 10,000      | 25.000                 |
| F2         | 17,565      | 25.000                 |
| F3         | 1,493,000   | 0.350                  |
| F4         | 50,000,000  | 0.350                  |

Figure 1–6 shows the LVDS soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate less than 1.25 Gbps.

Figure 1-6. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate Less than 1.25 Gbps



## **DLL and DQS Logic Block Specifications**

Table 1–45 lists the DLL frequency range specifications for Stratix IV devices.

Table 1-45. DLL Frequency Range Specifications for Stratix IV Devices—Preliminary (Part 1 of 2)

| Eromuonov         | Frequ                 | uency Range (M    | Hz)               |                        | DOC Dolow Buffor                    | Number of<br>Delay<br>Chains |  |
|-------------------|-----------------------|-------------------|-------------------|------------------------|-------------------------------------|------------------------------|--|
| Frequency<br>Mode | -2/-2×<br>Speed Grade | -3<br>Speed Grade | -4<br>Speed Grade | Available Phase Shift  | DQS Delay Buffer<br>Mode <i>(1)</i> |                              |  |
| 0                 | 90-140                | 90-130            | 90-120            | 22.5°, 45°, 67.5°, 90° | Low                                 | 16                           |  |
| 1                 | 120-180               | 120-170           | 120-160           | 30°, 60°, 90°, 120°    | Low                                 | 12                           |  |
| 2                 | 150-220               | 150-210           | 150-200           | 36°, 72°, 108°, 144°   | Low                                 | 10                           |  |
| 3                 | 180-280               | 180-260           | 180-240           | 45°, 90°,135°, 180°    | Low                                 | 8                            |  |
| 4                 | 240-350               | 240-320           | 240-290           | 30°, 60°, 90°, 120°    | High                                | 12                           |  |
| 5                 | 290-430               | 290-380           | 290-360           | 36°, 72°, 108°, 144°   | High                                | 10                           |  |
| 6                 | 360-540               | 360-450           | 360-450           | 45°, 90°, 135°, 180°   | High                                | 8                            |  |

Table 1–45. DLL Frequency Range Specifications for Stratix IV Devices—Preliminary (Part 2 of 2)

| Frequency | Frequ                 | uency Range (M    | Hz)               |                       | DQS Delay Buffer | Number of       |  |
|-----------|-----------------------|-------------------|-------------------|-----------------------|------------------|-----------------|--|
| Mode      | -2/-2×<br>Speed Grade | -3<br>Speed Grade | -4<br>Speed Grade | Available Phase Shift | Mode (1)         | Delay<br>Chains |  |
| 7         | 470-700               | 470-630           | 470-590           | 60°, 120°, 180°, 240° | High             | 6               |  |

#### Note to Table 1-45:

(1) Low indicates a 6-bit DQS delay setting; high indicates a 5-bit DQS delay setting.



For the Stratix IV GT -1 and -2 speed grade specifications, refer to the  $-2/-2\times$  speed grade column. For the Stratix IV GT -3 speed grade specification, refer to the -3 speed grade column.

Table 1–46 lists the DQS phase offset delay per stage for Stratix IV devices.

Table 1–46. DQS Phase Offset Delay Per Setting for Stratix IV Devices (Note 1), (2), (3)

| Speed Grade | Min | Max | Unit |
|-------------|-----|-----|------|
| -2/-2×      | 7   | 13  | ps   |
| -3          | 7   | 15  | ps   |
| -4          | 7   | 16  | ps   |

#### Notes to Table 1-46:

- (1) The valid settings for phase offset are -64 to +63 for frequency modes 0 to 3 and -32 to +31 for frequency modes 4 to 6.
- (2) The typical value equals the average of the minimum and maximum values.
- (3) The delay settings are linear, with a cumulative delay variation of 40 ps for all speed grades. For example, when using a -2 speed grade and applying a 10 phase offset settings to a 90° phase shift at 400 MHz, the expected average cumulative delay is [625 ps + (10 × 10.5 ps) ± 20 ps] = 730 ps ± 20 ps.



For the Stratix IV GT -1 and -2 speed grade specifications, refer to the  $-2/-2\times$  speed grade column. For the Stratix IV GT -3 speed grade specification, refer to the -3 speed grade column.

Table 1–47 lists the DQS phase shift error for Stratix IV devices.

Table 1–47. DQS Phase Shift Error Specification for DLL-Delayed Clock ( $t_{DQS\_PSERR}$ ) for Stratix IV Devices (Note 1)

| Number of DQS Delay<br>Buffer | -2/-2X<br>Speed Grade | -3<br>Speed Grade | –4<br>Speed Grade | Unit |
|-------------------------------|-----------------------|-------------------|-------------------|------|
| 1                             | 26                    | 28                | 30                | ps   |
| 2                             | 52                    | 56                | 60                | ps   |
| 3                             | 78                    | 84                | 90                | ps   |
| 4                             | 104                   | 112               | 120               | ps   |

#### Note to Table 1-47:

(1) This error specification is the absolute maximum and minimum error. For example, skew on three DQS delay buffers in a -2/-2x speed grade is ± 78 ps or ± 39 ps.



For the Stratix IV GT -1 and -2 speed grade specifications, refer to the  $-2/-2\times$  speed grade column. For the Stratix IV GT -3 speed grade specification, refer to the -3 speed grade column.

Table 1–48 lists the memory output clock jitter specifications for Stratix IV devices.

Table 1–48. Memory Output Clock Jitter Specification for Stratix IV Devices (Note 1), (2), (3)

| Parameter                    | Clock<br>Network | Symbol                 | _    | -2X<br>Grade |       | 3<br>Grade | Speed | -    | Unit |
|------------------------------|------------------|------------------------|------|--------------|-------|------------|-------|------|------|
|                              | NELWUIK          |                        | Min  | Max          | Min   | Max        | Min   | Max  |      |
| Clock period jitter          | Regional         | t <sub>JIT(per)</sub>  | -50  | 50           | -55   | 55         | -55   | 55   | ps   |
| Cycle-to-cycle period jitter | Regional         | t <sub>JIT(cc)</sub>   | -100 | 100          | -110  | 110        | -110  | 110  | ps   |
| Duty cycle jitter            | Regional         | t <sub>JIT(duty)</sub> | -50  | 50           | -82.5 | 82.5       | -82.5 | 82.5 | ps   |
| Clock period jitter          | Global           | t <sub>JIT(per)</sub>  | -75  | 75           | -82.5 | 82.5       | -82.5 | 82.5 | ps   |
| Cycle-to-cycle period jitter | Global           | t <sub>JIT(cc)</sub>   | -150 | 150          | -165  | 165        | -165  | 165  | ps   |
| Duty cycle jitter            | Global           | t <sub>JIT(duty)</sub> | -75  | 75           | -90   | 90         | -90   | 90   | ps   |

#### Notes to Table 1-48:

- (1) The memory output clock jitter measurements are for 200 consecutive clock cycles, as specified in the JEDEC DDR2/DDR3 SDRAM standard.
- (2) The clock jitter specification applies to memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a regional or global clock network as specified. Altera recommends using regional clock networks whenever possible.
- (3) The memory output clock jitter stated in Table 1–48 is applicable when an input jitter of 30 ps is applied.



For the Stratix IV GT -1 and -2 speed grade specifications, refer to the  $-2/-2\times$  speed grade column. For the Stratix IV GT -3 speed grade specification, refer to the -3 speed grade column.

# **OCT Calibration Block Specifications**

Table 1–49 lists the OCT calibration block specifications for Stratix IV devices.

Table 1-49. OCT Calibration Block Specifications for Stratix IV Devices

| Symbol                | Description                                                                                                                                                 | Min | Тур  | Max | Unit   |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK             | Clock required by OCT calibration blocks                                                                                                                    | _   | _    | 20  | MHz    |
| T <sub>OCTCAL</sub>   | Number of OCTUSRCLK clock cycles required for OCT $\rm R_{\rm S}/\rm R_{\rm T}$ calibration                                                                 | _   | 1000 | _   | Cycles |
| T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for OCT code to shift out                                                                                         | _   | 28   | _   | Cycles |
| T <sub>RS_RT</sub>    | Time required between the ${\tt dyn\_term\_ctrl}$ and oe signal transitions in a bidirectional I/O buffer to dynamically switch between OCT $R_S$ and $R_T$ | _   | 2.5  | _   | ns     |

## **Duty Cycle Distortion (DCD) Specifications**

Table 1-50 lists the worst-case DCD for Stratix IV devices.

Table 1-50. Worst-Case DCD on Stratix IV I/O Pins

| Symbol            | _   | /–2×<br>d Grade | l   | -3<br>I Grade |     | -4<br>I Grade | Unit |
|-------------------|-----|-----------------|-----|---------------|-----|---------------|------|
| -                 | Min | Max             | Min | Max           | Min | Max           |      |
| Output Duty Cycle | 45  | 55              | 45  | 55            | 45  | 55            | %    |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O Timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.



The Excel-based I/O Timing spreadsheet is downloadable from the Literature: Stratix IV Devices webpage.

# **Programmable IOE Delay**

Table 1–51 lists the Stratix IV IOE programmable delay settings.

Table 1-51. IOE Programmable Delay for Stratix IV Devices

| Parameter (1) | Available<br>Settings | Min Offset | Fast Model |                | Slow Model |       |       |       |       |      |
|---------------|-----------------------|------------|------------|----------------|------------|-------|-------|-------|-------|------|
|               |                       |            | Industrial | Commercial (3) | C2 (3)     | C3    | C4    | 13    | 14    | Unit |
| D1            | 16                    | 0          | 0.462      | 0.505          | 0.732      | 0.795 | 0.857 | 0.801 | 0.864 | ns   |
| D2            | 8                     | 0          | 0.234      | 0.232          | 0.337      | 0.372 | 0.407 | 0.371 | 0.405 | ns   |
| D3            | 8                     | 0          | 1.700      | 1.769          | 2.695      | 2.927 | 3.157 | 2.948 | 3.178 | ns   |
| D4            | 16                    | 0          | 0.508      | 0.554          | 0.813      | 0.882 | 0.952 | 0.889 | 0.959 | ns   |
| D5            | 16                    | 0          | 0.472      | 0.500          | 0.747      | 0.799 | 0.875 | 0.817 | 0.882 | ns   |
| D6            | 8                     | 0          | 0.186      | 0.195          | 0.294      | 0.319 | 0.345 | 0.321 | 0.347 | ns   |

#### Notes to Table 1-51:

- (1) You can set this value in the Quartus II software by selecting D1, D2, D3, D4, D5, and D6 in the Assignment Name column.
- (2) Minimum offset does not include the intrinsic delay.
- (3) For the EP4SGX530 device density, the IOE programmable delays have an additional 5% maximum offset.

# **Programmable Output Buffer Delay**

Table 1–52 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps.

Table 1-52. Programmable Output Buffer Delay (Note 1)

| Symbol              | Parameter                        | Typical     | Unit |
|---------------------|----------------------------------|-------------|------|
|                     |                                  | 0 (default) | ps   |
| n.                  | Rising and/or falling edge delay | 50          | ps   |
| D <sub>OUTBUF</sub> |                                  | 100         | ps   |
|                     |                                  | 150         | ps   |

#### Note to Table 1-52:

<sup>(1)</sup> You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment.

# **Glossary**

Table 1–53 lists the glossary for this chapter.

Table 1-53. Glossary Table (Part 1 of 4)

| Letter  | Subject                       | Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|---------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| A, B, C |                               | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| D       | Differential I/O<br>Standards | Receiver Input Waveforms Single-Ended Waveform  Positive Channel (p) = V <sub>IH</sub> Negative Channel (n) = V <sub>IL</sub> Ground  Differential Waveform  Transmitter Output Waveforms Single-Ended Waveform  Positive Channel (p) = V <sub>OD</sub> Positive Channel (p) = V <sub>OH</sub> Negative Channel (p) = V <sub>OH</sub> N |  |  |
| E       | _                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|         | f <sub>HSCLK</sub>            | Left/right PLL input clock frequency.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| F       | f <sub>HSDR</sub>             | High-speed I/O block: Maximum/minimum LVDS data transfer rate (f <sub>HSDR</sub> = 1/TUI), non-DPA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|         | f <sub>HSDRDPA</sub>          | High-speed I/O block: Maximum/minimum LVDS data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| G, H, I | _                             | <del>-</del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |

Table 1-53. Glossary Table (Part 2 of 4)

| Letter           | Subject                       | Definitions                                                                                                                                                                                               |  |  |
|------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                  | J                             | High-speed I/O block: Deserialization factor (width of parallel data bus).                                                                                                                                |  |  |
| J                | JTAG Timing<br>Specifications | TMS  TDI  TCK  t <sub>JPZX</sub> t <sub>JPCO</sub> t <sub>JPXZ</sub> t <sub>JPXZ</sub>                                                                                                                    |  |  |
| K, L,<br>M, N, O | _                             | _                                                                                                                                                                                                         |  |  |
| Р                | PLL<br>Specifications         | Diagram of PLL Specifications (1)  CLKOUT PINS flour_EXT  Core Clock  Reconfigurable in User Mode  External Feedback  Note:  (1) Core Clock can only be fed by dedicated clock input pins or PLL outputs. |  |  |
| Q                | _                             | _                                                                                                                                                                                                         |  |  |
| R                | R <sub>L</sub>                | Receiver differential input discrete resistor (external to Stratix IV device).                                                                                                                            |  |  |

Table 1-53. Glossary Table (Part 3 of 4)

| Letter | Subject                                               | Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|--------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|        | SW (sampling<br>window)                               | Timing Diagram—the period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position within the sampling window, as shown:  Bit Time  0.5 x TCCS RSKM Sampling Window (SW)  RSKM 0.5 x TCCS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| S      | Single-ended<br>voltage<br>referenced I/O<br>standard | The JEDEC standard for SSTI and HSTL I/O defines both the AC and DC input signal values. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state.  The new logic state is then maintained as long as the input stays beyond the AC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform ringing, as shown:  Single-Ended Voltage Referenced I/O Standard  VIHOCO  VIHOCO  VIHOCO  VILORO  VILO |  |  |  |  |
|        | t <sub>C</sub>                                        | High-speed receiver/transmitter input and output clock period.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|        | TCCS (channel-<br>to-channel-skew)                    | The timing difference between the fastest and slowest output edges, including $t_{\rm CO}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the <i>Timing Diagram</i> figure under <b>SW</b> in this table).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|        | t <sub>DUTY</sub>                                     | High-speed I/O block: Duty cycle on high-speed transmitter output clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| т      |                                                       | Timing Unit Interval (TUI)  The timing budget allowed for skew, propagation delays, and data sampling window. $(TUI = 1/(Receiver Input Clock Frequency Multiplication Factor) = t_c/w)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|        | t <sub>FALL</sub>                                     | Signal high-to-low transition time (80-20%)  Cycle-to-cycle jitter tolerance on the PLL clock input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|        | t <sub>INCCJ</sub>                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|        | t <sub>OUTPJ_IO</sub>                                 | Period jitter on the general purpose I/O driven by a PLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|        | t <sub>OUTPJ_DC</sub>                                 | Period jitter on the dedicated clock output driven by a PLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|        | t <sub>RISE</sub>                                     | Signal low-to-high transition time (20-80%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| U      | _                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |

Table 1-53. Glossary Table (Part 4 of 4)

| Letter  | Subject                | Definitions                                                                                                                                                      |
|---------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | V <sub>CM(DC)</sub>    | DC Common mode input voltage.                                                                                                                                    |
|         | V <sub>ICM</sub>       | Input Common mode voltage—The common mode of the differential signal at the receiver.                                                                            |
|         | <b>V</b> <sub>ID</sub> | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.     |
|         | V <sub>DIF(AC)</sub>   | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                      |
|         | V <sub>DIF(DC)</sub>   | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                     |
|         | <b>V</b> <sub>IH</sub> | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                            |
|         | V <sub>IH(AC)</sub>    | High-level AC input voltage                                                                                                                                      |
|         | V <sub>IH(DC)</sub>    | High-level DC input voltage                                                                                                                                      |
| V       | <b>V</b> <sub>IL</sub> | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                              |
|         | V <sub>IL(AC)</sub>    | Low-level AC input voltage                                                                                                                                       |
|         | V <sub>IL(DC)</sub>    | Low-level DC input voltage                                                                                                                                       |
|         | V <sub>OCM</sub>       | Output Common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |
|         | <b>V</b> <sub>OD</sub> | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |
|         | V <sub>SWING</sub>     | Differential input voltage                                                                                                                                       |
|         | V <sub>X</sub>         | Input differential cross point voltage                                                                                                                           |
|         | V <sub>OX</sub>        | Output differential cross point voltage                                                                                                                          |
| W       | W                      | High-speed I/O block: Clock Boost Factor                                                                                                                         |
| X, Y, Z | _                      | _                                                                                                                                                                |

# **Document Revision History**

Table 1–54 lists the revision history for this chapter.

Table 1-54. Document Revision History (Part 1 of 3)

| Date          | Version | Changes                                                                                                                                         |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| April 2011    | 5.0     | ■ Updated Table 1–1, Table 1–5, Table 1–6, Table 1–13, Table 1–16, Table 1–23, and Table 1–24.                                                  |
| March 2011    | 4.9     | ■ Updated Table 1–24.                                                                                                                           |
| March 2011    | 4.8     | Removed (Note 17) in Table 1-24.                                                                                                                |
| February 2011 | 4.7     | Added (Note 17) to Table 1–24.                                                                                                                  |
|               |         | ■ Updated Table 1–1, Table 1–5, Table 1–23, Table 1–24, Table 1–30, Table 1–31, Table 1–32, Table 1–34, Table 1–37, Table 1–41, and Table 1–51. |
| February 2011 | 4.6     | <ul><li>Updated the "Recommended Operating Conditions" section.</li></ul>                                                                       |
|               |         | Added the "Schmitt Trigger Input" section.April                                                                                                 |
|               |         | Minor text edits.                                                                                                                               |

Table 1–54. Document Revision History (Part 2 of 3)

| Date           | Version | Changes                                                                                                                                                                                                                   |
|----------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                |         | ■ Updated Table 1–29.                                                                                                                                                                                                     |
| November 2010  | 4.5     | <ul> <li>Updated chapter title.</li> </ul>                                                                                                                                                                                |
|                |         | Minor text edits.                                                                                                                                                                                                         |
| September 2010 | 4.4     | Applied new template.                                                                                                                                                                                                     |
| ocptember 2010 | 7.7     | ■ Updated Table 1–1 and Table 1–5.                                                                                                                                                                                        |
|                |         | ■ Updated Table 1–7, Table 1–22, Table 1–23, Table 1–33, Table 1–35, Table 1–36, and Table 1–40.                                                                                                                          |
| July 2010      | 4.3     | ■ Added Table 1–39.                                                                                                                                                                                                       |
|                |         | Changed "PCI Express" to "PCIe" throughout.                                                                                                                                                                               |
|                |         | Minor text edits                                                                                                                                                                                                          |
|                |         | ■ Updated Table 1–22, Table 1–23, Table 1–30, Table 1–46, and Table 1–49.                                                                                                                                                 |
| March 2010     | 4.2     | ■ Added Table 1–31.                                                                                                                                                                                                       |
|                |         | Minor text edits.                                                                                                                                                                                                         |
|                |         | ■ Updated Table 1–11, Table 1–22, Table 1–23, Table 1–24, Table 1–25, Table 1–26, Table 1–27, Table 1–29, Table 1–32, Table 1–33, Table 1–34, Table 1–35, Table 1–39, Table 1–40, Table 1–43, Table 1–46, and Table 1–49. |
| February 2010  | 4.1     | Added Stratix IV GT speed grade note to Table 1–32, Table 1–35, Table 1–39, Table 1–43, Table 1–44, Table 1–45, and Table 1–46.                                                                                           |
|                |         | ■ Added Table 1–28 and Table 1–30.                                                                                                                                                                                        |
|                |         | Minor text edits.                                                                                                                                                                                                         |
|                |         | ■ Added Table 1–9, Table 1–15, Table 1–38, and Table 1–39.                                                                                                                                                                |
|                |         | ■ Added Figure 1–5 and Figure 1–6.                                                                                                                                                                                        |
|                |         | Added the "Transceiver Datapath PCS Latency" section.                                                                                                                                                                     |
|                |         | Updated the "Electrical Characteristics", "Operating Conditions", and "I/O Timing" sections.                                                                                                                              |
| November 2009  | 4.0     | ■ All tables updated except Table 1–16, Table 1–24, Table 1–25, Table 1–26, Table 1–27, Table 1–34, and Table 1–45.                                                                                                       |
|                |         | ■ Updated Figure 1–2 and Figure 1–3.                                                                                                                                                                                      |
|                |         | ■ Updated Equation 1–1.                                                                                                                                                                                                   |
|                |         | ■ Deleted Table 1-28, Table 1-29, Table 1-30, Table 1-42, Table 1-43, and Table 1-44.                                                                                                                                     |
|                |         | Minor text edits.                                                                                                                                                                                                         |
|                |         | Added "Preliminary Specifications" to the footer of each page.                                                                                                                                                            |
| June 2009      | 3.1     | ■ Updated Table 1–1, Table 1–2, Table 1–7, Table 1–10, Table 1–11, Table 1–12, Table 1–21, Table 1–22, Table 1–23, Table 1–25, Table 1–37, Table 1–38, Table 1–39, Table 1–40, and Table 1–44.                            |
|                |         | Minor text edits.                                                                                                                                                                                                         |

Table 1-54. Document Revision History (Part 3 of 3)

| Date          | Version | Changes                                                                                                                                                                 |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |         | ■ Replaced Table 1–31 and Table 1–37.                                                                                                                                   |
|               |         | ■ Updated Table 1–1, Table 1–2, Table 1–5, Table 1–19, Table 1–41, Table 1–44, Table 1–45, Table 1–49, and Table 1–51.                                                  |
| March 2009    | 3.0     | ■ Added Table 1–21, Table 1–46, and Table 1–47                                                                                                                          |
|               |         | ■ Added Figure 1–3.                                                                                                                                                     |
|               |         | Removed "Timing Model", "Preliminary and Final Timing", "I/O Timing Measurement<br>Methodology", "I/O Default Capacitive Loading", and "Referenced Documents" sections. |
| December 2008 | 2.1     | Minor changes.                                                                                                                                                          |
|               |         | Minor text edits.                                                                                                                                                       |
| November 2008 | 2.0     | ■ Updated Table 1–19, Table 1–32, Table 1–34 - Table 1–39.                                                                                                              |
|               |         | Minor text edits.                                                                                                                                                       |
|               |         | ■ Updated Table 1–1, Table 1–2, Table 1–4, Table 1–5, and Table 1–26.                                                                                                   |
| August 2008   | 1.1     | Removed figures from "Transceiver Performance Specifications" on page 1–10 that are repeated in the glossary.                                                           |
|               |         | ■ Minor text edits and an additional note to Table 1–26.                                                                                                                |
| May 2008      | 1.0     | Initial release.                                                                                                                                                        |



# 2. Addendum to the Stratix IV Device Handbook

SIV54002-1.5

This chapter describes changes to the published version of the *Stratix IV Device Handbook*. All changes from Revision 1.4 of this chapter are now incorporated in the main handbook chapters or in *AN 612: Decision Feedback Equalization in Stratix IV Devices*.

# **Adaptive Equalization (AEQ)**

This information is now located in the *Dynamic Reconfiguration in Stratix IV Devices* chapter.

# **Decision Feedback Equalization (DFE)**

For more information about the DFE feature, refer to AN 612: Decision Feedback Equalization in Stratix IV Devices.

# **Power-On Reset Circuitry**

This information is now located in the *Hot Socketing and Power-On Reset in Stratix IV Devices* chapter.

# **Power-On Reset Specifications**

This information is now located in the *Hot Socketing and Power-On Reset in Stratix IV Devices* chapter.

© 2011 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX are Reg. U.S. Pat. & Tm. Off. and/or trademarks of Altera Corporation in the U.S. and other countries. All other trademarks and service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without oncie. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



# **Document Revision History**

Table 2–5 lists the revision history for this chapter.

Table 2-1. Document Revision History

| Date                                    | Version | Changes                                                                                                                                                                                                                                                                                                                   |
|-----------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                         |         | Removed the "Decision Feedback Equalization (DFE)" section now that AN 612: Decision<br>Feedback Equalization in Stratix IV Devices is published.                                                                                                                                                                         |
| February 2011                           | 1.5     | Moved the "Adaptive Equalization (AEQ)" sections to the Dynamic Reconfiguration in<br>Stratix IV Devices chapter.                                                                                                                                                                                                         |
|                                         |         | ■ Moved the "Power-On Reset Circuitry" and "Power-On Reset Specifications" sections to the Hot Socketing and Power-On Reset in Stratix IV Devices chapter.                                                                                                                                                                |
|                                         |         | Minor text edits.                                                                                                                                                                                                                                                                                                         |
| September 2010                          | 1.4     | Added corrections for the Adaptive Equalization (AEQ) section of the Stratix IV Dynamic<br>Reconfiguration chapter.                                                                                                                                                                                                       |
|                                         |         | Added new information for the Decision Feedback Equalization (DFE) feature.                                                                                                                                                                                                                                               |
| April 2010                              | 1.3     | Added corrections for the "Power-On Reset Circuitry" and "Power-On Reset<br>Specifications" sections to of the Hot Socketing and Power-On Reset in Stratix IV Devices<br>chapter.                                                                                                                                         |
|                                         |         | Moved the "Power-On Reset Circuitry", "Power-On Reset Specifications", "Correct<br>Power-Up Sequence for Production Devices", and "Correct Power-Up Sequence for<br>Production Devices" sections to the Hot Socketing and Power-On Reset in Stratix IV<br>Devices chapter.                                                |
| March 2010                              | 1.2     | Moved the "Power-On Reset Circuit" and "JTAG TMS and TDI Pin Pull-Up Resistor Value Specification" sections to the Configuration, Design Security, Remote System Upgrades with Stratix IV Devices chapter.                                                                                                                |
|                                         |         | Moved the "Summary of OCT Assignments" section to the I/O Features in Stratix IV Devices chapter.                                                                                                                                                                                                                         |
| February 2010                           | 1.1     | Added the "Power-On Reset Circuitry", "Power-On Reset Specifications", "Correction to<br>POR Signal Pulse Width Delay Times", "Correct Power-Up Sequence for Production<br>Devices", "Power-On Reset Circuit", "Summary of OCT Assignments", and "JTAG TMS<br>and TDI Pin Pull-Up Resistor Value Specification" sections. |
|                                         |         | Minor text edits.                                                                                                                                                                                                                                                                                                         |
| November 2009                           | 1.0     | ■ Stratix IV GX enhanced transceiver data rate specifications in −4 commercial speed grade.                                                                                                                                                                                                                               |
| 110101111111111111111111111111111111111 | 1.0     | ■ Initial release.                                                                                                                                                                                                                                                                                                        |