# **Errata Sheet for Stratix IV GX Devices** ES-01022-5.7 Errata Sheet This errata sheet provides updated information about known device issues affecting Stratix<sup>®</sup> IV GX devices. # **Production Devices for Stratix IV GX Devices** Table 1 lists the specific issues and the affected Stratix IV GX production devices. Table 1. Production Device Issues for Stratix IV GX Devices (Part 1 of 2) | Issue | Affected Devices | Planned Fix | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | "PCI Express (PCIe) Gen2 Protocol Link Establishment Issue" The PCIe rate switch controller may not be initialized correctly for the PCIe Gen2 protocol, preventing the link from being established. | All Stratix IV GX<br>(ES and Production)<br>Devices | Quartus II 10.1 SP1 and later.<br>Patches are available for the<br>Quartus II software versions<br>9.1 SP2 and 10.1. | | "Quartus II Software Incorrect Setting for Transceiver CDR in All Modes Except PCIe Mode" The Quartus II software incorrectly sets the CDR unit when the transceiver channel is configured in any mode except PCIe mode and the CDR is configured to automatic lock mode. | All Stratix IV GX<br>(ES and Production)<br>Devices | Quartus II software 10.1 and<br>later. Patches are available for<br>the Quartus II software<br>versions 9.1 SP2 and<br>10.0 SP1. | | "Dynamic Reconfiguration Issue Between PCIe Mode and Any Other Transceiver Mode" The transceiver may not be initialized correctly if your application uses dynamic reconfiguration to change the transceiver channel between PCIe mode and any other transceiver mode. | All Stratix IV GX<br>(ES and Production)<br>Devices | No plan to fix silicon. Apply<br>the reset sequence in<br>"Dynamic Reconfiguration<br>Issue Between PCIe Mode<br>and Any Other Transceiver<br>Mode". | | "Quartus II Mapping Issue with PCIe Interfaces Using the Hard IP Block" The Quartus II software incorrectly maps the PCIe interfaces when using the hard IP block. | All Stratix IV GX (ES and production) devices | For more information, refer to<br>"Quartus II Mapping Issue<br>with PCIe Interfaces Using<br>the Hard IP Block" | | "I/O Jitter" Affected Stratix IV GX production devices may exhibit higher than expected jitter on general purpose I/O pins. | EP4SGX70, EP4SGX110,<br>EP4SGX290,<br>EP4SGX360,<br>EP4SGX530 | EP4SGX70 Rev B,<br>EP4SGX110 Rev B,<br>EP4SGX290 Rev B,<br>EP4SGX360 Rev B,<br>EP4SGX530 Rev E | | "Fast Passive Parallel Mode Configuration Failures at High DCLK Frequency" Stratix IV GX configuration fails in FPP mode when the DCLK frequency is set to 125 MHz with a 60/40 or 40/60 duty cycle. | All production devices | _ | 101 Innovation Drive San Jose, CA 95134 www.altera.com © 2011 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX are Reg. U.S. Pat. & Tm. Off. and/or trademarks of Altera Corporation in the U.S. and other countries. All other trademarks and service marks are the property of their respective holders as described at www.altera.com/common/legal.html Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. Table 1. Production Device Issues for Stratix IV GX Devices (Part 2 of 2) | Issue | Affected Devices | Planned Fix | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------| | "FPP Mode Configuration Failures When the Minimum Hold<br>Time (t <sub>DH</sub> ) is set to 0 ns or 24 ns" | | | | Stratix IV GX configuration fails in FPP mode when the minimum data hold time (t <sub>DH</sub> ) is set to <b>0 ns</b> for uncompressed and unencrypted configuration data or <b>24 ns</b> for compressed and/or encrypted data. | All production devices | _ | | "Transmitter PLL Lock (pll_locked) Status Signal" | | No plan to fix silicon. For a | | The transmitter PLL lock status signal (pll_locked) does not de-assert when the pll_powerdown signal is asserted in configurations that use the reference clock pre-divider of 2, 4, or 8. | All Stratix IV GX (ES and production) devices | soft-fix solution, refer to "Transmitter PLL Lock (pll_locked) Status Signal" | | "M144K RAM Block Lock-Up" | | | | M144K RAM blocks may lock up if there is a glitch in the clock source. | All production devices | _ | | "×8 and ×N Clock Line Timing Issue for Transceivers" | | | | ×N clock line performance limits data rates depending on clock source configuration. | All production devices | _ | | "Stratix IV GX Power-up Sequencing on Production Devices" | | | | The device fails to power up and exit POR at low temperatures when $V_{\text{CC}}$ is powered after $V_{\text{CCAUX}}$ . | All production devices | _ | | "Higher Power Supply Current During Power-Up for $V_{CCPD}$ and $V_{CCA\_L/R}$ " | All Stratix IV GX (ES and | Refer to "Higher Power<br>Supply Current During | | Higher power-up current requirements are needed for $V_{CCPD}$ and $V_{CCA\_L/R}$ power supplies. | production) devices | Power-Up for V <sub>CCPD</sub> and V <sub>CCA_L/R</sub> " on page 21 | # PCI Express (PCIe) Gen2 Protocol Link Establishment Issue The PCI Express<sup>®</sup> (PCIe) rate switch controller may not be initialized correctly for the PCIe Gen2 protocol, preventing the link from being established. When the rate switch controller is not initialized correctly, the transmitted TS1 training sequence is corrupted. This issue occurs intermittently and in some cases, power cycling the device may re-establish the link. This issue affects PCIe Gen2 ×1, ×4, and ×8 configurations with and without the hard IP block. The PCIe Gen1 only configurations are not affected. #### Solution The issue is fixed in the Quartus<sup>®</sup> II software versions 10.1 SP1 and later. Altera recommends upgrading to the latest Quartus II software, regenerating the IP, and recompiling your design. For complete details of the solution, refer to the PCIe Gen2 Protocol Link Solution. Additionally, software patches are available for the Quartus II software versions 9.1 SP2 and 10.1. To download and install the patch, refer to the PCIe Gen2 Protocol Link Solution. # Quartus II Software Incorrect Setting for Transceiver CDR in All Modes Except PCIe Mode The Quartus II software versions up to and including 10.0 SP1 incorrectly set the clock and data recovery (CDR) unit when the transceiver channel is configured in any mode except PCIe mode and the CDR is configured to automatic lock mode. When there are no data transitions on the transceiver data inputs for an extended period of time (in the ms range), the CDR may keep the rx\_freqlocked signal asserted. The CDR does not return to the lock-to-reference state and incorrect data may be recovered. The transceiver channels configured in PCIe mode are NOT affected by this issue. #### **Solution** This issue is fixed in the Quartus II software versions 10.1 and later. Altera recommends upgrading to the latest Quartus II software and recompiling your design. For complete details of the solution, refer to the Transceiver CDR Solution. Additionally, software patches are available for the Quartus II software versions 9.1 SP2 and 10.0 SP1. - To download and install the patch, refer to the Transceiver CDR Solution. - If you need additional support, file a service request at Altera's mysupport. # Dynamic Reconfiguration Issue Between PCIe Mode and Any Other Transceiver Mode If your application uses dynamic reconfiguration to change the transceiver channel between PCIe mode and any other transceiver mode, the transceiver may not be initialized correctly, resulting in receiver bit errors. This problem only affects dynamic reconfiguration between PCIe mode and any other transceiver mode. Dynamic reconfiguration between any transceiver modes other than PCIe mode is not affected. #### Workaround - If you see bit errors, apply the reset sequence described in the Reset Sequence Solution. - If you need additional support, file a service request at Altera's mysupport. # Quartus II Mapping Issue with PCIe Interfaces Using the Hard IP Block The Quartus II software versions 9.1, 9.1 SP1, and 9.1 SP2 incorrectly allow logical channel 0 to be placed in any physical channel for $\times 1$ and $\times 4$ PCIe Gen1 interfaces with the hard IP block. For correct operation with the hard IP block, logical channel 0 must be placed in physical channel 0. This issue is fixed in the Quartus II software version 10.0; however, Altera recommends upgrading to the Quartus II software version 10.0 SP1. If you have already designed or fabricated your boards using the incorrect mapping, file a service request using mysupport.altera.com for assistance to remedy this problem. ## I/O Jitter Affected Stratix IV GX production devices (refer to Table 1) may exhibit up to $\pm$ 50 ps higher than expected jitter on general purpose I/O pins. Transceiver I/O pins and I/O pins in LVDS mode (including dynamic phase alignment [DPA] and soft clock data recovery [CDR]) are not affected. The actual amount of additional jitter depends on the device switching activity. The EP4SGX180 and EP4SGX230 production ordering codes are not affected. Altera is fixing this issue in the next revision of production devices, which will meet all current jitter specifications. For further support, file a service request using mysupport.altera.com. # **Fast Passive Parallel Mode Configuration Failures at High DCLK Frequency** Stratix IV GX devices might fail to configure in FPP mode if the DCLK frequency is set to 125 MHz with a 60/40 or 40/60 duty cycle. When this issue occurs, the device pulls the nSTATUS pin low and the configuration host may initiate a reconfiguration. This problem affects all Stratix IV GX devices. For successful FPP configuration at 125 MHz for devices with the density of the EP4SGX360 and lower (except for the EP4SGX360 F1932 and EP4SGX290 F1932 packages), set the duty cycle to 45/55, 55/45, or higher. This corresponds to a minimum DCLK high time ( $t_{\rm CH}$ ) and a minimum DCLK low time ( $t_{\rm CL}$ ) of 3.6 ns. For EP4SGX530, EP4SGX360 F1932, and EP4SGX290 F1932 devices, reduce the DCLK frequency to 100 MHz or lower and set the duty cycle to 45/55, 55/45, or higher. This corresponds to a minimum DCLK high time ( $t_{CH}$ ) and a minimum DCLK low time ( $t_{CL}$ ) of 4.5 ns. # FPP Mode Configuration Failures When the Minimum Hold Time ( $t_{DH}$ ) is set to 0 ns or 24 ns Stratix IV GX devices might fail to configure in FPP mode if the minimum hold time $(t_{\rm DH})$ for the configuration data is set to 0 ns for uncompressed and unencrypted configuration data, or 24 ns for compressed and/or encrypted data. When this issue occurs, the device pulls the nSTATUS pin low and the configuration host may initiate a reconfiguration. This problem affects all Stratix IV GX devices. You can successfully configure the Stratix IV GX devices in FPP mode by setting the minimum hold time ( $t_{\rm DH}$ ) for the uncompressed and unencrypted configuration data to 1 ns or higher. For compressed and/or encrypted data, set the minimum hold time ( $t_{\rm DH}$ ) to 3 \* 1/ $f_{\rm DCLK}$ + 1 ns or higher ( $f_{\rm DCLK}$ is your DCLK frequency setting). Alternatively, you can drive the configuration data out on the falling edge of the DCLK. The MAX II Parallel Flash Loader drives out configuration data on the falling edge of the DCLK. This does not affect you if you use the Max II Parallel Flash Loader as the configuration controller. # Transmitter PLL Lock (pll\_locked) Status Signal The transmitter PLL lock status signal (pll\_locked) does not de-assert when the pll\_powerdown signal is asserted in configurations that use the reference clock pre-divider of 2, 4, or 8. Figure 1 shows the reference clock pre-divider inside transmitter PLLs. This issue impacts the pll\_locked status signal in both the CMU PLL and the ATX PLL. Figure 1. Reference Clock Pre-Dividers in Transmitter PLLs Designs that implement the recommended transceiver reset sequence described in the *Reset Control and Power Down* chapter in volume 2 of the *Stratix IV Device Handbook* could potentially see a link failure after coming out of reset. You can determine if the Transmitter PLL in your design uses a reference clock pre-divider of 2, 4, or 8 by referring to the Quartus II software Compilation Report. Figure 2 shows an example of the "GXB Transmitter PLL" report, which you find in the "Resources Section" under "Fitter" in the Compilation Report. If the value in the "Divide By" column reads 2, 4, or 8, your design is impacted by the pll\_locked status signal issue. Figure 2. Determining Reference Clock Pre-Divider Value in the Compilation Report If the pll\_locked issue impacts your design, instantiate and connect the pll\_locked\_soft\_logic module, as shown in Figure 3. The pll\_locked\_to\_corelogic output from this module must be used in the transceiver reset logic and any user logic that relies on the transmitter PLL lock status signal. Figure 3. Instantiating and Connecting the pll\_locked\_soft\_logic Module Click pll\_locked\_soft\_logic to obtain the module. Use the calibration block clock (cal\_blk\_clk) for the pll\_locked\_soft\_logic module. The cal\_blk\_clk frequency specification ranges from 10 MHz to 125 MHz. Depending on your cal\_blk\_clk frequency, set the parameter p\_delay\_counter in the pll\_locked\_soft\_logic so that the delay is equal to 100 $\mu$ s (worst-case transmitter PLL lock time). ## M144K RAM Block Lock-Up M144K blocks may lock up if there is a glitch in the clock source when rden equals 1. In the lock-up state, the RAM block does not respond to read or write operations and requires an FPGA reconfiguration to restore operation. The issue occurs within the M144K RAM in the Read Timer Trigger circuitry. A clock glitch may inadvertently freeze the Read Timer Trigger circuitry, locking the RAM block in its last operation. MLABs and M9K RAM blocks are not affected. The workaround is to add clock-enable logic, an internal PLL, or clock-generation logic (for example, a clock divider). You can add clock-enable logic (internal or external) to disable the RAM block operation until the clock is stable. You can also gate the clock internally or externally. If FPGA resources permit, you can use an internal PLL or clock-generation logic to ensure a stable clock source at the RAM block input. The Read Timer circuitry makes RAM block operation independent of the input clock duty cycle, thus maximizing design performance. If you cannot provide a stable clock, use the $\mathbf{DCD}$ option in the Quartus II software version 9.1 to work around this problem. When the M144K block uses the $\mathbf{DCD}$ option, it does not exhibit the lock-up behavior, but clock high-time requirements are increased and $f_{\mathrm{MAX}}$ performance is degraded. If you cannot provide a stable clock input without glitches, perform the following steps to enable the **DCD** option in the Quartus II software: - 1. On the Assignments menu, click Settings. - 2. In the Category list, select Fitter Settings. - 3. Click **More Settings**. - 4. Under Existing option settings, set M144K Block Read Clock Duty Cycle Dependency to On. - 5. Click OK. - 6. Compile your design. There is a .qsf variable that you can use instead of the previous instructions for making a global assignment. DCD is on globally by adding the following line to the project's **.qsf** (the default is **Off**): set\_global\_assignment -name M144K\_BLOCK\_READ\_CLOCK\_DUTY\_CYCLE\_DEPENDENCY ON Alternatively, you can also apply this setting to individual M144K blocks with the Assignment Editor. Global and per instance assignments can be mixed. For example, you can set DCD to **On** globally, but set it to **Off** for an instance. You can also only set it to **On** by instance. # ×8 and ×N Clock Line Timing Issue for Transceivers The ×N clock line timing issue in Stratix IV GX production devices affects the maximum data rate supported in the following transceiver configurations: - Basic ×8 functional mode using CMU PLL or ATX PLL (6G) - Basic ×1 and Basic ×4 functional mode using ATX PLL (6G) - Basic (PMA Direct) ×N functional mode using CMU PLL or ATX PLL (6G) - (OIF) CEI PHY Interface functional mode using ATX PLL (6G) The maximum supported data rate in these configurations depends on: - Transmitter PLL type (CMU PLL or ATX PLL [6G]) - Device speed grade - V<sub>CCL\_GXB</sub>/V<sub>CCT</sub>/V<sub>CCR</sub> power supply level - The voltage supply levels can be 1.1 V or 1.2 V, depending on the data rate. - Physical distance between the transmitter PLL and the transceiver channel (Refer to the Placement Restrictions column in Table 2) Table 2 specifies the maximum data rate supported in the affected configurations. Table 2. Maximum Data Rate Specification in ALTGX Functional Modes Impacted by ×N Clock Line Timing Issue (Part 1 of 2) | | | | Si | upported Data Rat | es | | |-----------------------------|--------------|----------|-------------|------------------------------------------------------------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | ALTGX<br>Functional<br>Mode | TX PLL Type | Bonding | Speed Grade | V <sub>CCL_GXB</sub> /<br>V <sub>CCT/</sub> V <sub>CCR</sub><br>Supply Level<br>(V) <i>(1)</i> | Max Data<br>Rate (Gbps) | Placement Restrictions | | | CMU PLL | Un to0 | All | 1.1 | 5.0 | | | | CIVIO PLL | Up to ×8 | C2/C3/I3 | 1.2 ± 0.05 | 6.5 | _ | | Basic ×8 | ATX PLL (6G) | Up to ×8 | All (2) | 1.1 | 6.5 | You must use the ATX PLL (6G) between the two transceiver blocks. For more information, refer to Figure 4. | | Basic ×1 and<br>Basic ×4 | ATX PLL (6G) | Up to ×4 | All (2) | 1.1 | 6.5 | You must use the ATX PLL (6G) adjacent to the transceiver block where the channels are located. For more information, refer to Figure 5. | Table 2. Maximum Data Rate Specification in ALTGX Functional Modes Impacted by ×N Clock Line Timing Issue (Part 2 of 2) | | Supported Data Rates | | | | | | |-----------------------------|--------------------------|-----------|-------------|------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | ALTGX<br>Functional<br>Mode | onal TX PLL Type Bonding | Bonding | Speed Grade | V <sub>CCL_GXB</sub> /<br>V <sub>CCT</sub> /V <sub>CCR</sub><br>Supply Level<br>(V) <i>(1)</i> | Max Data<br>Rate (Gbps) | Placement Restrictions | | | | | All | 1.1 | 5.0 | Bonded channels must be | | | CMU PLL | Up to ×17 | C2/C3/I3 | 1.2 ± 0.05 | 6.5 | contiguous. You must use<br>the CMU PLL in the middle<br>transceiver block. For more<br>information, refer to<br>Figure 6. | | | | >×17 | All | 1.1 | 3.25 | _ | | Basic (PMA<br>Direct) ×N | ATX PLL (6G) | Up to ×12 | All | 1.1 | 6.5 | Bonded channels must be located in two adjacent transceiver blocks. You must use the ATX PLL located between these two transceiver blocks. | | | AIN FLL (00) | | All (2) | 1.1 | 5.0 | You must use ATX L1 PLL | | | | >×12 | C2/C3/I3 | 1.2 ± 0.05 | 6.5 | (6G) for left-side bonding.<br>You must use ATX R1 PLL<br>(6G) for right-side bonding.<br>For more information, refer<br>to Figure 7. | | (OIF) CEI<br>PHY Interface | ATX PLL (6G) | _ | All (2) | 1.1 | 6.375 | You must use the 6G ATX PLL adjacent to the transceiver block where the channels are located. | #### Notes to Table 2: $<sup>(1) \</sup>quad \text{Contact Altera Technical Support for guidance about V}_{\text{CCL\_GXB}}/\text{V}_{\text{CCT}}/\text{V}_{\text{CCR}} \text{ power estimation at the elevated 1.2V supply level}.$ <sup>(2)</sup> The ATX PLL (6G) is not available in C4 and I4 speed grades in Stratix IV GX devices. CMU1 Channel CMU1 Channel CMU0 Channel CMU0 Channel CMU1 Channel CMU1 Channel CMU0 Channel CMU0 Channel ATX PLL (6 G) ATX PLL (6 G) CMU1 Channel CMU1 Channel CMU0 Channel CMU0 Channel ATX PLL (6 G) ATX PLL (6 G) CMU1 Channel CMU1 Channel CMU0 Channel CMU0 Channel Basic ×8 Link Placed in the Bottom Two Basic ×8 Link Placed in the Middle Two Figure 4. Placement Restrictions in Basic ×8 Mode using ATX PLL (6G) Transceiver Blocks of a EP4SGX530NF45 Device Transceiver Blocks of a EP4SGX530NF45 Device Figure 5. Placement Restrictions in Basic x1 and Basic x4 Modes using ATX PLL (6G) Figure 6. Placement Restrictions in Basic (PMA Direct) ×N (N=17) Mode using CMU PLL Errata Sheet for Stratix IV GX Devices ATX PLL (6 G) ATX PLL (6 G) Basic (PMA Direct) ×24 Link in a EP4SGX530NF45 Device Figure 7. Placement Restrictions in Basic (PMA Direct) ×N (N=24) Mode using ATX PLL (6G) #### **×N Line Data Rate Restrictions in the Quartus II Software** The Quartus II software version 9.1 does not implement the correct data rate restrictions shown in Table 2 for Stratix IV GX production devices. Follow the recommended flow in Figure 8 when you compile designs with Quartus II software version 9.1 that target Stratix IV GX devices. Figure 8. Recommended Flow When Compiling Designs Targeting Stratix IV GX Production Devices The Quartus II software version 9.1 SP1 and later correctly implements the ×N line data rate restrictions shown in Table 2 for Stratix IV GX production devices. The Quartus II compiler checks for the transmitter PLL type, the distance between the source transmitter PLL and destination channel in the ×N link, and the selected power supply level. One of the following three categories will apply to your design: - Category 1: The configured ×N line data rate is less than or equal to the maximum data rate supported by the 1.1-V power supply level specified in Table 2. - The Quartus II Compiler does not flag any errors related to the $\times N$ line issue. - Action: No action is required. - Category 2: The configured ×N line data rate is greater than the maximum data rate supported by 1.1 V, but less than or equal to that supported by the 1.2-V power supply level specified in Table 2. The Quartus II Compiler flags the following compilation error: "Error: Transceiver channels clocked by clock divider atom "top\_alt4gxb:top\_alt4gxb\_component|central\_clk\_div0" are configured at a data rate that is higher than that supported in Stratix IV GX/GT devices. The data rate limitation is due to a $\times N$ clock line issue. For more details on the impact of $\times N$ clock line issue, refer to the Stratix IV GX or Stratix IV GT Errata sheet section " $\times 8$ and $\times N$ Clock Line Timing Issue for Transceivers." Action: In the Quartus II software, on the Assignments menu, click **Settings**. Click the "+" icon to expand **Operating Settings and Conditions** and select **Voltage**. Set the **VCCT\_L/R**, **VCCL\_GXBL/R**, and **VCCR\_L/R** voltage settings from **1.1V** to **1.2V**, as shown in Figure 9. Then recompile the project. Figure 9. Setting Voltage Levels ■ Category 3: The configured ×N line data rate is greater than the maximum data rate supported by the 1.2-V power supply level specified in Table 2. The Quartus II Compiler flags the following compilation error: "Error: Transceiver channels clocked by clock divider atom "top\_alt4gxb:top\_alt4gxb\_component | central\_clk\_div0" are configured at a data rate that is higher than that supported in Stratix IV GX/GT devices. The data rate limitation is due to a $\times N$ clock line issue. For more information about the impact of $\times N$ clock line issue, refer to the Stratix IV GX or Stratix IV GT Errata sheet section " $\times 8$ and $\times N$ Clock Line Timing Issue for Transceivers." Page 16 Stratix IV GX ES Family Issues Action: No action is required. Stratix IV GX devices do not support these data rates in ×N line configurations. # Stratix IV GX Power-up Sequencing on Production Devices Stratix IV GX devices might fail to power up correctly at low temperatures when the $V_{CC}$ (0.9 V) power supply powers up after the $V_{CCAUX}$ (2.5 V) power supply. This issue occurs because the device fails to exit power-on reset (POR), as indicated by the nSTATUS pin being stuck low. Configuration cannot begin when the nSTATUS pin is low. The problem affects all Stratix IV GX devices. Engineering sample devices are not affected. Production devices must use the power-up sequence board design modifications to successfully power-up and exit POR on production devices, by fully powering $V_{CC}$ before $V_{CCAUX}$ begins to ramp. There is no dependency on the ramp rate for $V_{CC}$ and $V_{CCAUX}$ . The published ramp rate specifications still apply. You can successfully use the hot socketing feature if you use the $V_{CC}$ before $V_{CCAUX}$ power sequence board design modification. Contact Altera<sup>®</sup> Technical Support if you require assistance with implementing these board design changes. # Higher Power Supply Current During Power-Up for $V_{CCPD}$ and $V_{CCA\_L/R}$ For more information, refer to "Higher Power Supply Current During Power-Up for $V_{CCPD}$ and $V_{CCA\ L/R}$ " on page 16. # Stratix IV GX ES Family Issues Table 3 lists the specific issues and the affected Stratix IV GX ES devices. Table 3. Family Issues for Stratix IV GX ES Devices (Part 1 of 3) | Issue | Affected Devices | Planned Fix | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------|--| | "PCI Express (PCIe) Gen2 Protocol Link<br>Establishment Issue" | All Stratix IV GX | Quartus II 10.1 SP1 and later. Patches are available for the | | | The PCIe rate switch controller may not be initialized correctly for the PCIe Gen2 protocol, preventing the link from being established. | (ES and Production) Devices | Quartus II software versions 9.1 SP2 and 10.1. | | | "Quartus II Software Incorrect Setting for<br>Transceiver CDR in All Modes Except PCIe Mode" | | Quartus II Software 10.1 and | | | The Quartus II software incorrectly sets the CDR unit when the transceiver channel is configured in any mode except PCIe mode and the CDR is configured to automatic lock mode. | All Stratix IV GX<br>(ES and Production) Devices | later. Patches are available for<br>the Quartus II software versions<br>9.1 SP2 and 10.0 SP1. | | Table 3. Family Issues for Stratix IV GX ES Devices (Part 2 of 3) | Issue | Affected Devices | Planned Fix | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | "Dynamic Reconfiguration Issue Between PCIe Mode and Any Other Transceiver Mode" The transceiver may not be initialized correctly if your application uses dynamic reconfiguration to change the transceiver channel between PCIe mode and any other transceiver mode. | All Stratix IV GX<br>(ES and Production) Devices | No plan to fix silicon. Apply reset workaround in "Dynamic Reconfiguration Issue Between PCle Mode and Any Other Transceiver Mode". | | "Quartus II Mapping Issue with PCIe Interfaces Using the Hard IP Block" The Quartus II software incorrectly maps the PCIe interfaces when using the hard IP block. | All Stratix IV GX (ES and production) devices | For more information, refer to<br>"Quartus II Mapping Issue with<br>PCIe Interfaces Using the<br>Hard IP Block" | | "Transmitter PLL Lock (pll_locked) Status Signal" The transmitter PLL lock status signal (pll_locked) does not de-assert when the pll_powerdown signal is asserted in configurations that use the reference clock pre-divider of 2, 4, or 8. | All Stratix IV GX (ES and production) devices | No plan to fix silicon. For a soft-fix solution, refer to "Transmitter PLL Lock (pll_locked) Status Signal" | | "Remote System Upgrade" Remote System Upgrade fails when loading an invalid configuration image. | EP4SGX230 ES and<br>EP4SGX530 ES devices | Production devices | | "XAUI Functional Mode Failure" Channel 0 data is shifted by one cycle with respect to Channels 1, 2, and 3. | EP4SGX230 ES and<br>EP4SGX530 ES devices | Production devices | | "Timing Issue with Two Channels in Basic (PMA Direct) Configuration" One particular channel out of a total of 24 channels (configured in Basic [PMA Direct] mode) on either side of the device does not close timing for data rates ≥ 6.375. | EP4SGX530 ES devices | Production devices | | "M9K/M144K RAM Block Lock-up" M9K/M144K RAM blocks may lock up if there is a glitch in the clock source. | EP4SGX230 ES and<br>EP4SGX530 ES devices | Refer to Table 1 on page 1 | | "CRC Error Injection Feature" The CRC Error Injection feature may not operate correctly. | EP4SGX230 ES and<br>EP4SGX530 ES devices | Production devices | | "Higher Power Supply Current During Power-Up for $V_{CCPD}$ and $V_{CCA\_L/R}$ " Higher power-up current requirements are needed for $V_{CCPD}$ and $V_{CCA\_L/R}$ power supplies. | All Stratix IV GX (ES and production) devices | None | | "M144K Write with Dual-Port Dual-Clock Modes" M144K RAM blocks may not operate correctly in dual-port dual-clock modes. | EP4SGX230 ES and<br>EP4SGX530 ES devices | Production devices | | "Automatic Clock Switchover" Automatic clock switchover feature may not operate correctly. | EP4SGX230 ES and<br>EP4SGX530 ES devices | Production devices | Page 18 Stratix IV GX ES Family Issues Table 3. Family Issues for Stratix IV GX ES Devices (Part 3 of 3) | Issue | Affected Devices | Planned Fix | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------| | "CRC Error Detection Feature" | FD 40 0 V 000 FO and | | | MLAB RAM blocks may not operate correctly with the CRC Error Detection feature enabled. | EP4SGX230 ES and<br>EP4SGX530 ES devices | Production devices | | "Higher Transceiver Power Supply Levels for -2<br>Speed Grade" | EP4SGX230 ES and<br>EP4SGX530 ES devices (-2 speed | Production devices | | Stratix IV GX ES devices (-2 speed grade) require higher transceiver power supply levels. | grade) | | | "×8 and ×N Clock Line Timing Issue for Transceivers" | EP4SGX230 ES and | Refer to Table 1 on page 1 | | Transceiver transmits incorrect serial bits due to timing skew on the ×8 and ×N clock lines. | EP4SGX530 ES devices | Neier to Table 1 on page 1 | | "Endpoints Using the Hard IP Implementation<br>Incorrectly Handle CfgRd0" | | | | Refer to the Endpoints Using the Hard IP Implementation Incorrectly Handle CfgRd0 section of the MegaCore IP Library Release Notes and Errata document. | EP4SGX230 ES and<br>EP4SGX530 ES devices | Production devices | | "Higher V <sub>CC</sub> Power Supply Levels" | EP4SGX230 ES devices (-2 and -2× | | | Stratix IV GX ES devices require higher V <sub>CC</sub> power supply levels. | speed grades) and EP4SGX530 ES<br>devices (all speed grades) | Production devices | | "I/O Jitter" | EP4SGX230 ES and | | | Stratix IV GX ES devices may exhibit higher than expected jitter on all non-transceiver I/O pins. | EP4SGX530 ES devices | Production devices | | "Higher Minimum f <sub>INPFD</sub> Setting" | EP4SGX230 ES and | | | Stratix IV GX ES devices may exhibit higher than expected PLL jitter at low f <sub>INPFD</sub> settings. | EP4SGX530 ES devices | Production devices | | "High I/O Pin Leakage Current" | | | | Top and bottom I/O banks show higher leakage than the published Stratix IV Data sheet version 3.0 specifications. | EP4SGX230 ES and<br>EP4SGX530 ES devices | Production devices | | "Higher Standby Current for V <sub>CC</sub> Power Supply" | EP4SGX230 ES and | | | Higher than specified standby current on the $V_{\text{CC}}$ supply. | EP4SGX530 ES devices | Production devices | | "Reduced M9K/M144K Performance" | FD4CCV020 FC and | | | Reduced M9K/M144K performance for Stratix IV GX ES devices. | EP4SGX230 ES and<br>EP4SGX530 ES devices | Production devices | | "Reduced Settings for Transceivers" | | | | Reduced M counter settings for ALTGX TX PLLs and RX CDRs. | EP4SGX230 ES devices | Production devices | | "DPA Misalignment" | | | | Dynamic phase alignment (DPA) circuitry in Stratix GX ES devices might get stuck at the initial configured phase or move to the optimum phase after a longer than expected period of time. | EP4SGX230 ES and<br>EP4SGX530 ES devices | For more information, refer to<br>"DPA Misalignment" on<br>page 28. | ### **PCIe Gen2 Protocol Link Establishment Issue** For more information, refer to "PCI Express (PCIe) Gen2 Protocol Link Establishment Issue" on page 2. # Quartus II Software Incorrect Setting for Transceiver CDR in All Modes Except PCIe Mode For more information, refer to "Quartus II Software Incorrect Setting for Transceiver CDR in All Modes Except PCIe Mode" on page 3. ## Dynamic Reconfiguration Issue Between PCIe Mode and Any Other Transceiver Mode For more information, refer to "Dynamic Reconfiguration Issue Between PCIe Mode and Any Other Transceiver Mode" on page 3. # Quartus II Mapping Issue with PCIe Interfaces Using the Hard IP Block For more information, refer to "Quartus II Mapping Issue with PCIe Interfaces Using the Hard IP Block" on page 3. # Transmitter PLL Lock (pll\_locked) Status Signal For more information, refer to "Transmitter PLL Lock (pll\_locked) Status Signal" on page 5. # **Remote System Upgrade** The remote system upgrade feature does not operate correctly when you initiate a reconfiguration cycle from a factory configuration image to an invalid application configuration image. In this scenario, Stratix IV GX and Stratix IV E devices fail to revert to the factory configuration image after a configuration error is detected while loading the invalid application configuration image. The failure is indicated by a continuous toggling of the nSTATUS pin. In correct operation, Stratix IV GX and Stratix IV E devices should revert to the factory configuration image after a configuration error is detected with the invalid configuration image. An invalid application configuration image is classified as one of the following: - A partially programmed application configuration image - A blank application configuration image - An application configuration image assigned with a wrong start address The remote system upgrade feature works correctly with all other reconfiguration trigger conditions. This issue is addressed by using the updated ALTREMOTE\_UPDATE megafunction and will be available in the Quartus II software version 9.1, or contact Altera Technical Support for the software patch available with the Quartus II software version 9.0 SP2. Page 20 Stratix IV GX ES Family Issues ### **XAUI Functional Mode Failure** In XAUI functional mode, the data out of the physical transceiver channel 0's Rate Match FIFO may be shifted by one byte with respect to the data of the other three channels. This causes incorrect idle ordered set conversion, resulting in incorrect received parallel data. The corrupted received parallel data caused by improper idle ordered set conversion or rate matcher corruption happens only during initialization or receiver channel reset (assertion of rx\_analogreset or rx\_digitalreset). Figure 10 shows the channel skew. Figure 10. Rate Match FIFO Skew Altera provides a soft IP solution and associated documentation, available for download at: www.altera.com/patches/xaui-softip/xaui-softip-fix-reva.zip This soft IP should be integrated into the XAUI receiver data path. This issue is fixed in production devices. # Timing Issue with Two Channels in Basic (PMA Direct) Configuration The peripheral clock (PCLK) from the transmitter PMA in channel 3 of GXBR0 and GXBL0 feed a PCLK through a multiplexer from a periphery clock region that is not adjacent to channel 3, causing additional routing delays. This delay causes one particular channel out of a total of 24 channels (configured in Basic [PMA Direct] mode) on either side of the device to not close timing for data rates $\geq$ 6.375. The workaround is to route the tx\_clkout signal for channel 3 of GXBR0 and GXBL0 to a GPLL that is closest to the affected channel to re-generate the clock for the transmit side logic. For more information about implementing this workaround with a GPLL, refer to AN 580: Achieving Timing Closure in Basic (PMA Direct) Functional Mode. This issue is fixed in production devices. ## M9K/M144K RAM Block Lock-up The M9K and M144K blocks can lock up if the clock source glitches when rden=1, which can occur if the clock source is not from a PLL. In this state, a RAM block no longer responds to read or write operations and requires an FPGA reconfiguration to restore operation. The issue occurs in the Read Timer Trigger circuitry, where a glitch-prone non-PLL clock may inadvertently freeze the Read Timer Trigger circuitry, locking the RAM block in its last operation. All RAM block modes are affected, but MLABs are not affected. The workaround is to add clock-enable logic, an internal PLL, or clock generation logic (for example, a clock divider). You can add clock-enable logic (internal or external) to disable RAM block operation until the clock is stable. You can also gate the clock internally or externally. If FPGA resources permit, you can use an internal PLL or clock generation logic to ensure a stable clock source at the RAM block input. This issue is fixed in production devices. ## **CRC Error Injection Feature** The CRC Error Injection feature on Stratix IV GX ES devices may not operate correctly when running the EDERROR\_INJECT JTAG instruction. The CRC\_ERROR output status pin may remain low, incorrectly indicating no CRC errors. This issue only occurs with the error injection block and is fixed in production devices. The CRC Error Detection feature operates correctly as expected, and is not affected by this issue. If you need to use the CRC Error Injection feature with ES devices, contact Altera Technical Support. # Higher Power Supply Current During Power-Up for $V_{CCPD}$ and $V_{CCA\_L/R}$ Stratix IV GX ES devices require higher power-up current levels for $\rm V_{CCPD}$ and $\rm V_{CCA\_L/R}$ power supplies than previously specified. The PowerPlay Early Power Estimator (EPE) version 9.0.1 correctly shows the $\rm V_{CCPD}$ and $\rm V_{CCA\_L/R}$ power-on current for ES devices. The Quartus II software and PowerPlay EPE version 9.1 and later versions correctly show the $\rm V_{CCPD}$ power-on current for production devices. The Quartus II software and PowerPlay EPE version 9.1 SP1 and later versions correctly show the $\rm V_{CCA\_L/R}$ power-on current for production devices. Stratix IV GX ES and production device functionality is not affected by this issue, even if your $V_{\rm CCPD}$ and/or $V_{\rm CCA\_L/R}$ power supplies are designed with output current levels below what the Quartus II software and/or EPE specify. Stratix IV GX ES and production devices will power-up and operate correctly as expected, provided the supplies power up monotonically and the minimum voltage requirement is met. $V_{\rm CCPD}$ must meet the minimum power supply voltage requirement for the device to exit POR. After the device exits POR, the $V_{\rm CCPD}$ current requirements return to what is reported by Altera's power estimation tools. Overall thermal power and operating current levels are not affected by this issue. If there are other devices on the board that share the $V_{CCPD}$ and/or $V_{CCA\_L/R}$ power supplies, you can use the Quartus II software and/or the EPE to estimate power supply current requirements. This analysis may be needed if the other devices on the board have stringent power supply integrity requirements. Page 22 Stratix IV GX ES Family Issues There is no planned fix for the higher power-up current requirements. #### M144K Write with Dual-Port Dual-Clock Modes M144K RAM blocks in dual-port dual-clock modes may fail to operate correctly, affecting applications such as DCFIFO memories, where data is transferred between two separate clock domains. If you use Stratix IV GX ES devices with the Quartus II software version 9.0, you must recompile your design and manually avoid all use of M144K RAM blocks in dual-port dual-clock modes. The Quartus II software version 9.0 SP1 will automatically disable use of dual-port dual-clock modes in all M144K RAM blocks. In both cases, your design's usage of M9K RAM blocks may increase as a result. This issue is fixed in production devices. You can download a software patch to help with M144K RAM blocks in dual-port dual-clock mode failure at: http://www.altera.com/support/kdb/solutions/rd04092009\_699.html ## **Automatic Clock Switchover** The Automatic Clock Switchover feature may fail to operate correctly on Stratix IV GX ES devices when the two clocks are running different frequencies. If both clocks are running at the same frequency, there is no impact to your design. The following modes are affected: - Automatic - Automatic with Manual Override You may observe two possible issues: - Switchover from inclk0 to inclk1, even though inclk0 is active (and vice-versa) - clkbad[0,1] status signals may glitch, even if the input clocks are active This issue is fixed in production devices. ### **CRC Error Detection Feature** The CRC Error Detection feature, when enabled, may cause the MLAB RAM blocks to operate incorrectly in Stratix IV GX ES devices. Write operations in MLAB RAM blocks are affected with all CRC Error Detection divisor settings. The CRC Error Detection feature operates correctly as expected. FPGA configuration bits are not affected by this issue. Disabling the CRC Error Detection feature in your design compilation with the Quartus II software will prevent this issue from occurring in ES devices. This issue is fixed in production devices. You can download a software patch to help with the CRC Error Detection feature issue at: http://www.altera.com/support/kdb/solutions/rd04092009\_699.html # **Higher Transceiver Power Supply Levels for -2 Speed Grade** Stratix IV GX -2 speed grade ES devices require higher transceiver power supply levels (refer to Table 4). Stratix IV GX -2×, -3, and -4 speed grade ES devices do not require higher power supply levels. Table 4. Power Supply Levels for Stratix IV GX ES Devices (-2 Speed Grade Only) | Power Supply | Power Supply Level (V) | Description | |--------------------|------------------------|---------------------------------------------| | V <sub>CCA_L</sub> | 2.5/3.0/3.3 | Transceiver high voltage power (left side) | | V <sub>CCA_R</sub> | 2.5/3.0/3.3 | Transceiver high voltage power (right side) | Stratix IV GX -2 speed grade ES devices require 3.3 V $\pm$ 3% on V<sub>CCA\_L/R</sub> if the maximum transceiver channel data rate is $\geq$ 7 Gbps. Use Table 5 to determine the minimum required transceiver power supply levels. Table 5. V<sub>CCA L/R</sub> Power Supply Levels for Stratix IV GX ES Devices (-2 Speed Grade) | Maximum Data Rate (Gbps) | VCCA_L/R (V) Minimum | |--------------------------|----------------------| | < 4.25 | 2.5 ±5% | | < 7 | 3.0 ±5% | | <= 8.5 | 3.3 ±3% | $V_{CCA\_L}$ and $V_{CCA\_R}$ can be shared from a single power supply, or separately from different power supplies, as long as all the conditions in Table 5 are met. A transceiver channel operating at < 7 Gbps on the same side as a transceiver channel operating at $\geq$ 7 Gbps will operate as expected with the 3.3 V power supply level. The 3.3 V power supply level requirement also applies if the transceiver channel reconfiguration switches between data rates where the maximum is $\geq$ 7 Gbps. To aid in your board design using Stratix IV GX ES devices, you can power both $V_{CCA\_L}$ and $V_{CCA\_R}$ with a 3.3 V power supply level even if only one side has a transceiver channel operating at $\geq$ 7 Gbps. As indicated earlier, transceiver channels operating at $\leq$ 7 Gbps will operate as expected with the higher power supply levels. You must specify all possible transceiver channel data rates you plan to operate in the Quartus II software with the ALTGX MegaWizard $^{TM}$ Plug-In Manager. You must recompile your design with the Quartus II software version 9.0 if you are using Stratix IV GX -2 speed grade ES devices with transceiver channels operating at $\geq$ 7 Gbps. If you require 3.3 V on $V_{CCA\_L}$ or $V_{CC\_R}$ , select **3.0 V** or **Auto** in the ALTGX MegaWizard Plug-In Manager. Though the Quartus II software report files continue to indicate 3.0 V connections to $V_{CCA\_L}$ and/or $V_{CCA\_R}$ , you must instead supply 3.3 V to $V_{CCA\_L}$ and/or $V_{CCA\_R}$ on your board. Page 24 Stratix IV GX ES Family Issues Use the Stratix IV GX PowerPlay EPE version 9.0.1 to estimate current and power/thermal requirements for Stratix IV GX -2 speed grade ES devices with the required higher power supply levels. The Stratix IV GX PowerPlay EPE version 9.0 reflects current and power estimates for production devices at data sheet specifications only. Production devices will not operate at these higher power supply levels. If needed, design your power supplies to support dropping power supply levels back to the data sheet specification for production devices. There are no reliability issues with Stratix IV ES devices at these higher power supply levels. ## ×8 and ×N Clock Line Timing Issue for Transceivers Transceiver channels in Stratix IV GX ES devices may transmit incorrect serial bits due to skew accumulated from ×8 and ×N clock lines. This issue will lead to loss-of-link synchronization. The following configurations are affected: - PCIe Gen2 ×8 functional mode with hard IP using CMU PLL or ATX PLL (the ATX PLL will be supported in the PCIe Compiler version 9.1). For more information, refer to the *Incorrect Link Training for Stratix IV GX Gen2 x8 Hard IP Implementation* section in the *MegaCore IP Library Release Notes and Errata* document. - Basic ×8 (PCS+PMA Bonded) functional mode with CMU PLL - PMA direct mode ×N with CMU PLL or ATX PLL - PCIe Gen2 ×8 functional mode using CMU PLL or ATX PLL - PCIe Gen2 ×4 functional mode using ATX PLL - (OIF) CEI PHY interface functional mode with ATX PLL - Basic functional mode ×1/×4/×8 with ATX PLL Table 6 lists the updated data rate ranges and behavior for the affected configurations (system constraints permitting) if you are using ES devices. Table 6. Updated Data Rate Ranges and Behavior for Affected Configurations with Stratix IV GX ES Devices (Part 1 of 2) | Configuration | Updated Data Rate Ranges and Behavior | |------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PCIe Gen2 ×8 functional mode with hard IP using CMU PLL or ATX PLL (1) | For more information about this issue, refer to the <i>Incorrect Link Training for Stratix IV GX Gen2 x8 Hard IP Implementation</i> section in the <i>MegaCore IP Library Release Notes and Errata</i> document. | | Basic ×8 (PCS+PMA Bonded) functional mode with CMU PLL | <ul> <li>5 Gbps to 6.5 Gbps (-2 speed grade with higher transceiver power supplies. V<sub>CCR_L/R</sub>, V<sub>CCT_L/R</sub>, and V<sub>CCL_GXB_L/Rn</sub> power supplies must be set to 1.2 ± 0.05 V)</li> <li>600 Mbps to 5 Gbps (-2, -2x, -3, and -4 speed grades)</li> </ul> | Table 6. Updated Data Rate Ranges and Behavior for Affected Configurations with Stratix IV GX ES Devices (Part 2 of 2) | Configuration | Updated Data Rate Ranges and Behavior | |------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | If CMU PLL is used and: | | | if the number of contiguous bonded channels is ≤17 (2): | | | <ul> <li>5 Gbps to 6.5 Gbps (-2 speed grade with higher transceiver power<br/>supplies. V<sub>CCR_L/R</sub>, V<sub>CCT_L/R</sub>, and V<sub>CCL_GXB_L/Rn</sub> power supplies must<br/>be set to 1.2 ± 0.05 V)</li> </ul> | | | ■ 600 Mbps to 5 Gbps (-2, -2x, -3, and -4 speed grade) | | PMA direct mode ×N with CMU PLL or ATX | ■ if the number of contiguous bonded channels is > 17: | | PLL | ■ 600 Mbps to 3.25 Gbps (-2, -2x, -3, and -4 speed grades) | | | If ATX PLL is used and: | | | if the number of contiguous bonded channels is ≤12 (2): | | | ■ up to 5.4 Gbps (-2, -2x, and -3 speed grades) | | | ■ if the number of contiguous bonded channels is > 12: | | | ■ up to 3.25 Gbps (-2, -2x, and -3 speed grades) | | PCIe Gen2 ×8 using CMU PLL or ATX PLL | Contact Altera Technical Support. | | PCIe Gen2 ×4 functional mode using ATX PLL | Use PCle Gen2 ×4 functional mode using CMU PLL only. | | (OIF) CEI PHY interface functional mode with ATX PLL | 3.125 Gbps to 5.4 Gbps for -2, -2×, and -3 speed grades. (2) | | Basic functional mode ×1/×4/×8 with ATX PLL | Up to 5.4 Gbps for -2, -2×, and -3 speed grades. (2) | #### Notes to Table 6: - (1) The ATX PLL will be supported in the PCle Compiler version 9.1. - (2) The updated data rate ranges and behaviors shown in Table 6 require the following specific placement constraints, depending on the type of transmit PLL used by the transceiver: - a. CMU PLL—the CMU PLL must be placed in the center transceiver block for a PMA direct mode ×N link and on the lower transceiver block for a Basic ×8 (PCS+PMA Bonded) link - b. ATX PLL—the transceiver channel must be placed in the adjacent transceiver block in Basic functional mode $\times 1/\times 4$ and below the center transceiver block for PMA direct mode $\times N$ This issue is modeled starting from Quartus II software version of 9.0 SP1 for the impacted ES devices. You must recompile your design and if the transceiver configuration is one of the impacted configurations as listed above, Quartus II version 9.0 SP1 will generate a compilation error. The error message conveys the actions needed for this issue. # **Endpoints Using the Hard IP Implementation Incorrectly Handle CfgRd0** For more information about this issue, refer to the *Endpoints Using the Hard IP Implementation Incorrectly Handle CfgRd0* section of the *MegaCore IP Library Release Notes and Errata* document. Page 26 Stratix IV GX ES Family Issues # Higher V<sub>CC</sub> Power Supply Levels Stratix IV GX ES devices require higher V<sub>CC</sub> power supply levels (refer to Table 7). Table 7. Power Supply Levels for Stratix IV GX ES Devices | Power Supply | Power Supply<br>Level (V) | Description | |----------------------|---------------------------|---------------------------------------------------| | V <sub>CC</sub> | 0.95 | Core voltage and periphery circuitry power supply | | V <sub>CCD_PLL</sub> | 0.95 | PLL digital power supply | | V <sub>CCHIP_L</sub> | 0.95 | Transceiver HIP digital power (left side) | | V <sub>CCHIP_R</sub> | 0.95 | Transceiver HIP digital power (right side) | EP4SGX230 ES devices require $V_{CC}$ , $V_{CCD\_PLL}$ , and $V_{CCHIP\_L/R}$ power supplies set to 0.95 V +/- 0.03 V for -2 and -2× speed grades only. EP4SGX530 ES devices require $V_{CC}$ , $V_{CCD\_PLL}$ , and $V_{CCHIP\_L/R}$ power supplies set to 0.95 V +/- 0.03 V for all speed grades. Use the PowerPlay EPE version 9.0.1 to estimate current and power/thermal requirements for Stratix IV GX ES devices with the required higher power supply levels. The PowerPlay EPE version 9.0 reflects current and power estimates for production devices at data sheet specifications only. Production devices will not operate at these higher power supply levels. If needed, design your power supplies to support dropping power supply levels back to data sheet specification for production devices. There are no reliability issues with Stratix IV GX ES devices at these higher power supply levels. # I/O Jitter Stratix IV GX ES devices may exhibit $\pm$ ~100 ps higher than expected jitter on all non-transceiver I/O pins. The actual amount of additional jitter is application and toggle-rate dependent. High-speed transceiver I/O pins are unaffected and perform to data sheet specifications. Altera has fixed the issue in production devices, which meets all current jitter specifications. If you are using ES devices, you need to account for this additional timing uncertainty in all non-transceiver I/O timing closure budgets. # **Higher Minimum finppd Setting** Stratix IV GX ES devices may exhibit higher than expected PLL jitter at low $f_{\rm INPFD}$ settings. Raising the minimum $f_{\rm INPFD}$ to 25 MHz removes the additional PLL jitter in ES devices. Altera has fixed the issue in production devices, which meets the current $f_{\text{INPFD}}$ minimum of 5 MHz. If you are using ES devices, review your $f_{\rm INPFD}$ settings by searching under "Nominal PFD Frequency" in each PLL section of your **.fit.rpt** compilation report file. If needed, recompile your design in the Quartus II software with modified PLL settings to achieve the higher minimum $f_{\rm INPFD}$ . For more information about the ALTPLL megafunction, refer to the *Quartus II* Development Software Handbook or the Phase-Locked Loops (ALTPLL) Megafunction User Guide. # High I/O Pin Leakage Current Top and bottom I/O pin leakage current is higher for Stratix IV GX ES devices than production devices. Side I/O banks are not affected. Refer to Table 8 for Stratix IV GX ES device I/O pin leakage current on top and bottom I/O banks. Table 8. I/O Pin Leakage Current for Top and Bottom I/O Banks | Temp. | | Units | | | | | |-------|-------|-------|-------|-------|-------|--------| | | 3.0 V | 2.5 V | 1.8 V | 1.5 V | 1.2 V | VIIILS | | 25°C | 35 | 25 | 15 | 11 | 9 | μΑ | | 85°C | 140 | 100 | 60 | 45 | 35 | μΑ | These I/O pin leakage current values apply to ES silicon only and not to production silicon. # Higher Standby Current for V<sub>CC</sub> Power Supply You can expect to see higher standby $I_{CC}$ values on the $V_{CC}$ power supply for Stratix IV GX ES devices than indicated in the Quartus II software version 9.0 and the PowerPlay EPE version 9.0. The higher standby $I_{CC}$ current for the $V_{CC}$ power supply is fixed in production devices. Use the PowerPlay EPE version 9.0.1 to estimate current and power/thermal requirements for the Stratix IV GX ES device. The PowerPlay EPE version 9.0 will not be updated with these higher standby current values. # Reduced M9K/M144K Performance M9K/M144K $f_{MAX}$ and $t_{CO}$ performance for Stratix IV GX ES devices may be lower than indicated in the Quartus II software version 8.1. Compile your design in the Quartus II software version 9.0 to estimate the impact on your design. # **Reduced Settings for Transceivers** There are reduced settings for the M counter of the ALTGX TX PLLs and RX CDRs in the EP4SGX230 ES device transceiver blocks. Settings with M=16 and M=20 in all ALTGX PLLs are removed from Basic modes and all protocol configurations. These changes resulted in blocking one configuration for Sonet OC-48 (RefCLK = 77.76 MHz). Page 28 Document Revision History Update your design in the ALTGX MegaWizard Plug-In Manager in the Quartus II software version 9.0 and recompile the design. In some cases, you may have to change your ALTGX input reference frequency, which can be done using the available GPLL resources or external clock inputs. # **DPA Misalignment** Stratix IV GX DPA circuitry for ES devices occasionally become stuck at the initial configured phase or take significantly longer than expected to select the optimum phase. A non-ideal phase may result in data bit errors, even after the DPA lock signal has gone high. Resetting the DPA circuit may not alleviate the problem; in fact, resetting it might trigger the problem. LVDS receivers configured in DPA mode are affected. LVDS receivers configured in Soft CDR mode with 0 PPM difference (synchronous interface) are also affected. For applications with flexibility in the choice of training patterns, Altera recommends you choose bit sequences with more data transitions and a non-cyclical pattern similar to a PRBS or K28.5 code sequence. For applications using a fixed, cyclical, or data transition sparse training pattern (for example, if you are using the SPI 4.2 protocol, which specifies a training pattern of ten 0s and ten 1s), turn on the **DPA PLL Calibration** feature (available in the Quartus II software version 9.0) in the ALTLVDS MegaWizard Plug-In Manager. There are two caveats when enabling the DPA PLL Calibration feature: - PLL merging (merging RX and RX or merging RX and TX PLL) is not automatically supported by the ALTLVDS megafunction; use the external PLL option to handle PLL merging separately. - Timing for all PLL outputs is pulled in by 1/4 of the voltage controlled oscillator (VCO) phase during the PLL calibration process. This must be taken into account for external I/O pin timing interfaces and for clock domain transfers (without a FIFO) when the clocks are not all from this same PLL. # **Document Revision History** Table 9 lists the revision history for this Errata Sheet. Table 9. Document Revision History (Part 1 of 3) | Date | Version | Changes | | |---------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | March 2011 | 5.7 | Updated the "I/O Jitter" section of Table 1. | | | December 2010 | 5.6 | Added the "PCI Express (PCIe) Gen2 Protocol Link Establishment Issue" section. | | | October 2010 | 5.5 | <ul> <li>Added the "Quartus II Software Incorrect Setting for Transceiver CDR in All Modes Ex<br/>PCIe Mode" and "Dynamic Reconfiguration Issue Between PCIe Mode and Any Othe<br/>Transceiver Mode" sections.</li> </ul> | | Document Revision History Page 29 Table 9. Document Revision History (Part 2 of 3) | Date | Version | Changes | | | |----------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | September 2010 | 5.4 | <ul> <li>Added the "Quartus II Mapping Issue with PCIe Interfaces Using the Hard IP Block"<br/>section.</li> </ul> | | | | | | Added links to Table 3. | | | | | | Added three headings with links to improve bookmark navigation. | | | | May 2010 | 5.3 | Added the "I/O Jitter" section. | | | | April 2010 | 5.2 | Added "Fast Passive Parallel Mode Configuration Failures at High DCLK Frequency" | | | | | | <ul> <li>Added "FPP Mode Configuration Failures When the Minimum Hold Time (tDH) is set to 0<br/>ns or 24 ns"</li> </ul> | | | | | | ■ Updated "DPA Misalignment" and removed this issue from Production devices section | | | | | | ■ Updated Table 2 | | | | | | ■ Updated "Higher Power Supply Current During Power-Up for VCCPD and VCCA_L/R" | | | | | | Added "Transmitter PLL Lock (pll_locked) Status Signal" | | | | | | ■ Updated: | | | | January 2010 | 5.1 | <ul><li>"Stratix IV GX Power-up Sequencing on Production Devices"</li></ul> | | | | | | <ul><li>"×8 and ×N Clock Line Timing Issue for Transceivers"</li></ul> | | | | | | Added "DPA Misalignment" section to production devices. | | | | | | Added: | | | | | | "Stratix IV GX Production Devices" | | | | | | ■ "M144K RAM Block Lock-Up" | | | | | | "×8 and ×N Clock Line Timing Issue for Transceivers" | | | | November 2009 | 5.0 | Stratix IV GX Power-up Issue on Production Devices" | | | | | | Updated the following with link to software patch: | | | | | | "M144K Write with Dual-Port Dual-Clock Modes" | | | | | | "CRC Error Detection Feature" | | | | | | Updated with fix in "Automatic Clock Switchover". | | | | | 4.0 | Added: | | | | August 2009 | | "Remote System Upgrade" | | | | - | | "XAUI Functional Mode Failure" "Trained leaves of the Total Channels in Pagin (PMA Bissel) Configuration." | | | | June 2009 | | "Timing Issue with Two Channels in Basic (PMA Direct) Configuration" | | | | | 3.1 | <ul> <li>Added "M9K/M144K RAM Block Lock-up"</li> <li>Renamed the "MLAB Issue with CRC Error Detection Feature" section to "CRC Error</li> </ul> | | | | | | Detection Feature" to more accurately reflect that this is a problem with the CRC circuit within the MLAB. Revised the first sentence of this section. | | | | | | Updated "x8 and xN Clock Line Timing Issue for Transceivers", "M144K Write with<br>Dual-Port Dual-Clock Modes", and "CRC Error Detection Feature" sections | | | Page 30 Document Revision History Table 9. Document Revision History (Part 3 of 3) | Date | Version | Changes | | |----------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | 3.0 | Added: | | | | | "CRC Error Injection Feature" | | | | | ■ "Higher Power Supply Current During Power-Up for V <sub>CCPD</sub> and V <sub>CCA L/R</sub> " | | | | | ■ "M144K Write with Dual-Port Dual-Clock Modes" | | | | | "Automatic Clock Switchover" | | | | | ■ "MLAB Issue with CRC Error Detection Feature" | | | | | "×8 and ×N Clock Line Timing Issue for Transceivers" | | | | | "Endpoints Using the Hard IP Implementation Incorrectly Handle CfgRd0" | | | March 2009 | | ■ "Higher V <sub>CC</sub> Power Supply Levels" | | | | | Updated: | | | | | <ul> <li>"Higher Transceiver Power Supply Levels for -2 Speed Grade" (moved to above "x8 and<br/>xN Clock Line Timing Issue for Transceivers")</li> </ul> | | | | | • "I/O Jitter" | | | | | "Higher Minimum f <sub>INPFD</sub> Setting" | | | | | "High I/O Pin Leakage Current" | | | | | "Higher Standby Current for V <sub>CC</sub> Power Supply" | | | | | "Reduced M9K/M144K Performance" | | | | 2.0 | • "I/O Jitter" | | | February 2009 | | "Higher Minimum f <sub>INPFD</sub> Setting" | | | 1 Columny 2003 | | ■ "Higher Power Supply Levels for -2 Speed Grade" | | | | | ■ Updated "Higher Standby Current for 0.9-V V <sub>CC</sub> Supply" | | | | 1.0 | ■ High I/O Pin Leakage Current" | | | December 2008 | | ■ "Higher Standby Current for 0.9-V VCC Supply" | | | | | ■ "Reduced M9K/M144K Performance" | | | | | "Reduced Settings for Transceivers" | | | | | "DPA Misalignment" | |