

## DUAL-BAND RF SYNTHESIZER WITH INTEGRATED VCOS FOR GSM AND GPRS WIRELESS COMMUNICATIONS

#### **Features**

- Dual-band RF Synthesizers
  - RF1: 900 MHz to 1.8 GHz
  - RF2: 750 MHz to 1.5 GHz
- IF synthesizer: 500 to 1000 MHz
- Integrated VCOs, loop filters, varactors, and resonators ■
- Minimal number of external components required
- Fast settling time: 140 μs
- GPRS Class 12 compliant
- Low phase noise
- Programmable powerdown modes
- 1 µA standby current
- 18 mA typical supply current
- 2.7 to 3.6 V operation
- Packages: 24-pin TSSOP and 28-pin MLP



#### **Applications**

- GSM 850, E-GSM 900, DCS 1800, and PCS 1900 cellular telephones
- GPRS data terminals
- HSCSD data terminals

#### Description

The Si4133G is a monolithic integrated circuit that performs both IF and dual-band RF synthesis for GSM and GPRS wireless communications applications. The Si4133G includes three VCOs, loop filters, reference and VCO dividers, and phase detectors. Divider and powerdown settings are programmable with a three-wire serial interface.

#### **Functional Block Diagram**





Patents pending



# TABLE OF CONTENTS

| <u>Section</u>                      | <u>Page</u> |
|-------------------------------------|-------------|
| Electrical Specifications           | 4           |
| Typical Application Circuits        |             |
| Functional Description              | 15          |
| Serial Interface                    |             |
| Setting the VCO Center Frequencies  |             |
| Self-Tuning Algorithm               |             |
| Output Frequencies                  |             |
| PLL Loop Dynamics                   |             |
| RF and IF Outputs (RFOUT and IFOUT) |             |
| Reference Frequency Amplifier       |             |
| Powerdown Modes                     |             |
| Auxiliary Output (AUXOUT)           |             |
| Control Registers                   | 20          |
| Pin Descriptions: Si4133G-BT        |             |
|                                     |             |
| Pin Descriptions: Si4133G-BM        |             |
| Ordering Guide                      |             |
| Si4133G Derivative Devices          |             |
| Package Outline: Si4133G-BT         |             |
| Package Outline: Si4133G-BM         |             |
| Document Change List                | 31          |
| Contact Information                 | 32          |



### **Electrical Specifications**

**Table 1. Recommended Operating Conditions** 

| Parameter                  | Symbol         | Test Condition                                                                    | Min  | Тур | Max | Unit |
|----------------------------|----------------|-----------------------------------------------------------------------------------|------|-----|-----|------|
| Ambient Temperature        | T <sub>A</sub> |                                                                                   | -20  | 25  | 85  | °C   |
| Supply Voltage             | $V_{DD}$       |                                                                                   | 2.7  | 3.0 | 3.6 | V    |
| Supply Voltages Difference | $V_\Delta$     | (V <sub>DDR</sub> – V <sub>DDD</sub> ),<br>(V <sub>DDI</sub> – V <sub>DDD</sub> ) | -0.3 | _   | 0.3 | V    |

**Note:** All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. Typical values apply at 3.0 V and an operating temperature of 25 °C unless otherwise stated.

## Table 2. Absolute Maximum Ratings<sup>1,2</sup>

| Parameter                  | Symbol           | Value                        | Unit |
|----------------------------|------------------|------------------------------|------|
| DC Supply Voltage          | V <sub>DD</sub>  | -0.5 to 4.0                  | V    |
| Input Current <sup>3</sup> | I <sub>IN</sub>  | ±10                          | mA   |
| Input Voltage <sup>3</sup> | V <sub>IN</sub>  | -0.3 to V <sub>DD</sub> +0.3 | V    |
| Storage Temperature Range  | T <sub>STG</sub> | -55 to 150                   | °C   |

#### Notes:

- 1. Permanent device damage may occur if the above Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2. This device is a high performance RF integrated circuit with an ESD rating of < 2 kV. Handling and assembly of this device should only be done at ESD-protected workstations.
- 3. For signals SCLK, SDATA, SEN, PWDN and XIN.



#### **Table 3. DC Characteristics**

 $(V_{DD}$  = 2.7 to 3.6 V,  $T_A$  = -20 to 85 °C)

| Parameter                              | Symbol          | Test Condition                                      | Min                  | Тур | Max                 | Unit |
|----------------------------------------|-----------------|-----------------------------------------------------|----------------------|-----|---------------------|------|
| Typical Supply Current <sup>1</sup>    |                 | RF1 and IF Operating                                | _                    | 18  | 31                  | mA   |
| RF1 Mode Supply Current <sup>1</sup>   |                 |                                                     | _                    | 13  | 17                  | mA   |
| RF2 Mode Supply Current <sup>1</sup>   |                 |                                                     | _                    | 12  | 17                  | mA   |
| IF Mode Supply Current <sup>1</sup>    |                 |                                                     | _                    | 10  | 14                  | mA   |
| Standby Current                        |                 | PWDN = 0                                            | _                    | 1   | _                   | μΑ   |
| High Level Input Voltage <sup>2</sup>  | V <sub>IH</sub> |                                                     | 0.7 V <sub>DD</sub>  | _   | _                   | V    |
| Low Level Input Voltage <sup>2</sup>   | V <sub>IL</sub> |                                                     | _                    | _   | 0.3 V <sub>DD</sub> | V    |
| High Level Input Current <sup>2</sup>  | I <sub>IH</sub> | V <sub>IH</sub> = 3.6 V,<br>V <sub>DD</sub> = 3.6 V | -10                  | _   | 10                  | μΑ   |
| Low Level Input Current <sup>2</sup>   | I <sub>IL</sub> | V <sub>IL</sub> = 0 V,<br>V <sub>DD</sub> = 3.6 V   | -10                  | _   | 10                  | μΑ   |
| High Level Output Voltage <sup>3</sup> | V <sub>OH</sub> | I <sub>OH</sub> = -500 μA                           | V <sub>DD</sub> -0.4 | _   | _                   | V    |
| Low Level Output Voltage <sup>3</sup>  | V <sub>OL</sub> | Ι <sub>ΟΗ</sub> = 500 μΑ                            | _                    | _   | 0.4                 | V    |

#### Notes:

- RF1 = 1.55 GHz, RF2 = 1.2 GHz, IF = 800 MHz
   For signals SCLK, SDATA, SEN, and PWDN.
- 3. For signal AUXOUT.

#### **Table 4. Serial Interface Timing**

(V<sub>DD</sub> = 2.7 to 3.6 V,  $T_A$  = -20 to 85 °C)

| Parameter <sup>1</sup>                 | Symbol            | Test Condition | Min | Тур | Max | Unit |
|----------------------------------------|-------------------|----------------|-----|-----|-----|------|
| SCLK Cycle Time                        | t <sub>clk</sub>  | Figure 1       | 40  | _   | _   | ns   |
| SCLK Rise Time                         | t <sub>r</sub>    | Figure 1       |     | _   | 50  | ns   |
| SCLK Fall Time                         | t <sub>f</sub>    | Figure 1       |     | _   | 50  | ns   |
| SCLK High Time                         | t <sub>h</sub>    | Figure 1       | 10  | _   | _   | ns   |
| SCLK Low Time                          | t <sub>I</sub>    | Figure 1       | 10  | _   | _   | ns   |
| SDATA Setup Time to SCLK <sup>↑2</sup> | t <sub>su</sub>   | Figure 2       | 5   | _   | _   | ns   |
| SDATA Hold Time from SCLK <sup>2</sup> | t <sub>hold</sub> | Figure 2       | 0   | _   | _   | ns   |
| SEN↓ to SCLK↑ Delay Time²              | t <sub>en1</sub>  | Figure 2       | 10  |     | _   | ns   |
| SCLK↑ to SEN↑ Delay Time²              | t <sub>en2</sub>  | Figure 2       | 12  | _   | _   | ns   |
| SEN↑ to SCLK↑ Delay Time²              | t <sub>en3</sub>  | Figure 2       | 12  | _   | _   | ns   |
| SEN Pulse Width                        | t <sub>w</sub>    | Figure 2       | 10  | _   | _   | ns   |

#### Notes:

- 1. All timing is referenced to the 50% level of the waveform unless otherwise noted.
- 2. Timing is not referenced to 50% level of waveform. See Figure 2.



Figure 1. SCLK Timing Diagram



**Figure 2. Serial Interface Timing Diagram** 



Figure 3. Serial Word Format

#### **Table 5. RF and IF Synthesizer Characteristics**

 $(V_{DD} = 2.7 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 ^{\circ}\text{C})$ 

| Parameter <sup>1</sup>                                               | Symbol           | Test Condition              | Min        | Тур         | Max                     | Unit              |
|----------------------------------------------------------------------|------------------|-----------------------------|------------|-------------|-------------------------|-------------------|
| XIN Input Frequency                                                  | $f_{REF}$        |                             | _          | 13          | _                       | MHz               |
| Reference Amplifier Sensitivity                                      | V <sub>REF</sub> |                             | 0.5        | _           | V <sub>DD</sub><br>+0.3 | V <sub>PP</sub>   |
| Phase Detector Update Frequency                                      | $f_{\phi}$       | $f_{\phi} = f_{REF}/R$      |            | 200         |                         | kHz               |
| RF1 Center Frequency Range                                           | $f_{CEN}$        |                             | 947        | _           | 1720                    | MHz               |
| RF2 Center Frequency Range                                           | f <sub>CEN</sub> |                             | 789        | _           | 1429                    | MHz               |
| IF VCO Center Frequency Range                                        | f <sub>CEN</sub> |                             | 526        | _           | 952                     | MHz               |
| Tuning Range from f <sub>CEN</sub>                                   |                  | Note: L <sub>EXT</sub> ±10% | <b>-</b> 5 | _           | 5                       | %                 |
| RF1 VCO Pushing                                                      |                  | Open loop                   | _          | 0.5         | _                       | MHz/V             |
| RF2 VCO Pushing                                                      |                  |                             | _          | 0.4         | _                       | MHz/V             |
| IF VCO Pushing                                                       |                  |                             | _          | 0.3         | _                       | MHz/V             |
| RF1 VCO Pulling                                                      |                  | VSWR = 2:1, all             | _          | 0.4         | _                       | MHz <sub>PP</sub> |
| RF2 VCO Pulling                                                      |                  | phases, open loop           | _          | 0.1         | _                       | MHz <sub>PP</sub> |
| IF VCO Pulling                                                       |                  |                             | _          | 0.1         | _                       | MHz <sub>PP</sub> |
| RF1 Phase Noise                                                      |                  | 1 MHz offset                | _          | -132        | _                       | dBc/Hz            |
|                                                                      |                  | 3 MHz offset                | _          | -142        | _                       | dBc/Hz            |
| RF1 Integrated Phase Error                                           |                  | 100 Hz to 100 kHz           | _          | 0.9         | _                       | deg rms           |
| RF2 Phase Noise                                                      |                  | 1 MHz offset                | _          | -134        | _                       | dBc/Hz            |
|                                                                      |                  | 3 MHz offset                | _          | -144        | _                       | dBc/Hz            |
| RF2 Integrated Phase Error                                           |                  | 100 Hz to 100 kHz           | _          | 0.7         | _                       | deg rms           |
| IF Phase Noise                                                       |                  | 100 kHz offset              |            | -117        | _                       | dBc/Hz            |
| IF Integrated Phase Error                                            |                  | 100 Hz to 100 kHz           | _          | 0.4         | _                       | deg rms           |
| RF1 Harmonic Suppression                                             |                  | Second Harmonic             | _          | -26         | _                       | dBc               |
| RF2 Harmonic Suppression                                             |                  |                             | _          | -26         | _                       | dBc               |
| IF Harmonic Suppression                                              |                  |                             | _          | -26         | _                       | dBc               |
| RFOUT Power Level                                                    |                  | $Z_L = 50 \Omega$           | -7         | -2          | 1                       | dBm               |
| IFOUT Power Level                                                    |                  | $Z_L = 50 \Omega$           | -8         | -6          | -1                      | dBm               |
| RF1 Reference Spurs                                                  |                  | Offset = 200 kHz            | _          | -70         | _                       | dBc               |
|                                                                      |                  | Offset = 400 kHz            | _          | <b>–</b> 75 | _                       | dBc               |
|                                                                      |                  | Offset = 600 kHz            | _          | -80         | _                       | dBc               |
| RF2 Reference Spurs                                                  |                  | Offset = 200 kHz            | _          | <b>–</b> 75 | _                       | dBc               |
|                                                                      |                  | Offset = 400 kHz            | _          | -80         | _                       | dBc               |
|                                                                      |                  | Offset = 600 kHz            |            | -80         | _                       | dBc               |
| Powerup Request to Synthesizer Ready Time, RF1, RF2, IF <sup>2</sup> | t <sub>pup</sub> | Figures 4, 5                |            | 140         |                         | μS                |
| Powerdown Request to Synthesizer Off Time <sup>3</sup>               | t <sub>pdn</sub> | Figures 4, 5                | _          | _           | 100                     | ns                |

#### Notes:

- 1. RF1 = 1.55 GHz, RF2 = 1.2 GHz, IF = 550 MHz for all parameters unless otherwise noted.
- 2. From powerup request (PWDN↑ or SEN↑ during a write of 1 to bits PDIB and PDRB in Register 2) to RF and IF synthesizers ready (settled to within 0.1 ppm frequency error). Typical settling time to 5 degrees phase error is 120 μs.
- 3. From powerdown request (PWDN↓, or SEN↑ during a write of 0 to bits PDIB and PDRB in Register 2) to supply current equal to I<sub>PWDN</sub>.





Figure 4. Software Power Management Timing Diagram



Figure 5. Hardware Power Management Timing Diagram



Figure 6. Typical Transient Response RF1 at 1.6 GHz with 200 kHz Phase Detector Update Frequency





Figure 7. Typical RF1 Phase Noise at 1.6 GHz with 200 kHz Phase Detector Update Frequency



Figure 8. Typical RF1 Spurious Response at 1.6 GHz with 200 kHz Phase Detector Update Frequency





Figure 9. Typical RF2 Phase Noise at 1.2 GHz with 200 kHz Phase Detector Update Frequency



Figure 10. Typical RF2 Spurious Response at 1.2 GHz with 200 kHz Phase Detector Update Frequency





Figure 11. Typical IF Phase Noise at 550 MHz with 200 kHz Phase Detector Update Frequency



Figure 12. IF Spurious Response at 550 MHz with 200 kHz Phase Detector Update Frequency



## **Typical Application Circuits**



Figure 13. Si4133G-BT



Figure 14. Si4133G-BM



## **Functional Description**

The Si4133G is a monolithic integrated circuit that performs IF and dual-band RF synthesis for wireless applications such as GSM 850, E-GSM 900, DCS 1800, and PCS 1900. Its fast transient response also makes the Si4133G especially well suited to GPRS and HSCSD multislot applications where channel switching and settling times are critical. This integrated circuit (IC), with a minimal number of external components, completes the frequency synthesis function.

The Si4133G has three complete phase-locked loops (PLLs) with integrated voltage-controlled oscillators (VCOs). The low phase noise of the VCOs makes the Si4133G suitable for demanding wireless communications applications. Phase detectors, loop filters, and reference dividers are also integrated. The IC is programmed with a three-wire serial interface.

One PLL is provided for IF synthesis, and two PLLs are provided for dual-band RF synthesis. One RF VCO is optimized to have its center frequency set between 947 and 1720 MHz, whereas the second RF VCO is optimized to have its center frequency set between 789 and 1429 MHz. The IF VCO is optimized to have its center frequency set between 526 and 952 MHz. Each PLL can adjust its output frequency by ±5% relative to its VCO center frequency.

The center frequency of each VCO is set by connection of an external inductance. Inaccuracies in the value of the inductance are compensated for by the Si4133G's proprietary self-tuning algorithm. This algorithm is initiated each time the PLL is powered-up (by either the PWDN pin or by software) and/or each time a new output frequency is programmed.

The two RF PLLs share a common output pin, so only one PLL is active at a time. Because the two VCOs can be set to have widely separated center frequencies, the RF output can be programmed to service different frequency bands, thus the Si4133G is ideal for dual-band cellular handsets.

The unique PLL architecture in the Si4133G produces a transient response that is superior in speed to fractional-N architectures without the high phase noise or spurious modulation effects often associated with those designs.

#### Serial Interface

A timing diagram for the serial interface is shown in Figure 2 on page 7. Figure 3 on page 7 shows the format of the serial word.

The Si4133G is programmed serially with 22-bit words comprised of 18-bit data fields and 4-bit address fields. When the serial interface is enabled (i.e., when  $\overline{SEN}$  is low) data and address bits on the SDATA pin are clocked into an internal shift register on the rising edge of SCLK. Data in the shift register is then transferred on the rising edge of  $\overline{SEN}$  to the internal data register identified in the address field. The serial interface is disabled when  $\overline{SEN}$  is high.

Table 10 on page 20 summarizes the data register functions and addresses. The internal shift register ignores leading bits before the 22 required bits.

#### Setting the VCO Center Frequencies

The PLLs can adjust the IF and RF output frequencies ±5% with respect to their VCO center frequencies. Each center frequency is established by the value of an external inductance connected to the respective VCO. Manufacturing tolerances of ±10% for the external inductances are acceptable. The Si4133G compensates for inaccuracies in each inductance by executing a self-tuning algorithm after PLL powerup or after a change in the programmed output frequency.

Because the total tank inductance is in the low nH range, the inductance of the package must be considered when determining the correct external inductance. The total inductance ( $L_{TOT}$ ) presented to each VCO is the sum of the external inductance ( $L_{EXT}$ ) and the package inductance ( $L_{PKG}$ ). Each VCO has a nominal capacitance ( $C_{NOM}$ ) in parallel with the total inductance, and the center frequency is as follows:

$$f_{CEN} = \frac{1}{2\pi \sqrt{L_{TOT} \times C_{NOM}}}$$
 or 
$$f_{CEN} = \frac{1}{2\pi \sqrt{(L_{PKG} + L_{EXT}) \times C_{NOM}}}$$

Tables 6 and 7 summarize the characteristics of each VCO.



Table 6. Si4133G-BT VCO Characteristics

| vco | F <sub>CEN</sub> I | Range<br>Hz) | C <sub>NOM</sub> (pF) | L <sub>PKG</sub> (nH) | L <sub>EXT</sub> Range<br>(nH) |      |  |  |  |
|-----|--------------------|--------------|-----------------------|-----------------------|--------------------------------|------|--|--|--|
|     | Min                | Max          |                       |                       | Min                            | Max  |  |  |  |
| RF1 | 947                | 1720         | 4.3                   | 2.0                   | 0.0                            | 4.6  |  |  |  |
| RF2 | 789                | 1429         | 4.8                   | 2.3                   | 0.3                            | 6.2  |  |  |  |
| IF  | 526                | 952          | 6.5                   | 2.1                   | 2.2                            | 12.0 |  |  |  |

Table 7. Si4133G-BM VCO Characteristics

| vco | F <sub>CEN</sub> I | Range<br>Hz) | C <sub>NOM</sub><br>(pF) | L <sub>PKG</sub><br>(nH) | L <sub>EXT</sub> i |      |
|-----|--------------------|--------------|--------------------------|--------------------------|--------------------|------|
|     | Min                | Max          |                          |                          | Min                | Max  |
| RF1 | 947                | 1720         | 4.3                      | 1.5                      | 0.5                | 5.1  |
| RF2 | 789                | 1429         | 4.8                      | 1.5                      | 1.1                | 7.0  |
| IF  | 526                | 952          | 6.5                      | 1.6                      | 2.7                | 12.5 |



Figure 15. External Inductance Connection

As a design example, consider that the goal is to synthesize frequencies in a 25 MHz band between 1120 and 1145 MHz. The center frequency should be defined as midway between the two extremes, or 1132.5 MHz. The PLL can adjust the VCO output frequency  $\pm 5\%$  of the center frequency, or  $\pm 56.6$  MHz of 1132.5 MHz (i.e., from approximately 1076 to 1189 MHz). The RF2 VCO has a  $C_{NOM}$  of 4.8 pF, and a 4.1 nH inductance in parallel with this capacitance yields the required center frequency. An external inductance of 1.8 nH should be connected between RFLC and RFLD as shown in Figure 15. This and 2.3 nH of  $L_{PKG}$  (Si4133G-BT), presents the correct total

inductance to the VCO. In manufacturing, the external inductance can vary  $\pm 10\%$  of its nominal value and the Si4133G corrects for the variation with the self-tuning algorithm.

In most cases, particularly for the RF VCOs, the requisite value of the external inductance is small enough to utilize a PC board trace. During initial board layout, a length of trace approximating the required inductance can be used. For more information, refer to Application Note 31: Inductor Design for the Si41xx Synthesizer Family.

#### Self-Tuning Algorithm

The self-tuning algorithm is initiated immediately after powerup of a PLL or, if the PLL is already powered, after a change in its programmed output frequency. This algorithm attempts to tune the VCO so that its freerunning frequency is near the desired output frequency. In doing so, the algorithm compensates for manufacturing tolerance errors in the value of the external inductance connected to the VCO. It also reduces the frequency error for which the PLL must correct to get the precise desired output frequency. The self-tuning algorithm will leave the VCO oscillating at a frequency in error by less than 1% of the required output frequency.

After self-tuning, the PLL controls the VCO oscillation frequency. The PLL will complete frequency locking, eliminating any remaining frequency error. Thereafter, it will maintain frequency-lock and compensates for effects from temperature and supply voltage variations.

The Si4133G's self-tuning algorithm compensates for component value errors at any temperature within the specified temperature range. However, the ability of the PLL to compensate for drift in component values that occur *after* self-tuning is limited. For external inductances with temperature coefficients approximately ±150 ppm/°C, the PLL can maintain lock for changes in temperature of approximately ±30 °C.

Applications in which the PLL is regularly powered down (such as GSM) or switched between channels can minimize or eliminate the effects of temperature drift because the VCO is re-tuned when it is powered up or when a new frequency is programmed. Applications in which the ambient temperature can drift substantially after self-tuning, it might be necessary to monitor the LDETB (lock-detect bar) signal on the AUXOUT pin to determine the locking state of the PLL. See "Auxiliary Output (AUXOUT)" on page 18 for how to select LDETB.

The LDETB signal is normally low after self-tuning completes but rises to a logic high condition when the IF

or RF PLL nears the limit of its compensation range LDETB is also high when either PLL is executing the self-tuning algorithm. The output frequency is still locked when LDETB goes high, but the PLL eventually loses lock if the temperature continues to drift in the same direction. Therefore, if LDETB goes high, the IF and RF PLLs should be re-tuned promptly by initiating the self-tuning algorithm.

#### **Output Frequencies**

The IF and RF output frequencies are set by programming the N Divider registers. Each RF PLL has its own N register and can be programmed independently. All three PLL R-dividers are fixed at R = 65 to yield a 200 kHz phase detector update rate from a 13 MHz reference frequency. Programming the N Divider register for either RF1 or RF2 automatically selects the associated output.

The reference frequency on the XIN pin is divided by R and this signal is the input to the PLL's phase detector. The other input to the phase detector is the PLL's VCO output frequency divided by N. The PLL works to make these frequencies equal.

That is, after an initial transient:

$$\frac{f_{OUT}}{N} = \frac{f_{REF}}{65}$$

$$f_{OUT} = \frac{N}{65} \times f_{REF}$$

For XIN = 13 MHz this simplifies to

$$f_{OLLT} = N \times 200 \text{ kHz}$$

The integer N is set by programming the RF1 N-Divider register (Register 3), the RF2 N-Divider register (Register 4), and the IF N-Divider register (Register 5).

Each N-divider is implemented as a conventional high speed divider. That is, it consists of a dual-modulus prescaler, a swallow counter, and a lower speed synchronous counter. However, these values are automatically calculated. Only the appropriate N value must be programmed.

#### **PLL Loop Dynamics**

The transient response for each PLL is optimized for a GSM application. VCO gain, phase detector gain, and loop filter characteristics are not programmable.

The settling time for each PLL is directly proportional to its phase detector update period  $T\phi$  ( $T\phi$  equals  $1/f\phi$ ). For a GSM application with a 13 MHz reference frequency,

the RF and IF PLLs  $T_{\varphi}$  = 5  $\mu S.$  During the first 6.5 update periods, the Si4133G executes the self-tuning algorithm. From then on the PLL controls the output frequency. Because of the unique architecture of the Si4133G PLLs, the time required to settle the output frequency to 0.1 ppm error is approximately 21 update periods. Total time after powerup or a change in programmed frequency until the synthesized frequency is settled (including time for self-tuning) is approximately 28 update periods or 140  $\mu S.$ 

#### RF and IF Outputs (RFOUT and IFOUT)

The RFOUT pin is driven by an amplifier that buffers the output pin from the RF VCOs and must be coupled to its load through an ac coupling capacitor. The amplifier receives its input from the RF1 or RF2 VCO, depending on which N-Divider register was last written. For example, programming the N-Divider register for RF1 automatically selects the RF1 VCO output.

A matching network is required to maximize power delivered into a 50  $\Omega$  load. The network consists of a 2 nH series inductance, which can be realized with a PC board trace, connected between the RFOUT pin and the ac coupling capacitor. The network provides an adequate match for the RF1 and RF2 frequency bands and also filters the output signal to reduce harmonic distortion. A 50  $\Omega$  load is not required for proper operation of the Si4133G. Depending on transceiver requirements, the matching network might not be needed. See Figure 16.



Figure 16. RFOUT 50  $\Omega$  Test Circuit

The IFOUT pin is driven by an amplifier that buffers the output pin from the IF VCO. The IFOUT pin must be coupled to its load through an ac coupling capacitor. A matching network is required to maximize power delivered into a 50  $\Omega$  load. See Figure 17.





Figure 17. IFOUT 50  $\Omega$  Test Circuit

Table 8. L<sub>MATCH</sub> Values

| Frequency   | L <sub>MATCH</sub> |
|-------------|--------------------|
| 500–600 MHz | 40 nH              |
| 600-800 MHz | 27 nH              |
| 800–1 GHz   | 18 nH              |

The IF output level is dependent upon the load. Figure 18 displays the output level versus load resistance for a variety of output frequencies.



Figure 18. Typical IF Output Voltage vs. Load Resistance at 550 MHz

For resistive loads greater than 500  $\Omega$  the output level saturates and the bias currents in the IF output amplifier are higher than needed. The LPWR bit in the Main Configuration register (Register 0) can be set to 1 to reduce the bias currents and therefore reduce the power dissipated by the IF amplifier. For loads less than 500  $\Omega$  LPWR should be set to 0 to maximize the output level.

#### **Reference Frequency Amplifier**

The Si4133G provides a reference frequency amplifier. If the driving signal has CMOS levels it can be connected directly to the XIN pin. Otherwise, the reference frequency signal should be ac coupled to the XIN pin through a 560 pF capacitor.

#### **Powerdown Modes**

Table 9 summarizes the powerdown functionality. The Si4133G can be powered down by taking the PWDN pin low or by setting bits in the Powerdown register (Register 1). When the PWDN pin is low, the Si4133G will be powered down regardless of the Powerdown register settings. When the PWDN pin is high, power management is controlled by the Powerdown register bits.

The reference frequency amplifier, IF, and RF sections of the Si4133G circuitry can be individually powered down by setting the Powerdown register bits PDIB and PDRB low, respectively. The reference frequency amplifier is also powered up if the PDRB and PDIB bits are high. Also, setting the AUTOPDB bit to 1 in the Main Configuration register (Register 0) is equivalent to setting both bits in the Powerdown register to 1. The serial interface remains available and can be written in all powerdown modes.

#### **Auxiliary Output (AUXOUT)**

The signal appearing on AUXOUT is selected by setting the AUXSEL bits in the Main Configuration register (Register 0).

The LDETB signal can be selected by setting the AUXSEL bits to 11. This signal can indicate that the IF or RF PLL is going to lose lock due to excessive ambient temperature drift and should be re-tuned. The LDETB signal indicates a logical OR result if both IF and RF are simultaneously generating a signal.



**Table 9. Powerdown Configuration** 

| PWDN Pin | AUTOPDB | PDIB | PDRB | IF Circuitry | RF<br>Circuitry |
|----------|---------|------|------|--------------|-----------------|
| PWDN = 0 | х       | x    | х    | OFF          | OFF             |
|          | 0       | 0    | 0    | OFF          | OFF             |
|          | 0       | 0    | 1    | OFF          | ON              |
| PWDN = 1 | 0       | 1    | 0    | ON           | OFF             |
|          | 0       | 1    | 1    | ON           | ON              |
|          | 1       | x/   | х    | ON           | ON              |

## **Control Registers**

**Table 10. Register Summary** 

| Register | Name                  | Bit<br>17 | Bit<br>16               | Bit<br>15 | Bit<br>14 | Bit<br>13  | Bit<br>12  | Bit<br>11 | Bit<br>10 | Bit<br>9 | Bit<br>8       | Bit<br>7          | Bit<br>6 | Bit<br>5 | Bit<br>4 | Bit<br>3    | Bit<br>2 | Bit<br>1 | Bit<br>0 |
|----------|-----------------------|-----------|-------------------------|-----------|-----------|------------|------------|-----------|-----------|----------|----------------|-------------------|----------|----------|----------|-------------|----------|----------|----------|
| 0        | Main<br>Configuration | 0         | 0                       | 0         | 0         | AUX<br>[1] | SEL<br>:0] | 0         | 0         | 0        | 0              | 0                 | 0        | LPWR     | 0        | AUTO<br>PDB | 0        | 1        | 0        |
| 1        | Reserved              |           |                         |           |           |            |            |           |           |          |                |                   |          |          |          |             |          |          |          |
| 2        | Powerdown             | 0         | 0                       | 0         | 0         | 0          | 0          | 0         | 0         | 0        | 0              | 0                 | 0        | 0        | 0        | 0           | 0        | PDIB     | PDRB     |
| 3        | RF1 N-Divider         |           | N <sub>RF1</sub> [17:0] |           |           |            |            |           |           |          |                |                   |          |          |          |             |          |          |          |
| 4        | RF2 N-Divider         | 0         |                         |           |           |            |            |           |           |          | N <sub>F</sub> | <sub>RF</sub> [16 | :0]      |          |          |             |          |          |          |
| 5        | IF N-Divider          | 0         | 0                       |           |           |            |            |           |           |          |                | N <sub>IF</sub> [ | 15:0]    |          |          |             |          |          |          |
| 6        | Reserved              |           |                         |           |           |            |            |           |           |          |                |                   |          |          |          |             |          |          |          |
|          |                       | •         |                         |           |           |            | •          |           |           |          |                | •                 |          |          |          |             |          | •        |          |
|          |                       |           |                         |           |           |            |            |           |           |          |                |                   |          |          |          |             |          |          |          |
| •        |                       | l         |                         |           |           |            | l          |           |           |          |                | l                 |          |          |          |             |          |          |          |
| 15       | Reserved              |           |                         |           |           |            |            |           |           |          |                |                   |          |          |          |             |          |          |          |

**Note:** Registers 1 and 6–15 are reserved. Writes to these registers can result in unpredictable behavior. Registers not listed here are reserved and should not be written.



## Register 0. Main Configuration Address Field = A[3:0] = 0000

| Bit  | D17 | D16 | D15 | D14 | D13        | D12        | D11 | D10 | D9 | D8 | D7 | D6 | D5   | D4 | D3          | D2 | D1 | D0 |
|------|-----|-----|-----|-----|------------|------------|-----|-----|----|----|----|----|------|----|-------------|----|----|----|
| Name | 0   | 0   | 0   | 0   | AUX<br>[1: | SEL<br>:0] | 0   | 0   | 0  | 0  | 0  | 0  | LPWR | 0  | AUTO<br>PDB | 0  | 1  | 0  |

| Bit   | Name            | Function                                                                                                                                                     |
|-------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17:14 | Reserved        | Program to zero.                                                                                                                                             |
| 13:12 | AUXSEL<br>[1:0] | Auxiliary Output Pin Definition.  00 = Reserved.  01 = Force output low.  10 = Reserved.  11 = Lock Detect—LDETB.                                            |
| 11:6  | Reserved        | Program to zero.                                                                                                                                             |
| 5     | LPWR            | Output Power-Level Settings for IF Synthesizer Circuit.<br>0 = $R_{LOAD} < 500 \Omega$ —normal power mode.<br>1 = $R_{LOAD} \ge 500 \Omega$ —low power mode. |
| 4     | Reserved        | Program to zero.                                                                                                                                             |
| 3     | AUTOPDB         | Auto Powerdown  0 = Software powerdown is controlled by Register 2.  1 = Equivalent to setting all bits in Register 2 = 1.                                   |
| 2     | Reserved        | Program to zero.                                                                                                                                             |
| 1     | Reserved        | Program to one.                                                                                                                                              |
| 0     | Reserved        | Program to zero.                                                                                                                                             |

## Register 2. Powerdown Address Field (A[3:0]) = 0010

| Bit  | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1   | D0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|------|------|
| Name | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | PDIB | PDRB |

| Bit  | Name     | Function                                                                                                                    |
|------|----------|-----------------------------------------------------------------------------------------------------------------------------|
| 17:2 | Reserved | Program to zero.                                                                                                            |
| 1    | PDIB     | Powerdown IF Synthesizer.  0 = IF synthesizer powered down.  1 = IF synthesizer on.  Note: Always program to 0 for Si4113G. |
| 0    | PDRB     | Powerdown RF Synthesizer.  0 = RF synthesizer powered down.  1 = RF synthesizer on.                                         |

## Register 3. RF1 N-Divider Address Field (A[3:0]) = 0011

| Bit  | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | D9               | D8     | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------|-----|-----|-----|-----|-----|-----|-----|-----|------------------|--------|----|----|----|----|----|----|----|----|
| Name |     |     |     |     |     |     |     |     | N <sub>RF1</sub> | [17:0] |    |    |    |    |    |    |    |    |

| Bit  | Name                    | Function                                                                                                                     |
|------|-------------------------|------------------------------------------------------------------------------------------------------------------------------|
| 17:0 | N <sub>RF1</sub> [17:0] | N-Divider for RF1 Synthesizer.  Register reserved for Si4122G. Writes to this register can result in unpredictable behavior. |



## Register 4. RF2 N-Divider Address Field = A[3:0] = 0100

| Bit  | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | D9             | D8                 | D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------|-----|-----|-----|-----|-----|-----|-----|-----|----------------|--------------------|-----|----|----|----|----|----|----|----|
| Name | 0   |     |     |     |     |     |     |     | N <sub>F</sub> | <sub>RF2</sub> [16 | :0] |    |    |    |    |    |    |    |

| Bit  | Name                    | Function                                                                                     |
|------|-------------------------|----------------------------------------------------------------------------------------------|
| 17   | Reserved                | Program to zero.                                                                             |
| 16:0 | N <sub>RF2</sub> [16:0] | N-Divider for RF2 Synthesizer.                                                               |
|      |                         | Register reserved for Si4123G. Writes to this register can result in unpredictable behavior. |

#### Register 5. IF N-Divider Address Field (A[3:0]) = 0101

| Bit  | D17 | D16 | D15 | D14                    | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------|-----|-----|-----|------------------------|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| Name | 0   | 0   |     | N <sub>IF</sub> [15:0] |     |     |     |     |    |    |    |    |    |    |    |    |    |    |

| Bit   | Name                   | Function                                                                                                                    |
|-------|------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| 17:16 | Reserved               | Program to zero.                                                                                                            |
| 15:0  | N <sub>IF</sub> [15:0] | N-Divider for IF Synthesizer.  Register reserved for Si4113G. Writes to this register can result in unpredictable behavior. |

## Pin Descriptions: Si4133G-BT



| Pin Number | Name   | Description                                        |
|------------|--------|----------------------------------------------------|
| 1          | SCLK   | Serial clock input                                 |
| 2          | SDATA  | Serial data input                                  |
| 3          | GNDR   | Common ground for RF analog circuitry              |
| 4          | RFLD   | Pins for inductor connection to RF2 VCO            |
| 5          | RFLC   | Pins for inductor connection to RF2 VCO            |
| 6          | GNDR   | Common ground for RF analog circuitry              |
| 7          | RFLB   | Pins for inductor connection to RF1 VCO            |
| 8          | RFLA   | Pins for inductor connection to RF1 VCO            |
| 9          | GNDR   | Common ground for RF analog circuitry              |
| 10         | GNDR   | Common ground for RF analog circuitry              |
| 11         | RFOUT  | Radio frequency (RF) output of the selected RF VCO |
| 12         | VDDR   | Supply voltage for the RF analog circuitry         |
| 13         | AUXOUT | Auxiliary output                                   |
| 14         | PWDN   | Powerdown input pin                                |
| 15         | XIN    | Reference frequency amplifier input                |
| 16         | GNDD   | Common ground for digital circuitry                |
| 17         | VDDD   | Supply voltage for digital circuitry               |
| 18         | GNDD   | Common ground for digital circuitry                |
| 19         | IFLA   | Pins for inductor connection to IF VCO             |
| 20         | IFLB   | Pins for inductor connection to IF VCO             |
| 21         | GNDI   | Common ground for IF analog circuitry              |
| 22         | IFOUT  | Intermediate frequency (IF) output of the IF VCO   |
| 23         | VDDI   | Supply voltage for IF analog circuitry             |
| 24         | SEN    | Enable serial port input                           |



Table 11. Pin Descriptions for Si4133G Derivatives—TSSOP

| Pin Number | Si4133G-BT | Si4123G-BT | Si4122G-BT | Si4113G-BT |
|------------|------------|------------|------------|------------|
| 1          | SCLK       | SCLK       | SCLK       | SCLK       |
| 2          | SDATA      | SDATA      | SDATA      | SDATA      |
| 3          | GNDR       | GNDR       | GNDR       | GNDR       |
| 4          | RFLD       | GNDR       | RFLD       | RFLD       |
| 5          | RFLC       | GNDR       | RFLC       | RFLC       |
| 6          | GNDR       | GNDR       | GNDR       | GNDR       |
| 7          | RFLB       | RFLB       | GNDR       | RFLB       |
| 8          | RFLA       | RFLA       | GNDR       | RFLA       |
| 9          | GNDR       | GNDR       | GNDR       | GNDR       |
| 10         | GNDR       | GNDR       | GNDR       | GNDR       |
| 11         | RFOUT      | RFOUT      | RFOUT      | RFOUT      |
| 12         | VDDR       | VDDR       | VDDR       | VDDR       |
| 13         | AUXOUT     | AUXOUT     | AUXOUT     | AUXOUT     |
| 14         | PWDN       | PWDN       | PWDN       | PWDN       |
| 15         | XIN        | XIN        | XIN        | XIN        |
| 16         | GNDD       | GNDD       | GNDD       | GNDD       |
| 17         | VDDD       | VDDD       | VDDD       | VDDD       |
| 18         | GNDD       | GNDD       | GNDD       | GNDD       |
| 19         | IFLA       | IFLA       | IFLA       | GNDD       |
| 20         | IFLB       | IFLB       | IFLB       | GNDD       |
| 21         | GNDI       | GNDI       | GNDI       | GNDD       |
| 22         | IFOUT      | IFOUT      | IFOUT      | GNDD       |
| 23         | VDDI       | VDDI       | VDDI       | VDDD       |
| 24         | SEN        | SEN        | SEN        | SEN        |

## Pin Descriptions: Si4133G-BM



| Pin Number | Name   | Description                                        |
|------------|--------|----------------------------------------------------|
| 1          | GNDR   | Common ground for RF analog circuitry              |
| 2          | RFLD   | Pins for inductor connection to RF2 VCO            |
| 3          | RFLC   | Pins for inductor connection to RF2 VCO            |
| 4          | GNDR   | Common ground for RF analog circuitry              |
| 5          | RFLB   | Pins for inductor connection to RF1 VCO            |
| 6          | RFLA   | Pins for inductor connection to RF1 VCO            |
| 7          | GNDR   | Common ground for RF analog circuitry              |
| 8          | GNDR   | Common ground for RF analog circuitry              |
| 9          | GNDR   | Common ground for RF analog circuitry              |
| 10         | RFOUT  | Radio frequency (RF) output of the selected RF VCO |
| 11         | VDDR   | Supply voltage for the RF analog circuitry         |
| 12         | AUXOUT | Auxiliary output                                   |
| 13         | PWDN   | Powerdown input pin                                |
| 14         | GNDD   | Common ground for digital circuitry                |
| 15         | XIN    | Reference frequency amplifier input                |
| 16         | GNDD   | Common ground for digital circuitry                |
| 17         | VDDD   | Supply voltage for digital circuitry               |
| 18         | GNDD   | Common ground for digital circuitry                |
| 19         | IFLA   | Pins for inductor connection to IF VCO             |
| 20         | IFLB   | Pins for inductor connection to IF VCO             |
| 21         | GNDI   | Common ground for IF analog circuitry              |
| 22         | GNDI   | Common ground for IF analog circuitry              |
| 23         | IFOUT  | Intermediate frequency (IF) output of the IF VCO   |
| 24         | VDDI   | Supply voltage for IF analog circuitry             |
| 25         | SEN    | Enable serial port input                           |
| 26         | SCLK   | Serial clock input                                 |
| 27         | SDATA  | Serial data input                                  |
| 28         | GNDR   | Common ground for RF analog circuitry              |



Table 12. Pin Descriptions for Si4133G Derivatives—MLP

| Pin Number | Si4133G-BM | Si4123G-BM | Si4122G-BM | Si4113G-BM |
|------------|------------|------------|------------|------------|
| 1          | GNDR       | GNDR       | GNDR       | GNDR       |
| 2          | RFLD       | GNDR       | RFLD       | RFLD       |
| 3          | RFLC       | GNDR       | RFLC       | RFLC       |
| 4          | GNDR       | GNDR       | GNDR       | GNDR       |
| 5          | RFLB       | RFLB       | GNDR       | RFLB       |
| 6          | RFLA       | RFLA       | GNDR       | RFLA       |
| 7          | GNDR       | GNDR       | GNDR       | GNDR       |
| 8          | GNDR       | GNDR       | GNDR       | GNDR       |
| 9          | GNDR       | GNDR       | GNDR       | GNDR       |
| 10         | RFOUT      | RFOUT      | RFOUT      | RFOUT      |
| 11         | VDDR       | VDDR       | VDDR       | VDDR       |
| 12         | AUXOUT     | AUXOUT     | AUXOUT     | AUXOUT     |
| 13         | PWDN       | PWDN       | PWDN       | PWDN       |
| 14         | GNDD       | GNDD       | GNDD       | GNDD       |
| 15         | XIN        | XIN        | XIN        | XIN        |
| 16         | GNDD       | GNDD       | GNDD       | GNDD       |
| 17         | VDDD       | VDDD       | VDDD       | VDDD       |
| 18         | GNDD       | GNDD       | GNDD       | GNDD       |
| 19         | IFLA       | IFLA       | IFLA       | GNDD       |
| 20         | IFLB       | IFLB       | IFLB       | GNDD       |
| 21         | GNDI       | GNDI       | GNDI       | GNDD       |
| 22         | GNDI       | GNDI       | GNDI       | GNDD       |
| 23         | IFOUT      | IFOUT      | IFOUT      | GNDD       |
| 24         | VDDI       | VDDI       | VDDI       | VDDD       |
| 25         | SEN        | SEN        | SEN        | SEN        |
| 26         | SCLK       | SCLK       | SCLK       | SCLK       |
| 27         | SDATA      | SDATA      | SDATA      | SDATA      |
| 28         | GNDR       | GNDR       | GNDR       | GNDR       |

## **Ordering Guide**

| Ordering Part<br>Number                       | Description | Operating<br>Temperature |  |
|-----------------------------------------------|-------------|--------------------------|--|
| Si4133G-BT*<br>Si4133G-BM                     | RF1/RF2/IF  | –20 to 85 °C             |  |
| Si4123G-BT*<br>Si4123G-BM                     | RF1/IF      | –20 to 85 °C             |  |
| Si4122G-BT*<br>Si4122G-BM                     | RF2/IF      | –20 to 85 °C             |  |
| Si4113G-BT*<br>Si4113G-BM                     | RF1/RF2     | –20 to 85 °C             |  |
| *Note: TSSOP not recommended for new designs. |             |                          |  |

#### **Si4133G Derivative Devices**

The Si4133G performs both IF and dual-band RF frequency synthesis. The Si4113G, Si4122G, and the Si4123G are derivatives of this device. Table 13 outlines which synthesizers each derivative device features as well as which pins and registers coincide with each synthesizer.

Table 13. Si4133G Derivatives

| Name    | Synthesizer  | Pins                                  | Registers                                                                                  |
|---------|--------------|---------------------------------------|--------------------------------------------------------------------------------------------|
| Si4113G | RF1, RF2     | RFLA, RFLB, RFLC, RFLD                | $N_{RF1}$ , $N_{RF2}$ , $R_{RF1}$ , $R_{RF2}$ , PDRB, AUTOPDB = 0,<br>PDIB = 0             |
| Si4122G | RF2, IF      | RFLC, RFLD, IFLA, IFLB                | N <sub>RF2</sub> , R <sub>RF2</sub> , PDRB, N <sub>IF</sub> , R <sub>IF</sub> , PDIB, LPWR |
| Si4123G | RF1, IF      | RFLA, RFLB, IFLA, IFLB                | $N_{RF1}$ , $R_{RF1}$ , PDRB, $N_{IF}$ , $R_{IF}$ , PDIB, LPWR                             |
| Si4133G | RF1, RF2, IF | RFLA, RFLB, RFLC, RFLD,<br>IFLA, IFLB | $N_{RF1}$ , $N_{RF2}$ , $R_{RF1}$ , $R_{RF2}$ , PDRB, $N_{IF}$ , $R_{IF}$ , PDIB, LPWR     |



## Package Outline: Si4133G-BT

Figure 19 illustrates the package details for the Si4133G-BT. Table 14 lists the values for the dimensions shown in the illustration.



Approximate device weight is 115.7 mg.

Figure 19. 24-Pin Thin Shrink Small Outline Package (TSSOP)

**Table 14. Package Diagram Dimensions** 

|        | Millimeters |      |          |
|--------|-------------|------|----------|
| Symbol | Min         | Max  | Typical* |
| Α      | _           | 1.20 | ✓        |
| A1     | 0.05        | 0.15 | ✓        |
| В      | 0.19        | 0.30 |          |
| С      | 0.09        | 0.20 | ✓        |
| D      | 7.70        | 7.90 |          |
| E      | 4.30        | 4.50 |          |
| е      | 0.65 BSC    |      |          |
| Н      | 6.40 BSC    |      |          |
| L      | 0.45        | 0.75 |          |
| θ      | 0°          | 8°   | ✓        |
| γ      |             | 0.10 |          |

\*Note: To guarantee coplanarity (γ), the parameters marked "Typical" may be exceeded.



## Package Outline: Si4133G-BM

Figure 20 illustrates the package details for the Si4133G-BM. Table 15 lists the values for the dimensions shown in the illustration.



Figure 20. 28-Pin Micro Leadframe Package (MLP)

**Table 15. Package Dimensions** 

| Symbol | Millimeters |      |      |
|--------|-------------|------|------|
|        | Min         | Nom  | Max  |
| Α      | _           | 0.85 | 0.90 |
| A1     | 0.00        | 0.01 | 0.05 |
| b      | 0.18        | 0.23 | 0.30 |
| D, E   | 5.00 BSC    |      |      |
| D1, E1 | 4.75 BSC    |      |      |
| D2     | 2.55        | 2.70 | 2.85 |
| E2     | 2.55        | 2.70 | 2.85 |
| N      | 28          |      |      |
| Nd     | 7           |      |      |
| Ne     | 7           |      |      |
| е      | 0.50 BSC    |      |      |
| L      | 0.50        | 0.60 | 0.75 |
| θ      |             |      | 12°  |



## **Document Change List**

### **Revision 1.3 to Revision 1.4**

■ TSSOP outline updated.



## Si4133G

#### **Contact Information**

Silicon Laboratories Inc.

4635 Boston Lane Austin, Texas 78735 Tel:1+ (512) 416-8500 Fax:1+ (512) 416-9669 Toll Free:1+ (877) 444-3032

Email: productinfo@silabs.com Internet: www.silabs.com

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application. Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc.

Other products or brand names mentioned herein are trademarks or registered trademarks of their respective holders.

