LTC2704

## Quad 12-, 14- and 16-Bit Voltage Output SoftSpan DACs with Readback

## feATURES

- Six Programmable Output Ranges:

Unipolar: OV to 5 V , $\mathbf{0 V}$ to 10 V
Bipolar: $\pm 5 \mathrm{~V}, \pm 10 \mathrm{~V}, \pm 2.5 \mathrm{~V},-2.5 \mathrm{~V}$ to 7.5 V

- Serial Readback of All On-Chip Registers
- 1LSB INL and DNL Over the Industrial

Temperature Range (LTC2704-14/LTC2704-12)

- Force/Sense Outputs Enable Remote Sensing
- Glitch Impulse: < 2nV-sec
- Outputs Drive $\pm 5 \mathrm{~mA}$
- Pin Compatible 12-, 14- and 16-Bit Parts
- Power-On and Clear to Zero Volts
- 44-Lead SSOP Package


## APPLICATIONS

- Process Control and Industrial Automation
- Direct Digital Waveform Generation
- Software Controlled Gain Adjustment
- Automated Test Equipment


## DESCRIPTION

The LTC®2704-16/LTC2704-14/LTC2704-12 are serial input, 12-, 14- or 16-bit, voltage output SoftSpan ${ }^{\text {TM }}$ DACs that operate from 3 V to 5 V logic and $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ analog supplies. SoftSpan offers six output spans-two unipolar and four bipolar-fully programmable through the 3-wire SPI serial interface. INL is accurate to 1 LSB (2LSB for the LTC2704-16). DNL is accurate to 1LSB for all versions.
Readback commands allow verification of any on-chip register in just one 24- or 32- bit instruction cycle. All other commands produce a "rolling readback" response from the LTC2704, dramatically reducing the needed number of instruction cycles.
A Sleep command allows any combination of DACs to be powered down. There is also a reset flag and an offset adjustment pin for each channel.

[^0]
## BLOCK DIAGRAM



LTC2704-16 Integral Nonlinearity (INL)

ABSOLUTE MAXIMUM RATIOGS
(Note 1)
Total Supply Voltage $\mathrm{V}^{+}{ }_{1}, \mathrm{~V}^{+}{ }_{2}$ to $\mathrm{V}^{-}$ ..... -0.3 V to 36 V
$\mathrm{V}^{+}{ }_{1}, \mathrm{~V}^{+}$, REF1, REF2, REFM1, REFM2,OUTx, RFBx, V ${ }_{0 S x}$ to GND, AGND,AGNDx, C1x, REFG1, REFG218V
GND, AGND, AGNDx, C1x, REFG1, REFG2 to $\mathrm{V}^{+}{ }_{1}$,$\mathrm{V}^{+}{ }^{2}$, $\mathrm{V}^{-}$, REF1, REF2, REFM1, REFM2, OUTx,RFBx, Vosx18V
OUTA, RFBA, V
REFM1 to GND, AGND

$\qquad$
$\mathrm{V}^{-}-0.3 \mathrm{~V}$ to $\mathrm{V}^{+}{ }_{1}+0.3 \mathrm{~V}$
OUTC, RFBC, Vto GND, AGND.
$\qquad$$\mathrm{V}^{-}-0.3 \mathrm{~V}$ to $\mathrm{V}^{+}{ }_{2}+0.3 \mathrm{~V}$
VDD, Digital Inputs/Outputs to GND ..... -0.3 V to 7 V
Digital Inputs/Outputs to $\mathrm{V}_{\mathrm{DD}}$ ..... 0.3V
GND, AGNDx, REFG1, REFG2 to AGND ..... $\pm 0.3 \mathrm{~V}$
C1x to AGNDx ..... $\pm 0.3 \mathrm{~V}$
$\mathrm{V}^{-}$to Any Pin ..... 0.3 V
Maximum Junction Temperature ..... $150^{\circ} \mathrm{C}$
Operating Temperature Range
LTC2704C

$\qquad$
$0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
LTC2704I $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Storage Temperature Range $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec ) ..... $300^{\circ} \mathrm{C}$
PIn CONFIGURATIOn


## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LTC2704CGW-16\#PBF | LTC2704CGW-16\#TRPBF | LTC2704CGW-16 | $44-$ Lead Plastic SSOP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2704IGW-16\#PBF | LTC2704IGW-16\#TRPBF | LTC2704IGW-16 | $44-$ Lead Plastic SSOP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2704CGW-14\#PBF | LTC2704CGW-14\#TRPBF | LTC2704CGW-14 | $44-$ Lead Plastic SSOP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2704IGW-14\#PBF | LTC2704IGW-14\#TRPBF | LTC2704IGW-14 | $44-$ Lead Plastic SSOP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2704CGW-12\#PBF | LTC2704CGW-12\#TRPBF | LTC2704CGW-12 | $44-$ Lead Plastic SSOP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2704IGW-12\#PBF | LTC2704IGW-12\#TRPBF | LTC2704IGW-12 | $44-$ Lead Plastic SSOP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |

[^1]For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

## ELECTRICAL CHARACTERIST|CS The • denotes specifications which apply over the full operating

temperature range, otherwise specifications are $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}^{+}{ }_{1}=\mathrm{V}^{+}{ }_{2}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{REF} 1=\mathrm{REF} 2=5 \mathrm{~V}, \mathrm{AGND}=\mathrm{AGNDx}=$ REFG1 $=$ REFG2 $=$ GND $=0$ V.

| SYMBOL | PARAMETER | CONDITIONS |  | LTC2704-12 |  |  | LTC2704-14 |  |  | LTC2704-16 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Accuracy |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | Resolution |  | $\bullet$ | 12 |  |  | 14 |  |  | 16 |  |  | Bits |
|  | Monotonicity |  | $\bullet$ | 12 |  |  | 14 |  |  | 16 |  |  | Bits |
| INL | Integral Nonlinearity | $V_{\text {REF }}=5 \mathrm{~V}$ | $\bullet$ |  |  | $\pm 1$ |  |  | $\pm 1$ |  |  | $\pm 2$ | LSB |
| DNL | Differential Nonlinearity | $V_{\text {REF }}=5 \mathrm{~V}$ | $\bullet$ |  |  | $\pm 1$ |  |  | $\pm 1$ |  |  | $\pm 1$ | LSB |
| GE | Gain Error | $V_{\text {REF }}=5 \mathrm{~V}$ | $\bullet$ |  | $\pm 0.5$ | $\pm 2$ |  | $\pm 1$ | $\pm 5$ |  | $\pm 4$ | $\pm 20$ | LSB |
|  | Gain Temperature Coefficient | $\Delta$ Gain/STemperature | $\bullet$ |  | $\pm 2$ |  |  | $\pm 2$ |  |  | $\pm 2$ |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{0 S}$ | Unipolar Zero-Scale Error | $\begin{aligned} & \text { Span }=0 \mathrm{~V} \text { to } 5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \text { Span }=0 \mathrm{~V} \text { to } 10 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \text { Span }=0 \mathrm{~V} \text { to } 5 \mathrm{~V} \\ & \text { Span }=0 \mathrm{~V} \text { to } 10 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & \pm 80 \\ & \pm 100 \\ & \pm 140 \\ & \pm 150 \end{aligned}$ | $\begin{aligned} & \pm 200 \\ & \pm 300 \\ & \pm 400 \\ & \pm 600 \end{aligned}$ |  | $\begin{aligned} & \pm 80 \\ & \pm 100 \\ & \pm 140 \\ & \pm 150 \end{aligned}$ | $\begin{aligned} & \pm 200 \\ & \pm 300 \\ & \pm 400 \\ & \pm 600 \end{aligned}$ |  | $\begin{gathered} \pm 80 \\ \pm 100 \\ \pm 140 \\ \pm 150 \end{gathered}$ | $\begin{aligned} & \pm 200 \\ & \pm 300 \\ & \pm 400 \\ & \pm 600 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
|  | $V_{0 S}$ Temperature Coefficient | OV to 5V Range OV to 10V Range | $\bullet$ |  | $\begin{aligned} & \pm 2 \\ & \pm 2 \end{aligned}$ |  |  | $\begin{aligned} & \pm 2 \\ & \pm 2 \end{aligned}$ |  |  | $\begin{aligned} & \pm 2 \\ & \pm 2 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{V} /{ }^{\circ} \mathrm{C} \\ & \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \end{aligned}$ |
| BZE | Bipolar Zero Error | All Bipolar Ranges | $\bullet$ |  |  | $\begin{aligned} & \pm 1 \\ & \pm 2 \end{aligned}$ |  | $\pm 0.5$ | $\begin{gathered} \pm 2 \\ \pm 2.5 \end{gathered}$ |  |  | $\begin{gathered} \pm 8 \\ \pm 12 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| PSRR | Power Supply Rejection Ratio | $\begin{gathered} V_{D D}=5 \mathrm{~V} \pm 10 \% \text { (Note 3) } \\ V_{D D}=3 \mathrm{~V} \pm 10 \% \text { (Note 3) } \\ 0 \mathrm{~V} \text { to } 10 \mathrm{~V} \text { Range, Code }=0 \\ V^{+} V^{-}= \pm 15 \mathrm{~V} \pm 10 \% \text { (Note 2) } \\ V^{+} N^{-}= \pm 5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\text {REF }}=2 \mathrm{~V} \text { (Note 2) } \end{gathered}$ | $\bullet$ |  | $\begin{aligned} & \pm 0.003 \\ & \pm 0.006 \\ & \\ & \pm 0.001 \\ & \pm 0.002 \end{aligned}$ | $\begin{aligned} & \pm 0.06 \\ & \pm 0.05 \end{aligned}$ |  | $\begin{gathered} \pm 0.013 \\ \pm 0.025 \\ \\ \pm 0.005 \\ \pm 0.01 \end{gathered}$ | $\begin{aligned} & \pm 0.25 \\ & \pm 0.13 \end{aligned}$ |  | $\begin{gathered} \pm 0.05 \\ \pm 0.1 \\ \\ \pm 0.02 \\ \pm 0.04 \end{gathered}$ |  | $\begin{aligned} & \text { LSB/N } \\ & \text { LSB/N } \\ & \text { LSB/N } \\ & \text { LSB/V } \end{aligned}$ |

## Analog Outputs (Note 4)

|  | Settling Time | OV to 5V Range, 5 V Step, to $\pm 1 \mathrm{LSB}$ 0 V to 10 V or $\pm 5 \mathrm{~V}$ Range, 10 V Step, to $\pm 1 \mathrm{LSB}$ $\pm 10 \mathrm{~V}$ Range, 20 V Step, to $\pm 1 \mathrm{LSB}$ |  | 8 |  | $\begin{gathered} 3.5 \\ 5.5 \\ 9 \end{gathered}$ |  | $\begin{gathered} 4 \\ 6 \\ 6 \\ 10 \end{gathered}$ |  | $\mu \mathrm{S}$ <br> LS <br> $\mu \mathrm{S}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Output Swing | $\begin{aligned} & \mathrm{V}^{+} / \mathrm{V}^{-}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}= \pm 7.25 \mathrm{~V}, \\ & 0 \mathrm{~V} \text { to } 10 \mathrm{~V} \text { Range, } \mathrm{I}_{\mathrm{LOAD}}= \pm 3 \mathrm{~mA} \text { (Note 2) } \end{aligned}$ | - | -14.3 | 14.3 | -14.3 | 14.3 | -14.3 | 14.3 | V |
|  |  | $\begin{aligned} & \mathrm{V}^{+}+\mathrm{V}^{-}= \pm 5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}= \pm 2.25 \mathrm{~V}, \\ & 0 \mathrm{~V} \text { to } 10 \mathrm{~V} \text { Range, } \mathrm{I}_{\mathrm{LOAD}}= \pm 2.5 \mathrm{~mA} \text { (Note 2) } \end{aligned}$ | $\bullet$ | -4.5 | 4.5 | -4.5 | 4.5 | -4.5 | 4.5 | V |
|  | Load Current | $\begin{aligned} & \mathrm{V}^{+} \mathrm{V}^{-}= \pm 10.8 \mathrm{~V} \text { to } \pm 16.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}= \pm 5 \mathrm{~V}, \\ & 0 \mathrm{~V} \text { to } 10 \mathrm{~V} \text { Range, } \mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V} \text { (Note } 2 \text { ) } \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & \pm 5 \\ & \pm 4 \end{aligned}$ |  | $\begin{aligned} & \pm 5 \\ & \pm 4 \end{aligned}$ |  | $\begin{aligned} & \pm 5 \\ & \pm 4 \end{aligned}$ | mA mA |
|  |  | $\begin{aligned} & \mathrm{V}^{+} \mathrm{V}^{-}= \pm 4.5 \mathrm{~V} \text { to } \pm 16.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}= \pm 2 \mathrm{~V}, \\ & 0 \mathrm{~V} \text { to } 10 \mathrm{~V} \text { Range, } \mathrm{V}_{\text {OUT }}= \pm 4 \mathrm{~V} \text { (Note 2) } \end{aligned}$ | $\bullet$ |  | $\begin{gathered} \pm 3 \\ \pm 2.7 \end{gathered}$ |  | $\begin{gathered} \pm 3 \\ \pm 2.7 \end{gathered}$ |  | $\begin{gathered} \pm 3 \\ \pm 2.7 \end{gathered}$ | mA mA |
|  | Load Regulation | $\mathrm{V}^{+} / \mathrm{N}^{-}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=5 \mathrm{~V},$ <br> OV to 10V Range, Code $=0, \pm 5 \mathrm{~mA}$ Load (Note 2) | $\bullet$ |  | $\pm 0.005$ |  | $\pm 0.01$ |  | $\pm 0.04$ | LSB/mA |
|  |  | $\mathrm{V}^{+} / \mathrm{N}^{-}= \pm 5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2 \mathrm{~V},$ <br> 0 V to 10 V Range, Code $=0, \pm 3 \mathrm{~mA}$ Load (Note 2) | $\bullet$ |  | $\pm 0.01$ |  | $\pm 0.013$ |  | $\pm 0.05$ | LSB/mA |
|  | Output Impedance | $V_{\text {REF }}=5 \mathrm{~V}$, 0 V to 10V Range, Code $=0, \pm 5 \mathrm{~mA}$ Load | $\bullet$ |  | 0.015 |  | 0.006 |  | 0.006 | $\Omega$ |
| ISC | Short-Circuit Current | $\mathrm{V}^{+} N^{-}= \pm 16.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=5 \mathrm{~V}, \pm 10 \mathrm{~V}$ Range Code $=0$, Vout Shorted to $\mathrm{V}^{+}$(Note 2) Code $=$ Full Scale, $\mathrm{V}_{\text {OUT }}$ Shorted to $\mathrm{V}^{-}$ | $\bullet$ | -36 | 38 | -36 | 38 | -36 | 38 | mA mA |
|  |  | $\begin{aligned} & \mathrm{V}^{+} N^{-}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2 \mathrm{~V}, \pm 10 \mathrm{~V} \text { Range } \\ & \text { Code }=0, \mathrm{~V}_{\text {OUT }} \text { Shorted to } \mathrm{V}^{+} \text {(Note 2) } \\ & \text { Code }=\text { Full Scale, } \mathrm{V}_{\text {out }} \text { Shorted to } \mathrm{V}^{-} \end{aligned}$ | $\bullet$ | -36 | 38 | -36 | 38 | -36 | 38 | mA |

ELECTRICAL CHARACTERISTICS The odenoles speciflicaions which apply voref the tull opeating temperature range, otherwise specifications are $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}^{+}{ }_{1}=\mathrm{V}^{+}{ }_{2}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{REF} 1=\mathrm{REF} 2=5 \mathrm{~V}$, $\mathrm{AGND}=\mathrm{AGNDx}=$ REFG1 = REFG2 = GND $=0 \mathrm{~V}$.

| SYMBOL | PARAMETER | CONDITIONS |  | LTC2704-12 |  |  | LTC2704-14 |  |  | LTC2704-16 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| SR | Slew Rate | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k}, \mathrm{~V}^{+}+\mathrm{V}^{-}= \pm 15 \mathrm{~V} \text { (Note 2) } \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k}, \mathrm{~V}^{+} \mathrm{V}^{-}= \pm 5 \mathrm{~V} \text { (Note 2) } \end{aligned}$ |  | $\begin{array}{\|l} \hline 2.2 \\ 2.0 \end{array}$ | $\begin{gathered} 3 \\ 2.8 \end{gathered}$ |  | $\begin{aligned} & 2.2 \\ & 2.0 \end{aligned}$ | $\begin{gathered} 3 \\ 2.8 \end{gathered}$ |  | $\begin{aligned} & 2.2 \\ & 2.0 \end{aligned}$ | $\begin{gathered} 3 \\ 2.8 \end{gathered}$ |  | V/ $/ \mathrm{S}$ <br> V/us |
|  | Capacitive Load Driving | Within Maximum Load Current |  |  | 1000 |  |  | 1000 |  |  | 1000 |  | pF |

The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, $\mathrm{V}^{+}{ }_{1}=\mathrm{V}^{+}{ }_{2}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{REF} 1=\mathrm{REF} 2=5 \mathrm{~V}$, AGND $=\mathrm{AGNDx}=\mathrm{REFG1}=\mathrm{REFG} 2=\mathrm{GND}=0 \mathrm{~V}$.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reference Inputs |  |  |  |  |  |  |  |
|  | REF1, REF2 Input Voltage | $\mathrm{V}^{+} N^{-}= \pm 15 \mathrm{~V}, 0 \mathrm{~V}$ to 5V Span (Note 2) | $\bullet$ | -14.5 |  | 14.5 | V |
| Resistances |  |  |  |  |  |  |  |
| $\mathrm{R}_{\text {REF1, }} \mathrm{R}_{\text {REF2 }}$ | Reference Input Resistance |  | $\bullet$ | 5 | 7 |  | k $\Omega$ |
| $\mathrm{R}_{\mathrm{FBx}}$ | Output Feedback Resistance |  | $\bullet$ | 7 | 10 |  | k $\Omega$ |
| Ryosx | Offset Adjust Input Resistance |  | $\bullet$ | 700 | 1000 |  | $\mathrm{k} \Omega$ |

## AC Performance (Note 4)

| Glitch Impulse | OV to 5V Range, Midscale Transition | 2 | nV-s |
| :---: | :---: | :---: | :---: |
| Crosstalk | 10V Step on VOUTA DAC B: OV to 5V Range, Full Scale DAC B: OV to 10V Range, Full Scale | $\begin{aligned} & 2 \\ & 3 \end{aligned}$ | $\begin{aligned} & \mathrm{nV}-\mathrm{s} \\ & \mathrm{nV}-\mathrm{s} \end{aligned}$ |
| Digital Feedthrough | $\pm 10 \mathrm{~V}$ Range, Midscale | 0.2 | nV -s |
| Multiplying Feedthrough Error | 0 V to 10 V Range, $\mathrm{V}_{\text {REF }}= \pm 5 \mathrm{~V}, 10 \mathrm{kHz}$ Sine Wave | 0.35 | $\mathrm{mV} \mathrm{P}_{\mathrm{P}-\mathrm{P}}$ |
| Multiplying Bandwidth | $\begin{aligned} & \text { Span = OV to 5V, Full Scale } \\ & \text { Span }=0 \mathrm{~V} \text { to } 10 \mathrm{~V} \text {, Full Scale } \end{aligned}$ | $\begin{aligned} & 300 \\ & 250 \end{aligned}$ | $\begin{aligned} & \mathrm{kHz} \\ & \mathrm{kHz} \end{aligned}$ |
| Output Noise Voltage Density | 10kHz <br> Span $=0 \mathrm{~V}$ to 5 V , Midscale <br> Span = OV to 10V, Midscale | $\begin{aligned} & 30 \\ & 50 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{V} / \sqrt{\mathrm{Hz}} \\ & \mu \mathrm{~V} / \sqrt{\mathrm{Hz}} \end{aligned}$ |
| Output Noise Voltage | $\begin{aligned} & \text { 0.1Hz to } 10 \mathrm{~Hz} \\ & \text { Span }=0 \mathrm{~V} \text { to } 5 \mathrm{~V} \text {, Midscale } \\ & \text { Span }=0 \mathrm{~V} \text { to } 10 \mathrm{~V} \text {, Midscale } \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 1.2 \end{aligned}$ | $\mu \mathrm{V}_{\mathrm{RMS}}$ $\mu V_{\text {RMS }}$ |

## Power Supply



ELECTRICAL CHARACTGRISTICS The denotes specifications which apply over the full operating temperature range, otherwise specifications are $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}^{+}{ }_{1}=\mathrm{V}^{+}{ }_{2}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{REF} 1=\mathrm{REF} 2=5 \mathrm{~V}$, $\mathrm{AGND}=\mathrm{AGNDx}=$ REFG1 $=$ REFG2 $=$ GND $=0$ V.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Digital Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}($ Note 3) | $\bullet$ |  |  | 5 | pF |

## timing CHARACTERISTICS <br> The • denotes specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to 5.5 V |  |  |  |  |  |  |
| $\mathrm{t}_{1}$ | SDI Valid to SCK Setup |  | $\bullet$ | 7 |  | ns |
| $\mathrm{t}_{2}$ | SDI Valid to SCK Hold |  | $\bullet$ | 7 |  | ns |
| $\mathrm{t}_{3}$ | SCK High Time |  | $\bullet$ | 11 |  | ns |
| $\mathrm{t}_{4}$ | SCK Low Time |  | $\bullet$ | 11 |  | ns |
| $\mathrm{t}_{5}$ | $\overline{\text { CS/LD Pulse Width }}$ |  | $\bullet$ | 9 |  | ns |
| $\mathrm{t}_{6}$ | LSB SCK High to $\overline{C S} / L D$ High |  | $\bullet$ | 0 |  | ns |
| $\mathrm{t}_{7}$ | $\overline{\text { CS/LD Low to SCK Positive Edge }}$ |  | $\bullet$ | 12 |  | ns |
| $\mathrm{t}_{8}$ | $\overline{C S} / L D$ High to SCK Positive Edge |  | $\bullet$ | 12 |  | ns |
| t9 | SRO Propagation Delay | $C_{\text {LOAD }}=10 \mathrm{pF}$ | $\bullet$ |  | 18 | ns |
| $t_{10}$ | $\overline{\text { CLR Pulse Width }}$ |  | $\bullet$ | 50 |  | ns |
| $t_{11}$ | $\overline{\text { LDAC Pulse Width }}$ |  | $\bullet$ | 15 |  | ns |
| $\mathrm{t}_{12}$ | $\overline{\mathrm{CLR}}$ Low to $\overline{\mathrm{RFLAG}}$ Low | $C_{\text {LOAD }}=10 \mathrm{pF}$ (Note 3) | $\bullet$ |  | 50 | ns |
| $\mathrm{t}_{13}$ | $\overline{\text { CS/LD High to } \overline{\mathrm{RFLAG}} \text { High }}$ | $\mathrm{C}_{\text {LOAD }}=10 \mathrm{pF}$ (Note 3) | $\bullet$ |  | 40 | ns |
|  | SCK Frequency | 50\% Duty Cycle (Note 5) | $\bullet$ |  | 40 | MHz |
| $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.3V |  |  |  |  |  |  |
| $\mathrm{t}_{1}$ | SDI Valid to SCK Setup |  | $\bullet$ | 9 |  | ns |
| $\mathrm{t}_{2}$ | SDI Valid to SCK Hold |  | $\bullet$ | 9 |  | ns |
| $\mathrm{t}_{3}$ | SCK High Time |  | $\bullet$ | 15 |  | ns |
| $\mathrm{t}_{4}$ | SCK Low Time |  | $\bullet$ | 15 |  | ns |
| $\mathrm{t}_{5}$ | $\overline{\text { CS/LD Pulse Width }}$ |  | $\bullet$ | 12 |  | ns |
| $\mathrm{t}_{6}$ | LSB SCK High to $\overline{C S} / L D$ High |  | $\bullet$ | 0 |  | ns |
| $\mathrm{t}_{7}$ | $\overline{\mathrm{CS}} / \mathrm{LD}$ Low to SCK Positive Edge |  | $\bullet$ | 12 |  | ns |
| $\mathrm{t}_{8}$ | $\overline{\text { CS/LD High to SCK Positive Edge }}$ |  | $\bullet$ | 12 |  | ns |
| $\mathrm{tg}_{9}$ | SRO Propagation Delay | $C_{\text {LOAD }}=10 \mathrm{pF}$ | $\bullet$ |  | 26 | ns |
| ${ }_{1}{ }_{10}$ | $\overline{\text { CLR Pulse Width }}$ |  | $\bullet$ | 90 |  | ns |
| ${ }_{1}$ | $\overline{\text { LDAC Pulse Width }}$ |  | $\bullet$ | 20 |  | ns |
| $t_{12}$ | $\overline{\mathrm{CLR}}$ Low to $\overline{\mathrm{RFLAG}}$ Low | $\mathrm{C}_{\text {LOAD }}=10 \mathrm{pF}$ | $\bullet$ |  | 70 | ns |
| $\mathrm{t}_{13}$ | $\overline{\mathrm{CS}} / \mathrm{LD}$ High to $\overline{\mathrm{RFLAG}}$ High | $\mathrm{C}_{\text {LOAD }}=10 \mathrm{pF}$ | $\bullet$ |  | 60 | ns |
|  | SCK Frequency | 50\% Duty Cycle (Note 5) | $\bullet$ |  | 25 | MHz |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: The notation $\mathrm{V}^{+}$is used to denote both $\mathrm{V}^{+}{ }_{1}$ and $\mathrm{V}^{+} 2$ when the same voltage is applied to both pins.
Note 3: Guaranteed by design, not subject to test.
Note 4: Measured in unipolar OV to 5V mode.
Note 5: When using SRO, maximum SCK frequency $f_{\text {max }}$ is limited by SRO propagation delay as follows:

$$
f_{\text {MAX }}=\left(\frac{1}{2\left(t_{9}+t_{S}\right)}\right)
$$

where $\mathrm{t}_{\mathrm{s}}$ is the setup time of the receiving device.

TYPICAL PERFORMANCE CHARACTERISTICS

## LTC2704-16

Differential Nonlinearity (DNL)


2704 G02

INL vs $V_{\text {Ref }}$


2704 G01




2704 G04

Gain Error vs Temperature


## TYPICAL PERFORMANCE CHARACTERISTICS

## LTC2704-16





LTC2704-14


2704 G09
LTC2704-12


Differential Nonlinearity (DNL)


2704 G10

Differential Nonlinearity (DNL)


2704 G12

TYPICAL PERFORMANCE CHARACTERISTICS
LTC2704-16/LTC2704-14/LTC2704-12

Negative Slew




## PIN fUnCTIOnS

$\mathbf{V}^{-}$(Pins 1, 8, 15, 22, 31, 36): Analog Negative Supply, Typically -15V. -4.5 V to -16.5 V Range.
REFG1 (Pin 2): Reference 1 Ground. High impedance input, does not carry supply currents. Tie to clean analog ground.
AGNDA (Pin 3): DAC A Signal Ground. High impedance input, does not carry supply currents. Tie to clean analog ground.

VOSA (Pin 4): Offset Adjust for DAC A. Nominal input range is $\pm 5 \mathrm{~V}$. $\mathrm{V}_{0 S}(\mathrm{DAC})=-0.01 \cdot \mathrm{~V}(\mathrm{VOSA})[0 \mathrm{~V}$ to 5 V , $\pm 2.5 \mathrm{~V}$ modes]. See Operation section.

C1A (Pin 5): Feedback Capacitor Connection for DAC A Output. This pin provides direct access to the negative input of the channel A output amplifier.

OUTA (Pin 6): DAC A Voltage Output Pin. For best Ioad regulation, this open-loop amplifier output is connected to RFBA as close to the load as possible.
RFBA (Pin 7): DAC A Output Feedback Resistor Pin.
$\overline{\text { LDAC }}$ (Pin 9): Asynchronous DAC Load Input. When $\overline{\text { LDAC }}$ is a logic low, all DACs are updated.

## PIn fUnCTIOnS

$\overline{\mathrm{CS}} / \mathrm{LD}$ (Pin 10): Synchronous Chip Select and Load Pin. SDI (Pin 11): Serial Data Input. Data is clocked in on the rising edge of the serial clock when $\overline{\mathrm{CS}} / \mathrm{LD}$ is low.

SRO (Pin 12): Serial Readback Data Output. Data is clocked out on the falling edge of SCK. Readback data begins clocking out after the last address bit AO is clocked in.
SCK (Pin 13): Serial Clock.
CLR (Pin 14): Asynchronous Clear Pin. When this pin is low, all code and span B2 registers are cleared to zero. All DAC outputs are cleared to zero volts.
RFBD (Pin 16): DAC D Voltage Output Feedback Resistor Pin.

OUTD (Pin 17): DAC D Voltage Output Pin. For best load regulation, this open-loop amplifier output is connected to RFBD as close to the load as possible.
C1D (Pin 18): Feedback Capacitor Connection for DAC D Output. This pin provides direct access to the negative input of the channel D output amplifier.
VOSD (Pin 19): Offset Adjust for DAC D. Nominal input range is $\pm 5 \mathrm{~V} . \mathrm{V}_{\text {OS }}(\mathrm{DAC} \mathrm{D})=-0.01 \cdot \mathrm{~V}(\mathrm{VOSD})[0 \mathrm{~V}$ to 5 V , $\pm 2.5 \mathrm{~V}$ modes]. See Operation section.
AGNDD (Pin 20): DAC D Signal Ground. High impedance input, does not carry supply currents. Tie to clean analog ground.
REFG2 (Pin 21): Reference 2 Ground. High impedance input, does not carry supply currents. Tie to clean analog ground.
REFM2 (Pin 23): Reference 2 Inverting Amp Output. The gain from REF2 to REFM2 is -1 . Can swing to within 0.5 V of the analog supplies $\mathrm{V}^{+} / \mathrm{V}^{-}$.

REF2 (Pin 24): DAC C and DAC D Reference Input.
$\mathrm{V}^{+}{ }_{2}$ (Pin 25): Analog Positive Supply for DACs C and D. Typically 15V. 4.5V to 16.5V Range. Can be different from $\mathrm{V}^{+}{ }_{1}$.
AGNDC (Pin 26): DAC C Signal Ground. High impedance input, does not carry supply currents. Tie to clean analog ground.

VOSC (Pin 27): Offset Adjust for DAC C. Nominal input range is $\pm 5 \mathrm{~V} . \mathrm{V}_{0 S}(\mathrm{DAC} \mathrm{C})=-0.01 \cdot \mathrm{~V}(\mathrm{VOSC})[0 \mathrm{~V}$ to 5 V , $\pm 2.5 \mathrm{~V}$ modes]. See Operation section.

C1C (Pin 28): Feedback Capacitor Connection for DAC C Output. This pin provides direct access to the negative input of the channel C output amplifier.
OUTC (Pin 29): DAC C Voltage Output Pin. For best load regulation, this open-loop amplifier output is connected to RFBC as close to the load as possible.
RFBC (Pin 30): DAC C Output Feedback Resistor Pin.
AGND (Pin 32): Analog Ground Pin. Tie to clean analog ground.

GND (Pin 33): Ground Pin. Tie to clean analog ground.
$V_{D D}$ (Pin 34): Logic Supply. 2.7V to 5.5V Range.
$\overline{\text { RFLAG (Pin 35): Reset Flag Pin. An active low output is }}$ asserted when there is a power on reset or a clear event. Returns high when an update command is executed.

## RFBB (Pin 37): DAC B Output Feedback Resistor Pin.

OUTB (Pin 38): DAC B Voltage Output Pin. For best load regulation, this open-loop amplifier output is connected to RFBB as close to the load as possible.

C1B (Pin 39): Feedback Capacitor Connection for DAC B Output. This pin provides direct access to the negative input of the channel B output amplifier.
VOSB (Pin 40): Offset Adjust for DAC B. Nominal input range is $\pm 5 \mathrm{~V} . \mathrm{V}_{\text {OS }}(\mathrm{DAC} \mathrm{B})=-0.01 \bullet \mathrm{~V}(\mathrm{VOSB})[0 \mathrm{~V}$ to 5 V , $\pm 2.5 \mathrm{~V}$ modes]. See Operation section.
AGNDB (Pin 41): DAC B Signal Ground. High impedance input, does not carry supply currents. Tie to clean analog ground.
$\mathbf{V}^{+}$(Pin 42): Analog Positive Supply for DACs A DND B. Typically 15 V . 4.5 V to 16.5 V Range. Can be different from $\mathrm{V}^{+}{ }_{2}$.
REF1 (Pin 43): DAC A and DAC B Reference Input.
REFM1 (Pin 44): Reference 1 Inverting Amp Output. The gain from REF1 to REFM1 is -1 . Can swing to within 0.5 V of the analog supplies $\mathrm{V}^{+} / \mathrm{V}^{-}$.

## BLOCK DIAGRAM



## TImInG DIAGRAM



## OPERATION

## SERIAL INTERFACE

When the $\overline{C S} / L D$ pin is taken low, the data on the SDI pin is loaded into the shift register on the rising edge of the clock signal (SCK pin). The minimum (24-bit wide) loading sequence required for the LTC2704 is a 4-bit command word (C3 C2 C1 C0), followed by a 4-bit address word (A3 A2 A1 A0) and 16 data (span or code) bits, MSB first. Figure 1 shows the SDI input word syntax to use when writing a code or span. If a 32-bit input sequence is needed, the first eight bits must be zeros, followed by the same sequence as for a 24 -bit wide input. Figure 2 shows the input and readback sequences for both 24 -bit and 32-bit operations.

When $\overline{C S} / L D$ is low, the Serial Readback Output (SRO) pin is an active output. The readback data begins after the command (C3-CO) and address (A3-A0) words have been shifted into SDI. For a 24-bit load sequence, the 16 readback bits are shifted out on the falling edges of clocks $8-23$, suitable for shifting into a microprocessor on the rising edges of clocks $9-24$. For a 32 -bit load sequence, add 8 to these clock cycle counts; see Figure 2b.
When $\overline{C S} / L D$ is high, the SRO pin presents a high impedance (three-state) output. At the beginning of a load sequence, when $\overline{\mathrm{CS}} / \mathrm{LD}$ is taken low, SRO outputs a logic low until the readback data begins.

When the asynchronous load pin, $\overline{\text { LDAC }}$, is taken low, all DACs are updated with code and span data (data in B1 buffers is copied into B 2 buffers). $\overline{\mathrm{CS}} / \mathrm{LD}$ must be high during this operation. The use of $\overline{\mathrm{LDAC}}$ is functionally identical to the "Update B1 $\rightarrow$ B2" commands.

The codes for the command word (C3-CO) are defined in Table 1; Table 2 defines the codes for the address word (A3-A0).

## READBACK

Each DAC has two pairs of double-buffered digital registers, one pair for DAC code and the other for the output span (four buffers per DAC). Each double-buffered pair comprises two registers called buffer 1 (B1) and buffer 2 (B2).

B 1 is the holding buffer. When data is shifted into B1 via a write operation, DAC outputs are not affected. The contents of B 2 can only be changed by copying the contents of B1 into B2 via an update operation (B1 and B2 can be changed together, see commands 0110-1001 in Table 1). The contents of B2 (DAC code or DAC span) directly control the DAC output voltage or the DAC output range.

Additionally each DAC has one readback register associated with it. When a readback command is issued to a DAC, the contents of one of its four buffers is copied into its readback register and serially shifted out onto the SRO pin. Figure 2 shows the loading and readback sequences. In the 16-bit data field (D15-D0 for the LTC2704-16, see Figure 2a) of any write or update command, the readback pin (SRO) shifts out the contents of the buffer which was specified in the preceding command. This "rolling readback" mode of operation can be used to reduce the number of operations, since any command can be verified during succeeding commands with no additional overhead. Table 1 shows the location (readback pointer) of the data which will be output from SRO during the next instruction.

For readback commands, the data is shifted out during the readback instruction itself (on the 16 falling SCK edges immediately after the last address bit is shifted in on SDI).
When programming the span of a DAC, the span bits are the last four bits shifted in; and when checking the span of a DAC using SRO, the span bits are likewise the last four bits shifted out. Table 3 shows the span codes.
When span information is read back on SRO, the sleep status of the addressed DAC is also output. The sleep status bit, SLP, occurs sequentially just before the four span bits. The sequence is shown in Figures 2 a and 2 b . See Table 4 for SLP codes. Note that SLP is an output bit only; sleep is programmed by using command code 1110 along with the desired address. Any update command, including the use of $\overline{\text { LDAC, wakes the addressed DAC(s). }}$

## OPERATION

## OUTPUT RANGES

The LTC2704 is a quad DAC with software-programmable output ranges. SoftSpan provides two unipolar output ranges ( 0 V to 5 V and 0 V to 10 V ), and four bipolar ranges $( \pm 2.5 \mathrm{~V}, \pm 5 \mathrm{~V}, \pm 10 \mathrm{~V}$ and -2.5 V to 7.5 V$)$. These ranges are obtained when an external precision 5 V reference and analog supplies of $\pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ are used. When a reference voltage of 2 V and analog supplies of $\pm 5 \mathrm{~V}$ are used,
the SoftSpan ranges become: 0 V to $2 \mathrm{~V}, 0 \mathrm{~V}$ to $4 \mathrm{~V}, \pm 1 \mathrm{~V}, \pm 2 \mathrm{~V}$, $\pm 4 \mathrm{~V}$ and -1 V to 3 V . The output ranges are linearly scaled for references other than 2 V and 5 V (appropriate analog supplies should be used within the range $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ ). Each of the four DACs can be programmed to any one of the six output ranges. DAC outputs can swing to $\pm 10 \mathrm{~V}$ on $\pm 10.8 \mathrm{~V}$ supplies ( $\pm 12 \mathrm{~V}$ supplies with $\pm 10 \%$ tolerance) while sourcing or sinking 5 mA of load current.

Table 1. Command Codes

| CODE |  |  |  | COMMAND | READBACK POINTERCURRENT INPUT WORD W ${ }_{0}$ | READBACK POINTERNEXT INPUT WORD W ${ }_{+1}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| C3 | C2 | C1 | CO |  |  |  |
| 0 | 0 | 1 | 0 | Write to B1 Span DAC n | Set by Previous Command | B1 Span DAC n |
| 0 | 0 | 1 | 1 | Write to B1 Code DAC n | Set by Previous Command | B1 Code DAC n |
| 0 | 1 | 0 | 0 | Update B1 $\rightarrow$ B2 DAC n | Set by Previous Command | B2 Span DAC n |
| 0 | 1 | 0 | 1 | Update B1 $\rightarrow$ B2 All DACs | Set by Previous Command | B2 Code DAC n |
| 0 | 1 | 1 | 0 | Write to B1 Span DAC n Update B1 $\rightarrow$ B2 DAC n | Set by Previous Command | B2 Span DAC n |
| 0 | 1 | 1 | 1 | Write to B1 Code DAC n Update B1 $\rightarrow$ B2 DAC n | Set by Previous Command | B2 Code DAC n |
| 1 | 0 | 0 | 0 | Write to B1 Span DAC n Update B1 $\rightarrow$ B2 All DACs | Set by Previous Command | B2 Span DAC n |
| 1 | 0 | 0 | 1 | Write to B1 Code DAC n Update B1 $\rightarrow$ B2 All DACs | Set by Previous Command | B2 Code DAC n |
| 1 | 0 | 1 | 0 | Read B1 Span DAC n | B1 Span | C $n$ |
| 1 | 0 | 1 | 1 | Read B1 Code DAC n | B1 Code | AC $n$ |
| 1 | 1 | 0 | 0 | Read B2 Span DAC $n$ | B2 Span | AC $n$ |
| 1 | 1 | 0 | 1 | Read B2 Code DAC $n$ | B2 Code | AC $n$ |
| 1 | 1 | 1 | 0 | Sleep DAC n (Note 1) | Set by Previous Command | B2 Span DAC n |
| 1 | 1 | 1 | 1 | No Operation | Set by Previous Command | B2 Code DAC $n$ |

Codes not shown are reserved and should not be used.
Note 1: Normal operation can be resumed by issuing any update B1 $\rightarrow$ B2 command to the sleeping DAC.

Table 2. Address Codes

| A3 | A2 | A1 | A0 | $\mathbf{n}$ | READBACK POINTER $\mathbf{n}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | DAC A | DAC A |
| 0 | 0 | 1 | 0 | DAC B | DAC B |
| 0 | 1 | 0 | 0 | DAC C | DAC C |
| 0 | 1 | 1 | 0 | DAC D | DAC D |
| 1 | 1 | 1 | 1 | All DACs | DAC A |

Codes not shown are reserved and should not be used.

Table 3. Span Codes

| S3 | S2 | S1 | S0 | SPAN |
| :---: | :---: | :---: | :---: | :--- |
| 0 | 0 | 0 | 0 | Unipolar 0V to 5V |
| 0 | 0 | 0 | 1 | Unipolar 0V to 10V |
| 0 | 0 | 1 | 0 | Bipolar -5V to 5V |
| 0 | 0 | 1 | 1 | Bipolar -10V to 10V |
| 0 | 1 | 0 | 0 | Bipolar -2.5V to 2.5 V |
| 0 | 1 | 0 | 1 | Bipolar -2.5V to 7.5V |

Codes not shown are reserved and should not be used.

## operation



Figure 2a. 24-Bit Load Sequence


Figure 2b. 32-Bit Load Sequence

## OPERATION

## Examples

1. Using a 24 -bit loading sequence, Ioad DAC $A$ with the unipolar range of 0 V to 10 V , output at zero volts and all other DACs with the bipolar range of $\pm 10 \mathrm{~V}$, outputs at zero volts. Note all DAC outputs should change at the same time.
a) $\overline{C S} / L D$
b) Clock SDI = 001011110000000000000011
c) $\overline{C S} / \mathrm{D} \uparrow$ B1-Range of all DACs set to bipolar $\pm 10 \mathrm{~V}$.
d) $\overline{C S} / L D \downarrow$ Clock SDI $=001000000000000000000001$
e) $\overline{C S} / L D \uparrow$ B1-Range of DAC A set to unipolar OV to 10 V .
f) $\overline{C S} / L D \downarrow$

Clock SDI $=001111111000000000000000$
g) $\overline{C S} / L D \uparrow$

B1-Code of all DACs set to midscale.
h) $\overline{C S} / L D \downarrow$

Clock SDI $=001100000000000000000000$
i) $\overline{\mathrm{CS}} / \mathrm{LD} \uparrow$

B1-Code of DAC A set to zero code.
j) $\overline{\mathrm{CS}} / \mathrm{L} D \downarrow$

Clock SDI = 01001111 XXXX XXXX XXXX XXXX
k) $\overline{\mathrm{CS}} / \mathrm{LD} \uparrow$

Update all DACs B1s into B2s for both Code and Range.
I) Alternatively steps j and k could be replaced with LDAC 〕.
2. Using a 32-bit load sequence, Ioad DAC C with bipolar $\pm 2.5 \mathrm{~V}$ and its output at zero volts. Use readback to check B1 contents before updating the DAC output (i.e., before copying B1 contents into B2).
a) $\overline{\mathrm{CS}} / \mathrm{LD} \downarrow$ (Note that after power-on, the Code in B1 is zero)
b) Clock SDI $=0000000000110100100000000000$ 0000
c) $\overline{\mathrm{CS}} / \mathrm{LD} \uparrow$

B1-Code of DAC C set to midscale setting.
d) $\overline{C S} / L D \downarrow$

Clock SDI $=0000000000100100000000000000$
0100
e) Read Data out on $S R O=1000000000000000$ Verifies that B1-Code DAC C is at midscale setting.
f) $\overline{C S} / L D \uparrow$

B1-Range of DAC C set to Bipolar $\pm 2.5 \mathrm{~V}$ range.
g) $\overline{\mathrm{CS}} / \mathrm{LD} \downarrow$

Clock SDI = 0000000010100100 xxxx xxxx xxxx xxxx
Data Out on SRO = 0000000000000100
Verifies that B1-Range of DAC C set to Bipolar $\pm 2.5 \mathrm{~V}$
Range.
$\overline{\mathrm{CS}} / \mathrm{LD} \uparrow$
h) $\overline{C S} / L D \downarrow$

Clock SDI = 0000000001000100 xxxx xxxx xxxx xxxx
i) $\overline{C S} / L D \uparrow$

Update DAC C B1 into B2 for both Code and Range
j) Alternatively steps h and i could be replaced with LDAC 〕.

## System Offset Adjustment

Many systems require compensation for overall system offset, which may be an order of magnitude or more greater than the excellent offset of the LTC2704.

The LTC2704 has individual offset adjust pins for each of the four DACs. VOSA, VOSB, VOSC and VOSD are referred to their corresponding signal grounds, AGNDA, AGNDB, AGNDC and AGNDD. For noise immunity and ease of adjustment, the control voltage is attenuated to the DAC output:

$$
\begin{aligned}
& V_{O S}=-0.01 \cdot \mathrm{~V}(\mathrm{VOSx})[0 \mathrm{~V} \text { to } 5 \mathrm{~V}, \pm 2.5 \mathrm{~V} \text { spans }] \\
& \mathrm{V}_{0 S}=-0.02 \cdot \mathrm{~V}(\mathrm{VOSx})[0 \mathrm{~V} \text { to } 10 \mathrm{~V}, \pm 5 \mathrm{~V}, \\
& -2.5 \mathrm{~V} \text { to } 7.5 \mathrm{~V} \text { spans }] \\
& \mathrm{V}_{0 S}=-0.04 \cdot \mathrm{~V}(\mathrm{VOSx})[ \pm 10 \mathrm{~V} \text { span }]
\end{aligned}
$$

The nominal input range of these pins is $\pm 5 \mathrm{~V}$; other reference voltages of up to $\pm 15 \mathrm{~V}$ may be used if needed.

The VOSx pins have an input impedance of $1 \mathrm{M} \Omega$. To preserve the settling performance of the LTC2704, these pins

## OPERATION

should be driven with a Thevenin-equivalent impedance of $10 \mathrm{k} \Omega$ or less. If not used, they should be shorted to their respective signal grounds, AGNDx.

## POWER-ON RESET AND CLEAR

When power is first applied to the LTC2704, all DACs power-up in 5 V unipolar mode (S3 S2 S1 S0 = 0000). All internal DAC registers are reset to 0 and the DAC outputs are zero volts.
When the $\overline{C L R}$ pin is taken low, a system clear results. The command and address shift registers, and the code and configuration B 2 buffers, are reset to 0 ; the DAC outputs are all reset to zero volts. The B1 buffers are left intact, so that any subsequent "Update B1 $\rightarrow$ B2" command (including the use of $\overline{\mathrm{LDAC}}$ ) restores the addressed DACs to their respective previous states.
If $\overline{C L R}$ is asserted during an operation, i.e., when $\overline{C S} / L D$ is low, the operation is aborted. Integrity of the relevant input (B1) buffers is not guaranteed under these conditions, therefore the contents should be checked using readback or replaced.

The RFLAG pin is used as a flag to notify the system of a loss of data integrity. The $\overline{\text { RFLAG output is asserted low }}$ at power-up, system clear, or if the logic supply $V_{D D}$ dips
below approximately 2 V ; and stays asserted until any valid update command is executed.

## SLEEP MODE

When a sleep command (C3 C2 C1 C0 = 1110) is issued, the addressed DAC or DACs go into power-down mode. DACs $A$ and $B$ share a reference inverting amplifier as do DACs C and D. If either DAC A or DAC B (similarly for DACs $C$ and $D$ ) is powered down, its shared reference inverting amplifier remains powered on. When both DACA and DAC B are powered down together, their shared reference inverting amplifier is also powered down (similarly for DACs C and D). To determine the sleep status of a particular DAC, a direct read span command is performed by addressing the DAC and reading its status on the readback pin SRO. The fifth LSB is the sleep status bit (see Figures 2a and 2b). Table 4 shows the sleep status bit's functionality.

Table 4. Readback Sleep Status Bit

| SLP | STATUS |
| :---: | :--- |
| 0 | DAC n Awake |
| 1 | DAC n in Sleep Mode |

## APPLICATIONS INFORMATION

## Overview

The LTC2704 is a highly integrated device, greatly simplifying design and layout as compared to a design using multiple current output DACs and separate amplifiers. A similar design using four separate current output DACs would require six precision op amps, compensation capacitors, bypass capacitors for each amplifier, several times as much PCB area and a more complicated serial interface. Still, it is important to avoid some common mistakes in order to achieve full performance. DC752A is the evaluation board for the LTC2704. It is designed to meet all data sheet specifications, and to allow the LTC2704 to be integrated into other prototype circuitry. All force/sense lines are available to allow the addition of current booster stages or other output circuits.

The DC752A design is presented as a tutorial on properly applying the LTC2704. This board shows how to properly return digital and analog ground currents, and how to compensate for small differences in ground potential between the two banks of two DACs. There are other ways to ground the LTC2704, but the one requirement is that analog and digital grounds be connected at the LTC2704 by a very low impedance path. It is NOT advisable to split the ground planes and connect them with a jumper or inductor. When in doubt, use a single solid ground plane rather than separate planes.
The LTC2704 does allow the ground potential of the DACs to vary by $\pm 300 \mathrm{mV}$ with respect to analog ground, allowing compensation for ground return resistance.

## Power Supply Grounding and Noise

LTC2704 $\mathrm{V}^{+}$and $\mathrm{V}^{-}$pins are the supplies to all of the output amplifiers, ground sense amplifiers and reference inversion amplifiers. These amplifiers have good power supply rejection, but the $\mathrm{V}^{+}$and $\mathrm{V}^{-}$supplies must be free from wideband noise. The best scheme is to prefilter low noise regulators such as the LT®1761 (positive) and LT1964 (negative). Refer to Linear Technology Application Note 101, Minimizing Switching Regulator Residue in Linear Regulator Outputs.

The LTC2704 $V_{D D}$ pin is the supply for the digital logic and analog DAC switches and is very sensitive to noise. It must be treated as an analog supply. The evaluation board uses an LT1790 precision reference as the $\mathrm{V}_{\mathrm{DD}}$ supply to minimize noise.

The GND pin is the return for digital currents and the AGND pin is a bias point for internal analog circuitry. Both of these pins must be tied to the same point on a quiet ground plane.
Each DAC has a separate ground sense pin that can be used to compensate for small differences in ground potential within a system. Since DACs A and B are associated with REF1 and DACs $C$ and $D$ are associated with REF2, the grounds must be grouped together as follows:
AGNDA, AGNDB and REFG1 tied together ("GND1" on DC752A)

AGNDC, AGNDD and REFG2 tied together ("GND2" on DC752A)
This scheme allows compensation for ground return IR drops, as long as the resistance is shared by both DACs in a group. This implies that the ground return for DACs $A$ and $B$ must be as close as possible, and GND1 must be connected to this point through a low current, low resistance trace. (Similar for DACs C and D.)

Figure 3 shows the top layer of the evaluation board. The GND1 trace connects REFG1, AGNDA, AGNDB and the ground pin of the LT1236 precision reference (U4.) This point is the ground reference for DACs $A$ and $B$. The GND2 trace connects REFG2, AGNDC, AGNDD and the ground pin of the other LT1236 precision reference (U5). This point is the ground reference for DACs C and D .

## Voltage Reference

A high quality, low noise reference such as the LT1236 or LT1027 must be used to achieve full performance. The ground terminal of this reference must be connected directly to the common ground point. If GND1 and GND2 are separate, then two references must be used.

## APPLICATIONS InFORMATION

## Voltage Output/Feedback and Compensation

The LTC2704 provides separate voltage output and feedback pins for each DAC. This allows compensation for resistance between the output and load, or a current boosting stage such as an LT1970 may be inserted without affecting accuracy. When OUTx is connected directly to RFBx and no


Figure 3. DC752 Top Layer
additional capacitance is present, the internal frequency compensation is sufficient for stability and is optimized for fast settling time. If a low bandwidth booster stage is used, then a compensation capacitor from OUTx to C1x may be required. Similarly, extra compensation may be required to drive a heavy capacitive load.


CUTOUT PREVENTS DIGITAL RETURN CURRENTS FROM COUPLING INTO ANALOG GROUND PLANE. NOTE THAT THERE IS A PLANE IN THIS REGION ON LAYER 3

Figure 4. DC752 Analog Ground Layer. No Currents Are Returned to this Plane, so it May Be Used As a Reference Point for Precise Voltage Measurements

## APPLICATIONS INFORMATION



Figure 5. DC752A Load Return, Power Return and Digital Return


Figure 6. DC752A Routing, Bypass

## PACKAGG DESCRIPTION

GW Package
44-Lead Plastic SSOP (Wide . 300 Inch)
(Reference LTC DWG \# 05-08-1642)


## REVISION HISTORY (Revision history begins at Rev B)

| REV | DATE | DESCRIPTION | PAGE NUMBER |
| :---: | :---: | :--- | :---: |
| B | $10 / 09$ | Title Change to Block Diagram | 1 |
|  |  | Electrical Characteristics Text Changes to Analog Outputs Section | 3 |
| Text and Figure Deletion in Operation Section | 16 |  |  |
| $08 / 10$ | Revised Note 1 to remove power supply sequencing reference | 5 |  |

## TYPICAL APPLICATION

Evaluation Board Schematic. Force/Sense Lines Allow for Remote Sensing and Optimal Grounding


## RELATGD PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LT1019 | Precision Reference | Ultralow Drift, 3ppm/ ${ }^{\circ} \mathrm{C}, 0.05 \%$ Accuracy |
| LT1236 | Precision Reference | Ultralow Drift, 10ppm/ ${ }^{\circ} \mathrm{C}, 0.05 \%$ Accuracy |
| $\begin{aligned} & \text { LTC1588/LTC1589 } \\ & \text { LTC1592 } \end{aligned}$ | 12-/14-/16-Bit, Serial, SoftSpan Iout DACs | Software-Selectable Spans, $\pm 1$ LSB INL/DNL |
| LTC1595 | 16-Bit Serial Multiplying Iout DAC in S0-8 | $\pm 1$ LSB Max INL/DNL, Low Glitch, DAC8043 16-Bit Upgrade |
| LTC1596 | 16-Bit Serial Multiplying I Out $^{\text {DAC }}$ | $\pm 1$ LSB Max INL/DNL, Low Glitch, AD7543/DAC8143 16-Bit Upgrade |
| LTC1597 | 16-Bit Parallel, Multiplying DAC | $\pm 1$ LSB Max INL/DNL, Low Glitch, 4 Quadrant Resistors |
| LTC1650 | 16-Bit Serial V ${ }_{\text {Out }}$ DAC | Low Power, Low Gritch, 4-Quadrant Multiplication |
| LTC1857/LTC1858 LTC1859 | 12-/14-/16-Bit, Serial 100ksps SoftSpan ADC | Software-Selectable Spans, 40 mW , Fault Protected to $\pm 25 \mathrm{~V}$ |
| LT1970 | 500mA Power Op Amp | Adjustable Sink/Source Current Limits |


[^0]:    $\boldsymbol{\mathcal { C }}$, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. SoftSpan is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.

[^1]:    Consult LTC Marketing for parts specified with wider operating temperature ranges.
    Consult LTC Marketing for information on non-standard lead based finish parts.

