## FEATURES

Dynamic performance
DOCSIS 3.0 performance
8 QAM carriers @ 400 MHz IF: $-\mathbf{7 1} \mathrm{dBc}$
16 QAM carriers @ 400 MHz IF: -68 dBc
32 QAM carriers @ 400 MHz IF: -65 dBc
72 QAM carriers @ 600 MHz IF: -61 dBc
Single-carrier WCDMA ACLR performance @ 2457.6 MSPS
$\mathrm{fout}=\mathbf{3 5 0 ~ M H z}$ (normal mode)
$1^{\text {st }}$ adjacent channel: -80 dBc
$5^{\text {th }}$ adjacent channel: $\mathbf{- 8 0 . 5 ~ d B c}$
$\mathrm{f}_{\text {out }}=\mathbf{2 1 0 0} \mathbf{~ M H z}$ (mix mode)
$1^{\text {st }}$ adjacent channel: -69 dBc
$5^{\text {th }}$ adjacent channel: -75 dBc
Single-tone NSD performance @ 2.4 GSPS
$-166 \mathrm{dBm} / \mathrm{Hz}$ @ 100 MHz IF
$-162 \mathrm{dBm} / \mathrm{Hz}$ @ 1 GHz IF
RF synthesis support
FS mix, RZ modes
Dual-port LVDS data interface with on-chip $100 \Omega$ terminations
Low power: 1.1 W @ 2.5 GSPS

## APPLICATIONS

## Broadband communications systems

 CMTS/VOD
## Cellular infrastructure

Point-to-point wireless
Instrumentation, automatic test equipment Radar, avionics

## GENERAL DESCRIPTION

The AD9739 is a high performance, high frequency 14-bit DAC that provides sample rates up to 2500 MSPS, permitting multicarrier generation up to the Nyquist frequency in baseband mode and second and third Nyquist zones in mix mode. It includes a serial peripheral interface (SPI) for configuration and readback of status registers. A dual-port LVDS interface is used to enable the high sample rate with existing FGPA/ASIC technology. The output current can be programmed over a range of 8.66 mA to 31.66 mA . The AD9739 is manufactured on a $0.18 \mu \mathrm{~m}$ CMOS process and operates from 1.8 V and 3.3 V supplies. It is supplied in a $160-$ ball chip scale ball grid array for reduced package parasitics.

## Rev. 0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

FUNCTIONAL BLOCK DIAGRAM


Figure 1.

## PRODUCT HIGHLIGHTS

1. Low noise and intermodulation distortion (IMD) performance enable high quality synthesis of wideband signals up to 1 GHz .
2. A dual-port interface with double data rate (DDR) LVDS data receivers supports the maximum conversion rate of 2500 MSPS.
3. Manufactured on a CMOS process, the AD9739 uses a proprietary switching technique that enhances dynamic performance.
4. The current output(s) of the AD9739 are easily configured for single-ended or differential circuit topologies.

## TABLE OF CONTENTS

Features ..... 1
Applications. ..... 1
General Description .....  1
Functional Block Diagram .....  1
Product Highlights .....  1
Revision History ..... 2
Specifications ..... 3
DC Specifications ..... 3
Digital Specifications ..... 4
AC Specifications ..... 5
Absolute Maximum Ratings ..... 7
Thermal Resistance ..... 7
ESD Caution ..... 7
Pin Configurations and Function Descriptions ..... 8
Typical Performance Characteristics ..... 11
Static Linearity ..... 11
Dynamic Performance Normal Mode, 20 mA Full Scale (Unless Otherwise Noted) ..... 13
Dynamic Performance Mix Mode, 20 mA Full Scale ..... 17
DOCSIS Performance. ..... 19
Terminology ..... 24
Theory of Operation ..... 25
Serial Peripheral Interface ..... 25
General Operation of the Serial Interface ..... 25
Instruction Mode (8-Bit Instruction) ..... 25
Serial Interface Port Pin Descriptions ..... 25
SCLK-Serial Clock ..... 25
$\overline{\mathrm{CS}}$-Chip Select ..... 25
SDIO—Serial Data I/O ..... 25
SDO-Serial Data Out. ..... 25
MSB/LSB Transfers ..... 26
Serial Port Configuration ..... 26
SPI Register Map ..... 27
SPI Registers ..... 28
Applications Information ..... 37
Analog Modes of Operation ..... 37
LVDS Data Port Interface. ..... 37
Clocking the AD9739 ..... 39
Applying Data to the AD9739 ..... 40
Mu Delay Controller ..... 41
Mu Control Operation ..... 41
Search Mode ..... 41
Track Mode ..... 42
Mu Delay and Phase Readback ..... 42
Operating the Mu Controller Manually ..... 42
Calculating Mu Delay Line Step Size. ..... 42
Synchronization Controller ..... 43
Operation in Master Mode ..... 44
Operation in Slave Mode ..... 45
Data Receiver Operation in Auto Mode ..... 45
Data Receiver Operation in Manual Mode. ..... 46
Calculating the DCI Delay Line Step Size ..... 46
Maximum Allowable Data Timing Skew/Jitter ..... 46
Optimizing the Clock Common-Mode Voltage ..... 47
Analog Control Registers ..... 47
Mirror Roll-Off Frequency Control. ..... 47
Voltage Reference ..... 47
Analog Outputs ..... 48
Interrupt Requests ..... 49
Recommended Start-Up Sequence ..... 50
Outline Dimensions ..... 53
Ordering Guide ..... 53

## REVISION HISTORY

1/09—Revision 0: Initial Version

## SPECIFICATIONS

## DC SPECIFICATIONS

$\mathrm{VDDA}=\mathrm{VDD} 33=3.3 \mathrm{~V}, \mathrm{VDDC}=\mathrm{VDD}=1.8 \mathrm{~V}, \mathrm{I}_{\mathrm{FS}}=20 \mathrm{~mA}$.
Table 1.

| Parameter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| RESOLUTION |  | 14 |  | Bits |
| ACCURACY <br> Integral Nonlinearity (INL) Differential Nonlinearity (DNL) |  | $\begin{aligned} & \pm 1.3 \\ & \pm 0.8 \end{aligned}$ |  | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| ANALOG OUTPUTS <br> Gain Error (with Internal Reference) <br> Full-Scale Output Current Output Compliance Range Output Resistance Output Capacitance | $\begin{aligned} & 8.66 \\ & -1.0 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 20.2 \\ & 10 \\ & 1 \end{aligned}$ | $\begin{aligned} & 31.66 \\ & +1.0 \end{aligned}$ | $\begin{aligned} & \% \\ & \mathrm{~mA} \\ & \mathrm{~V} \\ & \mathrm{M} \Omega \\ & \mathrm{pF} \end{aligned}$ |
| TEMPERATURE DRIFT <br> Gain <br> Reference Voltage |  | $\begin{aligned} & 60 \\ & 20 \end{aligned}$ |  | ppm $/{ }^{\circ} \mathrm{C}$ $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| REFERENCE Internal Reference Voltage Output Resistance ${ }^{1}$ |  | $\begin{aligned} & 1.2 \\ & 5 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{k} \Omega \end{aligned}$ |
| ANALOG SUPPLY VOLTAGES VDDA VDDC | $\begin{aligned} & 3.1 \\ & 1.70 \end{aligned}$ | $\begin{aligned} & 3.3 \\ & 1.8 \end{aligned}$ | $\begin{aligned} & 3.5 \\ & 1.90 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| ```DIGITAL SUPPLY VOLTAGES VDD33 VDD``` | $\begin{aligned} & 3.10 \\ & 1.70 \end{aligned}$ | $\begin{aligned} & 3.3 \\ & 1.8 \end{aligned}$ | $\begin{aligned} & 3.5 \\ & 1.90 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| SUPPLY CURRENTS AND POWER DISSIPATION 2.0 GSPS <br> IvDDA <br> lvDDC <br> IvDD33 <br> lvdD <br> Power Dissipation <br> Sleep Mode <br> IvDDA <br> Power-Down Mode ${ }^{2}$ <br> IvDDA <br> lvddc <br> lvod33 <br> lvDD |  | $\begin{aligned} & 37 \\ & 159 \\ & 34 \\ & 233 \\ & 0.940 \\ & \\ & 2.5 \\ & \\ & 0.02 \\ & 3.8 \\ & 0.5 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 38 \\ & 166 \\ & 37 \\ & 238 \\ & 0.975 \\ & 2.75 \\ & \\ & 0.135 \\ & \\ & 1.3 \\ & 2.75 \end{aligned}$ | mA <br> mA <br> mA <br> mA <br> W <br> mA <br> mA <br> mA <br> mA <br> mA |
| SUPPLY CURRENTS AND POWER DISSIPATION 2.5 GSPS <br> Ivdoa <br> IvdDC <br> Ivod33 <br> Ivod <br> Power Dissipation |  | $\begin{aligned} & 37 \\ & 223 \\ & 34 \\ & 290 \\ & 1.16 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~W} \\ & \hline \end{aligned}$ |

[^0]
## AD9739

## DIGITAL SPECIFICATIONS

$\mathrm{VDDA}=\mathrm{VDD} 33=3.3 \mathrm{~V}, \mathrm{VDDC}=\mathrm{VDD}=1.8 \mathrm{~V}, \mathrm{I}_{\mathrm{FS}}=20 \mathrm{~mA}$. LVDS drivers and receivers are compliant to the IEEE-1596 reduced range link, unless otherwise noted.

Table 2.

\begin{tabular}{|c|c|c|c|c|}
\hline Parameter \& Min \& Typ \& Max \& Unit \\
\hline \begin{tabular}{l}
LVDS DATA INPUTS \\
(DB0[13:0]P, DB0[13:0]N, DB1[13:0]P, DB1[13:0]N) DB \(+=V_{I A}, D B-=V_{I B}\) \\
Input Voltage Range, \(\mathrm{V}_{I A}\) or \(\mathrm{V}_{I B}\) \\
Input Differential Threshold, \(\mathrm{V}_{\text {IDTH }}\) \\
Input Differential Hysteresis, \(\mathrm{V}_{\text {IDTHH }}\) - \(\mathrm{V}_{\text {IDTHL }}\) \\
Receiver Differential Input Impedance, Rin \\
LVDS Input Rate \\
LVDS Minimum Data Valid Period ( \(\mathrm{tmDE}^{\text {m }}\) \\
Input Capacitance
\end{tabular} \& \[
\begin{aligned}
\& 825 \\
\& -100 \\
\& 80 \\
\& 1250
\end{aligned}
\] \& 20

1.2 \& \[
$$
\begin{aligned}
& 1575 \\
& +100 \\
& 120 \\
& \\
& 344
\end{aligned}
$$

\] \& | mV |
| :--- |
| mV |
| mV |
| $\Omega$ |
| MSPS |
| ps |
| pF | <br>


\hline | LVDS CLOCK INPUT |
| :--- |
| (DCI_P, DCI_N) DCI_P = VIA, DCI_N = VIB |
| Input Voltage Range, $\mathrm{V}_{\mathrm{IA}}$ or $\mathrm{V}_{\mathrm{IB}}$ |
| Input Differential Threshold, VIDTH |
| Input Differential Hysteresis, $\mathrm{V}_{\text {IDTHH }}$ - $\mathrm{V}_{\text {IDTHL }}$ |
| Receiver Differential Input Impedance, Rin |
| Maximum Clock Rate | \& \[

$$
\begin{aligned}
& 825 \\
& -100 \\
& 80 \\
& 625
\end{aligned}
$$

\] \& 20 \& \[

$$
\begin{array}{r}
1575 \\
+100 \\
120
\end{array}
$$

\] \& | mV |
| :--- |
| mV |
| mV |
| $\Omega$ |
| MHz | <br>


\hline | LVDS CLOCK OUTPUT |
| :--- |
| (DCO_P, DCO_N) DCO_P = V OA, DCO_N = V |
| Output Voltage High, $V_{O A}$ or $V_{O B}$ |
| Output Voltage Low, $\mathrm{V}_{\mathrm{OA}}$ or $\mathrm{V}_{\mathrm{OB}}$ |
| Output Differential Voltage, \|Voo| |
| Output Offset Voltage, Vos |
| Output Impedance, Single-Ended, Ro |
| Ro Mismatch Between A and B, $\Delta \mathrm{RO}$ |
| Change in $\left\|V_{o D}\right\|$ Between 0 and $1,\left\|\Delta V_{\text {oo }}\right\|$ |
| Change in Vos Between 0 and 1, $\Delta$ Vos |
| Output Current, Driver Shorted to Ground, $I_{\text {SA, }} I_{S B}$ |
| Output Current, Drivers Shorted Together, I IAB |
| Power-Off Output Leakage, $\left\|{ }_{x A}\right\|,\|\|\times \overline{x B}\|$ |
| Maximum Clock Rate | \& \[

$$
\begin{aligned}
& 1025 \\
& 150 \\
& 1150 \\
& 40 \\
& \\
& \\
& 625
\end{aligned}
$$
\] \& 200

100 \& $$
\begin{aligned}
& 1375 \\
& 250 \\
& 1250 \\
& 140 \\
& 10 \\
& 25 \\
& 25 \\
& 20 \\
& 4 \\
& 10
\end{aligned}
$$ \& mV mV mV mV $\Omega$ \% mV mV mA mA mA MHz <br>

\hline | DAC CLOCK INPUT (DACCLK_P, DACCLK_N) |
| :--- |
| Differential Peak-to-Peak Voltage |
| Common-Mode Voltage |
| Maximum Clock Rate $\begin{aligned} & \mathrm{VDD}=1.8 \mathrm{~V} \pm 5 \% \\ & \mathrm{VDD}=1.89 \mathrm{~V} \pm 5 \% \end{aligned}$ | \& \[

$$
\begin{aligned}
& 800 \\
& 800
\end{aligned}
$$

\] \& \& \[

$$
\begin{aligned}
& 2400 \\
& 2500
\end{aligned}
$$

\] \& | V |
| :--- |
| mV |
| MSPS |
| MSPS | <br>


\hline | SERIAL PERIPHERAL INTERFACE |
| :--- |
| Maximum Clock Rate (fsclı, $1 /$ tsclk ) |
| Minimum Pulse Width High, tpwh |
| Minimum Pulse Width Low, tpwL |
| Minimum SDIO and $\overline{C S}$ to SCLK Setup, tos |
| Minimum SCLK to SDIO Hold, $\mathrm{t}_{\mathrm{DH}}$ |
| Maximum SCLK to Valid SDIO and SDO, t tv |
| Minimum SCLK to Invalid SDIO and SDO, tonv | \& 20 \& \[

$$
\begin{aligned}
& 10 \\
& 5 \\
& 20 \\
& 5
\end{aligned}
$$

\] \& 20 \& | MHz |
| :--- |
| ns |
| ns |
| ns |
| ns |
| ns |
| ns | <br>

\hline
\end{tabular}

| Parameter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| INPUTS (SDI, SDIO, SCLK, $\overline{C S}$ ) |  |  |  |  |
| Voltage in High, $\mathrm{V}_{\text {IH }}$ | 2.0 | 3.3 |  | V |
| Voltage in Low, $\mathrm{V}_{\mathrm{LL}}$ |  | 0 | 0.8 | V |
| Current in High, $\mathrm{l}_{\mathrm{H}}$ | -10 |  | +10 | $\mu \mathrm{A}$ |
| Current in Low, liL | -10 |  | +10 | $\mu \mathrm{A}$ |
| SDIO Output |  |  |  |  |
| Voltage Out High, Vor | 2.4 |  | 3.6 | V |
| Voltage Out Low, VoL | 0 |  | 0.4 | V |
| Current Out High, Іон |  | 4 |  | mA |
| Current Out Low, lol |  | 4 |  | mA |

## AC SPECIFICATIONS

$\mathrm{VDDA}=\mathrm{VDD} 33=3.3 \mathrm{~V}, \mathrm{VDDC}=\mathrm{VDD}=1.8 \mathrm{~V}, \mathrm{I}_{\mathrm{FS}}=20 \mathrm{~mA}$.
Table 3.

| Parameter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE |  |  |  |  |
| Maximum Update Rate | 800 |  | 2500 | MSPS |
| SPURIOUS-FREE DYNAMIC RANGE (SFDR) $f_{\text {DAC }}=1200 \mathrm{MSPS}$ |  |  |  |  |
|  |  |  |  |  |
| $\mathrm{f}_{\text {out }}=100 \mathrm{MHz}$ |  | 72 |  | dBc |
| $\mathrm{f}_{\text {out }}=350 \mathrm{MHz}$ |  | 69 |  | dBc |
| $\mathrm{fout}^{\text {e }} 5550 \mathrm{MHz}$ |  | 60 |  | dBC |
| $\mathrm{f}_{\text {DAC }}=2000 \mathrm{MSPS}$ |  |  |  |  |
| $\mathrm{f}_{\text {out }}=70 \mathrm{MHz}$ |  | 76 |  | dBc |
| $\mathrm{f}_{\text {out }}=100 \mathrm{MHz}$ |  | 70.5 |  | dBc |
| $\mathrm{fout}=350 \mathrm{MHz}$ |  | 61.5 |  | dBC |
| $\mathrm{f}_{\text {OUt }}=550 \mathrm{MHz}$ |  | 61.5 |  | dBC |
| $\mathrm{fout}=850 \mathrm{MHz}$ |  | 59 |  | dBC |
| $\mathrm{f}_{\mathrm{DAC}}=2400 \mathrm{MSPS}$ |  |  |  |  |
| $\mathrm{fout}=100 \mathrm{MHz}$ |  | 69.5 |  | dBC |
| $\mathrm{f}_{\text {out }}=350 \mathrm{MHz}$ |  | 58.5 |  | dBC |
| $\mathrm{f}_{\text {OUT }}=550 \mathrm{MHz}$ |  | 54 |  | dBc |
| fout $=950 \mathrm{MHz}$ |  | 60 |  | dBc |
| TWO-TONE INTERMODULATION DISTORTION (IMD) $f_{\text {DAC }}=1200 \mathrm{MSPS}$, fout $=\mathrm{f}_{\text {out }}+1.25 \mathrm{MHz}$ |  |  |  |  |
|  |  |  |  |  |
| $\mathrm{f}_{\text {out }}=100 \mathrm{MHz}$ |  | 92 |  | dBc |
| $\mathrm{fout}=350 \mathrm{MHz}$ |  | 90 |  | dBc |
| $\mathrm{fout}^{\text {a }} 5550 \mathrm{MHz}$ |  | 81 |  | dBc |
| $\mathrm{f}_{\text {DAC }}=2000 \mathrm{MSPS}, \mathrm{f}_{\text {OUT } 2}=\mathrm{f}_{\text {out }}+1.25 \mathrm{MHz}$ |  |  |  |  |
| $\mathrm{f}_{\text {out }}=100 \mathrm{MHz}$ |  | 93 |  | dBC |
| $\mathrm{fout}=350 \mathrm{MHz}$ |  | 74 |  | dBC |
| $\mathrm{f}_{\text {out }}=550 \mathrm{MHz}$ |  | 71 |  | dBc |
| $\mathrm{f}_{\text {out }}=850 \mathrm{MHz}$ |  | 67.5 |  | dBc |
| $\mathrm{f}_{\mathrm{DAC}}=2400 \mathrm{MSPS}$ |  |  |  |  |
| $\mathrm{f}_{\text {OUT }}=100 \mathrm{MHz}$ |  | 94 |  | dBC |
| $\mathrm{f}_{\text {OUT }}=350 \mathrm{MHz}$ |  | 78 |  | dBC |
| $\mathrm{f}_{\text {OUT }}=550 \mathrm{MHz}$ |  | 72 |  | dBc |
| fout $=950 \mathrm{MHz}$ |  | 68 |  | dBc |


| Parameter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| NOISE SPECTRAL DENSITY (NSD) |  |  |  |  |
| Single Tone, $\mathrm{f}_{\mathrm{DAC}}=2400 \mathrm{MSPS}$ |  |  |  |  |
| $\mathrm{f}_{\text {OUt }}=100 \mathrm{MHz}$ |  | -166 |  | $\mathrm{dBm} / \mathrm{Hz}$ |
| $\mathrm{f}_{\text {out }}=350 \mathrm{MHz}$ |  | -161 |  | $\mathrm{dBm} / \mathrm{Hz}$ |
| $\mathrm{fout}=550 \mathrm{MHz}$ |  | -160 |  | $\mathrm{dBm} / \mathrm{Hz}$ |
| $\mathrm{fout}^{\text {a }}$ \% 850 MHz |  | -160 |  | $\mathrm{dBm} / \mathrm{Hz}$ |
| Eight-Tone, $\mathrm{f}_{\mathrm{DAC}}=2400 \mathrm{MSPS}, 500 \mathrm{kHz}$ Tone Spacing |  |  |  |  |
| fout $=100 \mathrm{MHz}$ |  | -168 |  | $\mathrm{dBm} / \mathrm{Hz}$ |
| $\mathrm{f}_{\text {out }}=350 \mathrm{MHz}$ |  | -166 |  | $\mathrm{dBm} / \mathrm{Hz}$ |
| $\mathrm{f}_{\text {out }}=550 \mathrm{MHz}$ |  | -166 |  | $\mathrm{dBm} / \mathrm{Hz}$ |
| $\mathrm{fout}=850 \mathrm{MHz}$ |  | -165 |  | $\mathrm{dBm} / \mathrm{Hz}$ |
| WCDMA Adjacent Channel Leakage Ratio (ACLR), Single Carrier |  |  |  |  |
| $\mathrm{f}_{\text {DAC }}=2457.6 \mathrm{MSPS}$, fout $=150 \mathrm{MHz}$ |  | 80.5 |  | dBc |
| $\mathrm{f}_{\text {DAC }}=2457.6 \mathrm{MSPS} \mathrm{f}_{\text {OUT }}=350 \mathrm{MHz}$ |  | 80 |  | dBc |
| $\mathrm{f}_{\text {DAC }}=2457.6 \mathrm{MSPS}, \mathrm{fout}=550 \mathrm{MHz}$ |  | 79 |  | dBC |
| $\mathrm{f}_{\text {DAC }}=2457.6 \mathrm{MSPS}, \mathrm{fout}=950 \mathrm{MHz}$ |  | 78 |  | dBc |
| WCDMA Second ACLR, Single Carrier |  |  |  |  |
| $\mathrm{f}_{\text {DAC }}=2457.6 \mathrm{MSPS}$, fout $=150 \mathrm{MHz}$ |  | 84 |  | dBC |
| $\mathrm{f}_{\text {DAC }}=2457.6 \mathrm{MSPS}$, fout $=350 \mathrm{MHz}$ |  | 80 |  | dBc |
| $\mathrm{f}_{\text {DAC }}=2457.6 \mathrm{MSPS}$, fout $=550 \mathrm{MHz}$ |  | 80 |  | dBc |
| $\mathrm{f}_{\text {DAC }}=2457.6 \mathrm{MSPS}, \mathrm{fout}=950 \mathrm{MHz}$ |  | 79 |  | dBC |
| WCDMA ACLR, Single Carrier (Mix Mode Second Nyquist Zone) |  |  |  |  |
| $\mathrm{f}_{\text {DAC }}=2457.6 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=1300 \mathrm{MHz}$ |  | 73.5 |  | dBc |
| $\mathrm{f}_{\text {DAC }}=2457.6 \mathrm{MSPS}, \mathrm{f}_{\text {Out }}=1700 \mathrm{MHz}$ |  | 73.5 |  | dBc |
| $\mathrm{f}_{\text {DAC }}=2457.6 \mathrm{MSPS}$, fout $=2100 \mathrm{MHz}$ |  | 69 |  | dBc |
| $\mathrm{f}_{\text {DAC }}=2457.6 \mathrm{MSPS}, \mathrm{fout}=2400 \mathrm{MHz}$ |  | 68 |  | dBc |
| WCDMA Second ACLR, Single Carrier (Mix Mode Second Nyquist Zone) |  |  |  |  |
| $\mathrm{f}_{\text {DAC }}=2457.6 \mathrm{MSPS}, \mathrm{f}_{\text {Out }}=1300 \mathrm{MHz}$ |  | 74.5 |  | dBC |
| $\mathrm{f}_{\text {DAC }}=2457.6 \mathrm{MSPS}, \mathrm{fout}=1700 \mathrm{MHz}$ |  | 74 |  | dBc |
| $\mathrm{f}_{\text {DAC }}=2457.6 \mathrm{MSPS}$, fout $=2100 \mathrm{MHz}$ |  | 72 |  | dBC |
| $\mathrm{f}_{\text {DAC }}=2457.6 \mathrm{MSPS}, \mathrm{f}_{\text {Out }}=2400 \mathrm{MHz}$ |  | 71 |  | dBc |
| WCDMA ACLR, Single Carrier (Mix Mode Third Nyquist Zone) |  |  |  |  |
| $\mathrm{f}_{\mathrm{DAC}}=2457.6 \mathrm{MSPS}$, fout $=2500 \mathrm{MHz}$ |  | 68 |  | dBc |
| $\mathrm{f}_{\mathrm{DAC}}=2457 . \mathrm{MSPS}, \mathrm{fout}=2800 \mathrm{MHz}$ |  | 66 |  | dBc |
| $\mathrm{f}_{\text {DAC }}=2457.6 \mathrm{MSPS}, \mathrm{f}_{\text {Out }}=3200 \mathrm{MHz}$ |  | 66 |  | dBc |
| $\mathrm{fDAC}=2457.6 \mathrm{MSPS}$, fout $=3600 \mathrm{MHz}$ |  | 64 |  | dBc |
| WCDMA ACLR, Single Carrier (Mix Mode Third Nyquist Zone) |  |  |  |  |
| $\mathrm{fDAC}=2457.6 \mathrm{MSPS}, \mathrm{fout}=2500 \mathrm{MHz}$ |  | 70 |  | dBc |
| $\mathrm{f}_{\text {DAC }}=2457.6 \mathrm{MSPS}, \mathrm{f}_{\text {Out }}=2800 \mathrm{MHz}$ |  | 67 |  | dBc |
| $\mathrm{f}_{\text {DAC }}=2457.6 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=3200 \mathrm{MHz}$ |  | 67 |  | dBc |
| $\mathrm{f}_{\text {DAC }}=2457.6 \mathrm{MSPS}, \mathrm{f}_{\text {Out }}=3600 \mathrm{MHz}$ |  | 64.5 |  | dBc |

## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | With <br> Respect To | Rating |
| :--- | :--- | :--- |
| VDDA | VSSA | -0.3 V to +3.6 V |
| VDD33 | VSS | -0.3 V to +3.6 V |
| VDD | VSS | -0.3 V to +1.98 V |
| VDDC | VSSC | -0.3 V to +1.98 V |
| VSSA | VSS | -0.3 V to +0.3 V |
| VSSA | VSSC | -0.3 V to +0.3 V |
| VSS | VSSC | -0.3 V to +0.3 V |
| DACCLK_P, | VSSC | -0.3 V to CVDD18 +0.18 V |
| DACCLK_N |  |  |
| DCI, DCO | VSS | -0.3 V to DVDD33 +0.3 V |
| LVDS Data Inputs | VSS | -0.3 V to DVDD33 +0.3 V |
| IOUTP, IOUTN | VSSA | -1.0 V to AVDD33 +0.3 V |
| I120, VREF, IPTAT | VSSA | -0.3 V to AVDD33 +0.3 V |
| IRQ, CS, SCLK, SDO, | VSS | -0.3 V to DVDD33 +0.3 V |
| SDIO, RESET |  |  |
| Junction Temperature |  | $150^{\circ} \mathrm{C}$ |
| Storage Temperature |  | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 5. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathbf{J A}}$ | $\boldsymbol{\theta}_{\mathbf{J c}}$ | Unit |
| :--- | :--- | :--- | :--- |
| 160-Ball CSP_BGA | 31.2 | 7.0 | ${ }^{\circ} \mathrm{C} / \mathrm{W}^{1}$ |



ESD (electrostatic discharge) sensitive device.
Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 2. Analog Supply Pins (Top View)

|  | $\begin{array}{llllllll}3 & 4 & 5 & 6 & 7 & 8 & 9 & 10\end{array}$ |
| :---: | :---: |
| A | ○○○○○OOOOOOOOO |
| B | ○○○○○○○○○○○○○○ |
| C | ○○○○○○○OOOOOOO |
| D | ○○○○○○○OOOOOOO |
| E | $\bigcirc \bigcirc \bigcirc \bigcirc$ |
| F | $\bigcirc \bigcirc \bigcirc \bigcirc$ |
| G | 0000000 |
| H | $\bigcirc 0 \bigcirc \bigcirc 00$ |
| J | $\bigcirc \bigcirc \otimes \otimes$ O $\quad \otimes \otimes$ |
| K | $\bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc$ |
| L | OOOOOOOOOOOOOO |
| M | ○○○○○○○○○○○○○○ |
| N | ○○○○○○○OOOOOOO |
| P | ○○○○○○○○○○○○○○ |

OVDD, 1.8V, DIGITAL SUPPLY
O vs digital supply ground
©VDD33, 3.3V DIGITAL SUPPLY
Figure 3. Digital Supply Pins (Top View)
$\begin{array}{llllllllllllll}1 & 2 & 3 & 4 & 5 & 6 & 7 & 8 & 9 & 10 & 11 & 12 & 13 & 14\end{array}$

| A | - - - ○○○○○○○○○ |
| :---: | :---: |
| B | - - - OOOOOOOO |
| c | 000•0000000000 |
| D | 0000000000000 |
| E | 0000000 |
| F | OOOO 0000 |
| G | OOOO 0000 |
| н | 0000000 |
| J | 0000 0000 |
| k | 00000000 |
| L | OOOOOOOOOOOOOO |
| m | OOOOOOOOOOOOOO |
| N | OOOOOOOOOOOOOO |
| P | OOOOOOOOOOOOOO |

OVDDC, 1.8V, CLOCK SUPPLY O vSSc, CLOCK SUPPLY GROUND

Figure 4. Digital LVDS Clock Supply Pins (Top View)


Figure 5. Digital LVDS Input, Clock I/O (Top View)


Figure 6. Analog I/O and SPI Control Pins (Top View)
Table 6. AD9739 Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| C1, C2, D1, D2, E1, E2, E3, E4 | VDDC | 1.8V Clock Supply. |
| $\begin{aligned} & \text { A1, A2, A3, A4, A5, B1, B2, B3, B4, B5, C4, } \\ & \text { C5, D4, D5 } \end{aligned}$ | VSSC | Clock Supply Ground. |
| A10, A11, B10, B11, C10, C11, D10, D11 | VDDA | 3.3 V Analog Supply. |
| A12, A13, B12, B13, C12, C13, D12, D13, | VSSA | Analog Supply Ground. |
| A6, A9, B6, B9, C6, C9, D6, D9, F1, F2, F3, F4, E11, E12, E13, E14, F11, F12 | VSSA Shield | Analog Supply Ground Shield. Tie to VSSA at the DAC. |
| A14 | NC | No Connect |
| A7, B7, C7, D7 | IOUTN | DAC Negative Output. 10 mA to 30 mA full-scale output current. |
| A8, B8, C8, D8 | IOUTP | DAC Positive Output. 10 mA to 30 mA full-scale output current. |
| B14 | 1120 | Nominal 1.2 V Reference. Tie to analog ground via a $10 \mathrm{k} \Omega$ resistor to generate a $120 \mu \mathrm{~A}$ reference current. |
| C14 | VREF | Band Gap Voltage Reference I/O. Tie to analog ground via a 1 nF capacitor; output impedance is approximately $5 \mathrm{k} \Omega$. |
| D14 | IPTAT | Factory Test Pin. Output current, proportional to absolute temperature, is approximately $10 \mu \mathrm{~A}$ at $25^{\circ} \mathrm{C}$ with a slope of approximately $20 \mathrm{nA} /{ }^{\circ} \mathrm{C}$. |
| C3, D3 | DACCLK_N/DACCLK_P | Negative/Positive DAC Clock Input (DACCLK). |
| F13 | IRQ | IRQ. Active low open-drain interrupt request output; pull up to DVDD33 with a $10 \mathrm{k} \Omega$ resistor. |
| F14 | RESET | RESET. 1 resets the AD9739. |
| G13 | $\overline{C S}$ | See the Serial Peripheral Interface section for the pin description. |
| G14 | SDIO | See the Serial Peripheral Interface section for the pin description. |
| H13 | SCLK | See the Serial Peripheral Interface section for the pin description. |
| H14 | SDO | See the Serial Peripheral Interface section for the pin description. |
| J3, J4, J11, J12 | VDD33 | 3.3V Digital Supply. |
| G1, G2, G3, G4, G11, G12 | VDD | 1.8V Digital Supply. |
| H1, H2, H3, H4, H11, H12, K3, K4, K11, K12 | VSS | Digital Supply Ground. |
| J1, J2 | SYNC_OUT_P/SYNC_OUT_N | Positive/Negative SYNC Output (SYNC_OUT). ${ }^{1}$ |
| K1, K2 | SYNC_IN_P/SYNC_IN_N | Positive/Negative SYNC Input (SYNC_IN). ${ }^{1}$ |
| J13, J14 | DCO_P/DCO_N | Positive/Negative Data Output Clock (DCO). ${ }^{1}$ |
| K13, K14 | DCI_P/DCI_N | Positive/Negative Data Input Clock (DCI). ${ }^{1}$ |


| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| L1, M1 | DB1[0]P/DB1[0]N | Port 1 Positive/Negative Data Input Bit 0.1 |
| L2, M2 | DB1[1]P/DB1[1]N | Port 1 Positive/Negative Data Input Bit 1.1 |
| L3, M3 | DB1[2]P/DB1[2]N | Port 1 Positive/Negative Data Input Bit 2.1 |
| L4, M4 | DB1[3]P/DB1[3]N | Port 1 Positive/Negative Data Input Bit 3. ${ }^{1}$ |
| L5, M5 | DB1[4]P/DB1[4]N | Port 1 Positive/Negative Data Input Bit 4. ${ }^{1}$ |
| L6, M6 | DB1[5]P/DB1[5]N | Port 1 Positive/Negative Data Input Bit 5. ${ }^{1}$ |
| L7, M7 | DB1[6]P/DB1[6]N | Port 1 Positive/Negative Data Input Bit 6. ${ }^{1}$ |
| L8, M8 | DB1[7]P/DB1[7]N | Port 1 Positive/Negative Data Input Bit 7. ${ }^{1}$ |
| L9, M9 | DB1[8]P/DB1[8]N | Port 1 Positive/Negative Data Input Bit 8. ${ }^{1}$ |
| L10, M10 | DB1[9]P/DB1[9]N | Port 1 Positive/Negative Data Input Bit 9.1 |
| L11, M11 | DB1[10]P/DB1[10]N | Port 1 Positive/Negative Data Input Bit 10.1 |
| L12, M12 | DB1[11]P/DB1[11]N | Port 1 Positive/Negative Data Input Bit $11 .{ }^{1}$ |
| L13, M13 | DB1[12]P/DB1[12]N | Port 1 Positive/Negative Data Input Bit 12.1 |
| L14, M14 | DB1[13]P/DB1[13]N | Port 1 Positive/Negative Data Input Bit 13.1 |
| N1, P1 | DBO[0]P/DBO[0]N | Port 0 Positive/Negative Data Input Bit 0.1 |
| N2, P2 | DBO[1]P/DBO[1]N | Port 0 Positive/Negative Data Input Bit 1.1 |
| N3, P3 | DBO[2]P/DBO[2]N | Port 0 Positive/Negative Data Input Bit 2.1 |
| N4, P4 | DB0[3]P/DB0[3]N | Port 0 Positive/Negative Data Input Bit 3. ${ }^{1}$ |
| N5, P5 | DBO[4]P/DBO[4]N | Port 0 Positive/Negative Data Input Bit 4. ${ }^{1}$ |
| N6, P6 | DB0[5]P/DB0[5]N | Port 0 Positive/Negative Data Input Bit 5. ${ }^{1}$ |
| N7, P7 | DB0[6]P/DB0[6]N | Port 0 Positive/Negative Data Input Bit 6. ${ }^{1}$ |
| N8, P8 | DB0[7]P/DB0[7]N | Port 0 Positive/Negative Data Input Bit 7. ${ }^{1}$ |
| N9, P9 | DB0[8]P/DB0[8]N | Port 0 Positive/Negative Data Input Bit 8. ${ }^{1}$ |
| N10, P10 | DBO[9]P/DBO[9]N | Port 0 Positive/Negative Data Input Bit 9.1 |
| N11, P11 | DBO[10]P/DBO[10]N | Port 0 Positive/Negative Data Input Bit 10.1 |
| N12, P12 | DBO[11]P/DBO[11]N | Port 0 Positive/Negative Data Input Bit 11.1 |
| N13, P13 | DBO[12]P/DBO[12]N | Port 0 Positive/Negative Data Input Bit 12.1 |
| N14, P14 | DBO[13]P/DBO[13]N | Port 0 Positive/Negative Data Input Bit 13.1 |

[^1]
## TYPICAL PERFORMANCE CHARACTERISTICS

## STATIC LINEARITY



Figure 7. Typical INL, $20 \mathrm{~mA} @ 25^{\circ} \mathrm{C}$


Figure 8. Typical DNL, $20 \mathrm{~mA} @ 25^{\circ} \mathrm{C}$


Figure 9. Typical INL, $20 \mathrm{~mA} @-40^{\circ} \mathrm{C}$


Figure 10. Typical DNL, $20 \mathrm{~mA} @-40^{\circ} \mathrm{C}$


Figure 11. Typical INL, $20 \mathrm{~mA} @ 85^{\circ} \mathrm{C}$


Figure 12. Typical DNL, $20 \mathrm{~mA} @ 85^{\circ} \mathrm{C}$

## AD9739



Figure 13. Typical INL, $10 \mathrm{~mA} @ 25^{\circ} \mathrm{C}$


Figure 14. Typical DNL, $10 \mathrm{~mA} @ 25^{\circ} \mathrm{C}$


Figure 15. Typical INL, $30 \mathrm{~mA} @ 25^{\circ} \mathrm{C}$


Figure 16. Typical DNL, $30 \mathrm{~mA} @ 25^{\circ} \mathrm{C}$


Figure 17. Power Consumption vs. $f_{D A C} @ 25^{\circ} \mathrm{C}$

## DYNAMIC PERFORMANCE NORMAL MODE, 20 MA FULL SCALE (UNLESS OTHERWISE NOTED)



Figure 18. Single Tone Spectrum @ fout $=91 \mathrm{MHz}, f_{D A C}=2.4$ GSPS


Figure 19. Single Tone Spectrum @ $f_{\text {OUT }}=1091$ MHz, $f_{D A C}=2.4$ GSPS


Figure 20. SFDR vs. fout over $f_{D A C}$


Figure 21. SFDR vs. fout over DIGFS @ 2.0 GSPS


Figure 22. SFDR for Second Harmonic over fout WRT DIGFS @ 2.0 GSPS


Figure 23. SFDR for Third Harmonic over fout WRT DIGFS @ 2.0 GSPS

## AD9739



Figure 24. SFDR vs. fout over ANAFS @ 2.0 GSPS


Figure 25. SFDR vs. fout over Temperature @ 2.0 GSPS


Figure 26. IMD vs. fout over $f_{D A C}$


Figure 27. IMD vs. fout over DIGFS @ 2.0 GSPS


Figure 28. IMD vs. fout over ANAFS @ 2.0 GSPS


Figure 29. IMD vs. fout over Temperature @ 2.0 GSPS


Figure 30. Single-Tone NSD vs. fout over $f_{D A C}$


Figure 31. Eight-Tone NSD vs. fout over $f_{D A C}$


Figure 32. Single-Tone NSD vs. fout over Temperature @ 2.0 GSPS


Figure 33. Eight-Tone NSD vs. fout over Temperature @ 2.0 GSPS


Figure 34. Single-Carrier WCDMA ACLR vs. fout @ 2457.6 MSPS

## AD9739



Figure 35. Typical Single-Carrier WCDMA ACLR Performance @ 350 MHz $f_{D A C}=2457.6 \mathrm{MSPS}$


Figure 36. Typical Four-Carrier WCDMA ACLR Performance @ 350 MHz , $f_{D A C}=2457.6 \mathrm{MSPS}$

## DYNAMIC PERFORMANCE MIX MODE, 20 mA FULL SCALE



Figure 37. Single-Tone Spectrum in Mix Mode @ fout $=2.31$ GHz, $f_{D A C}=2.4 \mathrm{GSPS}$


Figure 38. Single-Tone Spectrum in Mix Mode @ fout $=1.31$ GHz, $f_{D A C}=2.4$ GSPS


Figure 39. SFDR in Mix Mode vs. fout @ 2.4 GSPS


Figure 40. IMD in Mix Mode vs. fout @ 2.4 GSPS


Figure 41. Single-Carrier WCDMA ACLR vs. fout @ 2457.6 MSPS


Figure 42. Typical Single-Carrier WCDMA ACLR Performance @ 2.1 GHz, $f_{D A C}=2457.6$ MSPS (Second Nyquist Zone)


RMS RESULTS FREQ CARRIER POWER $-24.4 \mathrm{dBm} /$

|  |  | LOW | UPPER |
| :---: | :---: | :---: | :---: |
|  | (MHz) | (dBc) (dBm) |  |
|  | 3.84 | 64.90-89.30 | -63.82-88.22 |
| 10 | 3.84 | -66.27-90.67 | -65.70-90.10 |
| 15 | 3.84 | -68.44 -92.84 | -66.55 -90.95 |
| 20 | 3.84 | -70.20 -94.60 | -68.95 -93.35 |
| 25 | 3.84 | -70.85-95.25 | -70.45-94 |

Figure 43. Typical Single-Carrier WCDMA ACLR Performance @ 2.8 GHz, $f_{D A C}=2457.6$ MSPS (Third Nyquist Zone)


Figure 44. Typical Four-Carrier WCDMA ACLR Performance @ 2.1 GHz, $f_{\text {DAC }}=2457.6$ MSPS (Second Nyquist Zone)


Figure 45. Typical Four-Carrier WCDMA ACLR Performance @ 2.8 GHz $f_{D A C}=2457.6$ MSPS (Third Nyquist Zone)

## DOCSIS PERFORMANCE



Figure 46. Single-Carrier DOCSIS ACLR Spectral Plot @ 91 MHz (DOCSIS SPEC (Red Line) Is 73 dBc ; Harmonic Exception Is 63 dBc )


Figure 47. Single-Carrier DOCSIS Close-in ACLR Plot @ 91 MHz
(Two Closest Channels)


Figure 48. Single-Carrier DOCSIS Close-in ACLR Plot @ 91 MHz


Figure 49. Single-Carrier DOCSIS ACLR Spectral Plot @ 325 MHz (DOCSIS SPEC (Red Line) Is 73 dBc ; Harmonic Exception Is 63 dBc)


Figure 50. Single-Carrier DOCSIS Close-in ACLR Plot @ 325 MHz
(Two Closest Channels)


Figure 51. Single-Carrier DOCSIS Close-in ACLR Plot @ 325 MHz

## AD9739



Figure 52. Single-Carrier DOCSIS ACLR Spectral Plot @ 825 MHz (DOCSIS SPEC (Red Line) Is 73 dBc ; Harmonic Exception Is 63 dBc)


Figure 53. Single-Carrier DOCSIS Close-in ACLR Plot @ 825 MHz (Two Closest Channels)


Figure 54. Single-Carrier DOCSIS Close-in ACLR Plot @ 825 MHz


Figure 55. Four-Carrier DOCSIS ACLR Spectral Plot @ 91 MHz (DOCSIS SPEC (Red Line) Is 67 dBc; Harmonic Exception Is 61 dBc)


Figure 56. Four-Carrier DOCSIS Close-in ACLR Plot @ 91 MHz
(Two Closest Channels)


Figure 57. Single-Carrier DOCSIS Close-in ACLR Plot @ 91 MHz


Figure 58. Four-Carrier DOCSIS ACLR Spectral Plot @ 325 MHz (DOCSIS SPEC (Red Line) Is 67 dBc ; Harmonic Exception Is 6 1dBc)


Figure 59. Four-Carrier DOCSIS Close-in ACLR Plot @ 325 MHz (Two Closest Channels)


Figure 60. Single-Carrier DOCSIS Close-in ACLR Plot @ 325 MHz


Figure 61. Four-Carrier DOCSIS ACLR Spectral Plot @ 825 MHz (DOCSIS SPEC (Red Line) Is 67 dBc ; Harmonic Exception Is 61 dBc )


Figure 62. Four-Carrier DOCSIS Close-in ACLR Plot @ 825 MHz (Two Closest Channels)


Figure 63. Single-Carrier DOCSIS Close-in ACLR Plot @ 825 MHz


Figure 64. Eight-Carrier DOCSIS ACLR Spectral Plot @ 100 MHz (DOCSIS SPEC (Red Line) Is 63 dBc ; Harmonic Exception Is 54 dBc )


Figure 65. Eight-Carrier DOCSIS ACLR Spectral Plot @ 400 MHz (DOCSIS SPEC (Red Line) Is 63 dBc; Harmonic Exception Is 54 dBc )


Figure 66. Eight-Carrier DOCSIS ACLR Spectral Plot @ 900 MHz (DOCSIS SPEC (Red Line) Is 63 dBc ; Harmonic Exception Is 54 dBc )


Figure 67. 16-Carrier DOCSIS ACLR Spectral Plot @ 400 MHz (DOCSIS SPEC (Red Line) Is 60 dBc ; Harmonic Exception Is 48 dBc )


Figure 68. 16-Carrier DOCSIS ACLR Spectral Plot @ 900 MHz (DOCSIS SPEC (Red Line) Is 60 dBc ; Harmonic Exception Is 48 dBc )


Figure 69. 32-Carrier DOCSIS ACLR Spectral Plot @ 400 MHz (DOCSIS SPEC (Red Line) Is 57 dBc; Harmonic Exception Is 42 dBc )


Figure 70. 32-Carrier DOCSIS ACLR Spectral Plot @ 900 MHz (DOCSIS SPEC (Red Line) Is 57 dBc; Harmonic Exception Is 42 dBc)


Figure 71. 72-Carrier DOCSIS ACLR Spectral Plot @ 600 MHz (DOCSIS SPEC (Red Line) Is 54 dBc ; Harmonic Exception Is 35 dBc )


Figure 72. 72-Carrier DOCSIS ACLR Spectral Plot @ 700 MHz (DOCSIS SPEC (Red Line) Is 54 dBc; Harmonic Exception Is 35 dBc )

## TERMINOLOGY

## Linearity Error (Integral Nonlinearity or INL)

The maximum deviation of the actual analog output from the ideal output, determined by a straight line drawn from zero to full scale.

## Differential Nonlinearity (DNL)

The measure of the variation in analog value, normalized to full scale, associated with a 1 LSB change in digital input code.

## Monotonicity

A DAC is monotonic if the output either increases or remains constant as the digital input increases.

## Offset Error

The deviation of the output current from the ideal of zero is called the offset error. For IOUTP, 0 mA output is expected when the inputs are all 0 s . For IOUTN, 0 mA output is expected when all inputs are set to 1 .

## Gain Error

The difference between the actual and ideal output span. The actual span is determined by the output when all inputs are set to 1 minus the output when all inputs are set to 0 .

## Output Compliance Range

The range of allowable voltage at the output of a current output DAC. Operation beyond the maximum compliance limits may cause either output stage saturation or breakdown, resulting in nonlinear performance.

## Temperature Drift

Specified as the maximum change from the ambient $\left(25^{\circ} \mathrm{C}\right)$ value to the value at either $\mathrm{T}_{\text {MIN }}$ or $\mathrm{T}_{\text {MAX }}$. For offset and gain drift, the drift is reported in ppm of full-scale range (FSR) per ${ }^{\circ} \mathrm{C}$. For reference drift, the drift is reported in ppm per ${ }^{\circ} \mathrm{C}$.

## Power Supply Rejection

The maximum change in the full-scale output as the supplies are varied from nominal to minimum and maximum specified voltages.

## Spurious-Free Dynamic Range

The difference, in decibels (dB), between the rms amplitude of the output signal and the peak spurious signal over the specified bandwidth.

## Total Harmonic Distortion (THD)

The ratio of the rms sum of the first six harmonic components to the rms value of the measured input signal. It is expressed as a percentage or in decibels (dB).

## Noise Spectral Density (NSD)

NSD is the converter noise power per unit of bandwidth. This is usually specified in $\mathrm{dBm} / \mathrm{Hz}$ in the presence of a 0 dBm fullscale signal.

## Adjacent Channel Leakage Ratio (ACLR)

The adjacent channel leakage (power) ratio is a ratio, in dBc , between the measured power within a channel relative to its adjacent channels.

## Modulation Error Ratio (MER)

Modulated signals create a discrete set of output values referred to as a constellation. Each symbol creates an output signal corresponding to one point on the constellation. MER is a measure of the discrepancy between the average output symbol magnitude and the rms error magnitude of the individual symbol.

## Intermodulation Distortion (IMD)

IMD is the result of two or more signals at different frequencies mixing together. Many products are created according to the formula $\mathrm{aF} 1 \pm \mathrm{bF} 2$, where a and b are integer values.

## THEORY OF OPERATION

The AD9739 is a 14-bit DAC that operates at an update rate of up to 2.5 GSPS. Due to internal timing requirements, the minimum allowable sample rate is 800 MSPS. Input data is sampled through two 14-bit LVDS ports that are internally multiplexed. Each port has its own data inputs, but both ports share a common DCI input. The LVDS inputs meet the IEEE1596 reduced swing specification with the exception of input hysteresis, which is not guaranteed over all process corners. Each DCI input runs at one-quarter the input data rate in a double data rate (DDR) format. Each edge of DCI is used to transfer data into the AD9739.

The DACCLK_N/DACCLK_P inputs directly drive the DAC core to minimize clock jitter. The DACCLK signal is divided by 4 then output as the DCO for each port. The DCO signal can be used to clock the data source. The DAC expects DDR LVDS data (DB0[13:0], DB1[13:0]), with each channel aligned with the single DDR data input clock (DCI).
Control of the AD9739 functions is via a serial peripheral interface (SPI).

## SERIAL PERIPHERAL INTERFACE

The AD9739 serial port is a flexible, synchronous serial communications port, allowing easy interface to many industry-standard microcontrollers and microprocessors. The serial I/O is compatible with most synchronous transfer formats, including the Motorola ${ }^{\circ}$ SPI and the Intel ${ }^{\circ}$ SSR protocols. The interface allows read/write access to all registers that configure the AD9739. Most significant bit first (MSB-first) or least significant bit first (LSB-first) transfer formats are supported. The AD9739 serial interface port can be configured as a single pin I/O (SDIO) or two unidirectional pins for input/output (SDIO/SDO).


Figure 73. AD9739 SPI Port

## GENERAL OPERATION OF THE SERIAL INTERFACE

There are two phases to a communication cycle with the AD9739. Phase 1 is the instruction cycle, which is the writing of an instruction byte into the AD9739 coincident with the first eight SCLK rising edges. The instruction byte provides the AD9739 serial port controller with information about the data transfer cycle, which is Phase 2 of the communication cycle. The Phase 1 instruction byte defines whether the upcoming data transfer is read or write and the starting register address for the first byte of the data transfer. The first eight SCLK rising edges of each communication cycle are used to write the instruction byte into the AD9739.

The remaining SCLK edges are for Phase 2 of the communication cycle. Phase 2 is the actual data transfer between the AD9739 and the system controller. Phase 2 of the communication cycle is a transfer of one byte only. Single-byte data transfers are useful to reduce CPU overhead when register access requires one byte only. Registers change immediately upon writing to the last bit of each transfer byte. $\overline{\mathrm{CS}}$ (chip select) can be raised after each sequence of eight bits (except the last byte) to stall the bus. The serial transfer resumes when $\overline{\mathrm{CS}}$ is lowered. Stalling on nonbyte boundaries resets the SPI.

## INSTRUCTION MODE (8-BIT INSTRUCTION)

The instruction byte is shown in the following table.

MSB LSB

| I7 | I6 | I5 | I4 | I3 | I2 | I1 | I0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| R/W | A6 | A5 | A4 | A3 | A2 | A1 | A0 |

R/W, Bit 7 of the instruction byte, determines whether a read or a write data transfer occurs after the instruction byte write. Logic 1 indicates a read operation. Logic 0 indicates a write operation, the data transfer cycle. A6 to A0 (Bit 6 through Bit 0 of the instruction byte) determine which register is accessed during the data transfer portion of the communications cycle.

## SERIAL INTERFACE PORT PIN DESCRIPTIONS

## SCLK—Serial Clock

The serial clock pin is used to synchronize data to and from the AD9739 and to run the internal state machines. The maximum frequency of SCLK is 20 MHz . All data input to the AD9739 is registered on the rising edge of SCLK. All data is driven out of the AD9739 on the rising edge of SCLK.

## $\overline{\text { CS—Chip Select }}$

Active low input starts and gates a communication cycle. It allows more than one device to be used on the same serial communications lines. The SDO and SDIO pins go to a high impedance state when this input is high. Chip select should stay low during the entire communication cycle.

## SDIO—Serial Data I/O

Data is always written into the AD9739 on this pin. However, this pin can be used as a bidirectional data line. The configuration of this pin is controlled by SDIO_DIR at Register 0x00, Bit 7. The default is Logic 0 , which configures the SDIO pin as unidirectional.

## SDO—Serial Data Out

Data is read from this pin for protocols that use separate lines for transmitting and receiving data. In the case where the AD9739 operates in a single bidirectional I/O mode, this pin does not output data and is set to a high impedance state.

## MSB/LSB TRANSFERS

The AD9739 serial port can support both MSB-first and LSBfirst data formats. This functionality is controlled by LSB/MSB at Register 0x00, Bit 6. The default is MSB first ( $\mathrm{LSB} / \mathrm{MSB}=0$ ). When LSB/MSB $=0$ (MSB first), the instruction and data bytes must be written from the most significant bit to the least significant bit.
When LSB/MSB $=1$ (LSB first), the instruction and data bytes must be written from the least significant bit to the most significant bit.

## SERIAL PORT CONFIGURATION

The AD9739 serial port configuration is controlled by Register $0 x 00$, Bits[7:5]. Note that the configuration changes immediately upon writing to the last bit of the register. When setting the software reset (Register 0x00, Bit 5), all registers are set to their default values except Register 0x00, which remains unchanged.
In the event of unexpected programming sequences, the AD9739 SPI can become inaccessible. For example, if user code inadvertently changes the LSB/MSB bit, the following bits experience unexpected results. The SPI can be returned to a known state by writing an incomplete byte ( 1 to 7 bits) of all 0 s followed by three bytes of $0 x 00$. This returns to the MSB-first instructions (Register $0 \times 00=0 \times 00$ ) so that the device can be reinitialized.


Figure 75. Serial Register Interface Timing, MSB-First Read


Figure 77. Serial Register Interface Timing, LSB-First Read

$\overline{\mathrm{CS}}$


Figure 79. Timing Diagram for an SPI Register Read
After the last instruction bit is written to the SDIO pin, the driving signal must be set to a high impedance in time for the bus to turn around. The serial output data from the AD9739 is enabled by the falling edge of SCLK. This causes the first output data bit to be shorter than the remaining data bits, as shown in Figure 79. To assure proper reading of data, read the SDIO or SDO pin prior to changing the SCLK from low to high. Due to the more complex multibyte protocol, multiple AD9739 devices cannot be daisy-chained on the SPI bus. Multiple DACs should be controlled by independent $\overline{\mathrm{CS}}$ signals.

## SPI REGISTER MAP

Table 7.

| Name | Address | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Default |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Mode | 0x00 | SDIO_DIR | LSB/MSB | Reset | N/A | N/A | N/A | N/A | N/A | 0x00 |
| PowerDown | 0x01 | N/A | N/A | $\begin{aligned} & \hline \text { LVDS_DCO } \\ & \text { _PD } \end{aligned}$ | $\begin{aligned} & \hline \text { LVDS_RCVR } \\ & \text { _PD } \end{aligned}$ | N/A | N/A | $\begin{aligned} & \hline \text { CLK_REC_ } \\ & \text { PD } \end{aligned}$ | $\begin{aligned} & \hline \text { DAC_BIAS } \\ & \text { _PD } \end{aligned}$ | 0x00 |
| $\begin{aligned} & \hline \text { CNT_CLK_ } \\ & \text { Dis } \end{aligned}$ | 0x02 | N/A | N/A | N/A | N/A | $\begin{aligned} & \hline \text { CLKGEN } \\ & \text { _PD } \end{aligned}$ | N/A | $\begin{aligned} & \text { REC_CNT_ } \\ & \text { CLK_ } \end{aligned}$ | $\begin{aligned} & \hline \mathrm{MU}_{\text {Cl_ }} \\ & \text { CLKT_ } \end{aligned}$ | 0x03 |
| IRQ_En | 0x03 | N/A | N/A | $\begin{aligned} & \text { SYNC_LST } \\ & \text { _EN } \end{aligned}$ | $\begin{aligned} & \text { SYNC_LCK } \\ & \text { _EN } \end{aligned}$ | MULST_EN | MULCK_EN | $\begin{aligned} & \text { RCV_- } \\ & \text { LST_EN } \end{aligned}$ | $\begin{aligned} & \text { RCV_- } \\ & \text { LCK_EN } \end{aligned}$ | 0x00 |
| IRQ_Req | 0x04 | N/A | N/A | $\begin{aligned} & \hline \text { SYNC_LST } \\ & \text { _IRQ } \end{aligned}$ | $\begin{aligned} & \hline \text { SYNC_LCK } \\ & \text { _IRQ } \end{aligned}$ | $\begin{aligned} & \hline \text { MULST } \\ & \text { _IRQ } \end{aligned}$ | $\begin{aligned} & \hline \text { MULCK } \\ & \text { _IRQ } \end{aligned}$ | $\begin{aligned} & \hline \text { RCVLST } \\ & \text { IRQ } \end{aligned}$ | RCVLCK _IRQ | 0x00 |
| RSVD | 0x05 | N/A | N/A | N/A | N/A | N/A | N/A | N/A | N/A | N/A |
| FSC_1 | 0x06 | FSC[7] | FSC[6] | FSC[5] | FSC[4] | FSC[3] | FSC[2] | FSC[1] | FSC[0] | 0x00 |
| FSC_2 | 0x07 | Sleep | N/A | N/A | N/A | N/A | N/A | FSC[9] | FSC[8] | 0x02 |
| Dec_CNT | 0x08 | N/A | N/A | N/A | N/A | N/A | N/A | $\begin{aligned} & \hline \text { DAC_DEC } \\ & \text { [1] } \end{aligned}$ | $\begin{aligned} & \hline \text { DAC_DEC } \\ & \text { [0] } \\ & \hline \end{aligned}$ | 0x00 |
| RSVD | 0x09 | N/A | N/A | N/A | N/A | N/A | N/A | N/A | N/A | N/A |
| LVDS_CNT | 0x0A | N/A | N/A | N/A | N/A | HNDOFF CHK_RST | N/A | $\begin{aligned} & \text { LVDS } \\ & \text { Bias[1] } \end{aligned}$ | $\begin{aligned} & \text { LVDS } \\ & \text { Bias[0] } \end{aligned}$ | 0x00 |
| DIG_STAT | 0x0B | $\begin{aligned} & \hline \text { HNDOFF_ } \\ & \text { Fall[3] } \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \text { HNDOFF_ } \\ & \text { Fall[2] } \\ & \hline \end{aligned}$ | HNDOFF_ <br> Fall[1] | $\begin{aligned} & \hline \text { HNDOFF_ } \\ & \text { Falll[0] } \end{aligned}$ | HNDOFF_ Rise[3] | HNDOFF_ Rise[2] | HNDOFF_ <br> Rise[1] | HNDOFF_ <br> Rise[0] | RNDM |
| $\begin{aligned} & \hline \text { LVDS } \\ & \text { STAT1 } \end{aligned}$ | 0x0C | SUP/HLD Edge1 | N/A | DCI_PHS3 | DCI_PHS1 | $\begin{aligned} & \hline \text { DCI_PRE } \\ & \text { _PH2 } \end{aligned}$ | $\begin{aligned} & \hline \text { DCI_PRE } \\ & \text { _PHO } \end{aligned}$ | $\begin{aligned} & \hline \text { DCI_PST } \\ & \text { _PH2 } \end{aligned}$ | $\begin{aligned} & \hline \text { DCI_PST } \\ & \text { _PHO } \end{aligned}$ | RNDM |
| $\begin{aligned} & \hline \text { LVDS } \\ & \text { STAT2 } \end{aligned}$ | 0x0D | SUP/HLD SYNC | $\begin{aligned} & \hline \text { SUP/HLD_ } \\ & \text { Edge0 } \end{aligned}$ | SYNC SAMP1 | SYNC SAMPO | LVDS1_HI | LVDS1_LO | LVDSO_HI | LVDSO_LO | RNDM/0 |
| RSVD | OxOE | N/A | N/A | N/A | N/A | N/A | N/A | N/A | N/A | N/A |
| RSVD | 0xOF | N/A | N/A | N/A | N/A | N/A | N/A | N/A | N/A | N/A |
| $\begin{aligned} & \text { LVDS_- } \\ & \text { REC_CNT1 } \end{aligned}$ | 0x10 | SYNC FLG_RST | $\begin{aligned} & \text { SYNC_- } \\ & \text { LOOP_ON } \end{aligned}$ | $\begin{aligned} & \text { SYNC } \\ & \text { MST/SLV } \end{aligned}$ | $\begin{aligned} & \hline \text { SYNC_- } \\ & \text { CNT_ENA } \end{aligned}$ | N/A | $\begin{aligned} & \text { RCVR_FLG } \\ & \text { _RST } \end{aligned}$ | $\begin{aligned} & \text { RCVR_- } \\ & \text { LOOP_ON } \end{aligned}$ | RCVR CNT_ENA | 0x42 |
| $\begin{aligned} & \text { LVDS_ } \\ & \text { REC_CNT2 } \end{aligned}$ | 0x11 | $\begin{aligned} & \text { SMP_DEL } \\ & {[1]} \end{aligned}$ | $\begin{aligned} & \text { SMP_DEL } \\ & \text { [0] } \end{aligned}$ | $\begin{aligned} & \text { FINE_DEL_ } \\ & \text { MID[3] } \end{aligned}$ | FINE_DEL MID[2] | FINE_DEL MID[1] | $\begin{aligned} & \text { FINE_DEL_ } \\ & \text { MID[0] } \end{aligned}$ | $\begin{aligned} & \hline \text { RCVR }_{-} \\ & \text {GAIN[1] } \end{aligned}$ | RCVR GAIN[0] | 0xDD |
| $\begin{aligned} & \text { LVDS_ } \\ & \text { REC_CNT3 } \end{aligned}$ | 0x12 | $\begin{aligned} & \text { SMP_DEL } \\ & \text { [9] } \end{aligned}$ | $\begin{aligned} & \text { SMP_DEL } \\ & \text { [8] } \end{aligned}$ | $\begin{aligned} & \text { SMP_DEL } \\ & {[7]} \end{aligned}$ | $\begin{aligned} & \text { SMP_DEL } \\ & \text { [6] } \end{aligned}$ | $\begin{aligned} & \text { SMP_DEL } \\ & \text { [5] } \end{aligned}$ | $\begin{aligned} & \text { SMP_DEL } \\ & \text { [4] } \end{aligned}$ | $\begin{aligned} & \text { SMP_DEL } \\ & {[3]} \end{aligned}$ | $\begin{aligned} & \text { SMP_DEL } \\ & \text { [2] } \end{aligned}$ | 0×29 |
| $\begin{aligned} & \hline \text { LVDS_- } \\ & \text { REC_CNT4 } \end{aligned}$ | 0x13 | DCI_DEL[3] | DCI_DEL[2] | DCI_DEL[1] | DCI_DEL[0] | FINE_DEL_ SKW[3] | FINE_DEL_ SKW[2] | FINE_DEL_ SKW[1] | FINE_DEL SKW[0] | 0x71 |
| LVDS <br> REC_CNT5 | 0x14 | CLKDIVPH <br> [1] | CLKDIVPH <br> [0] | DCI_DEL[9] | DCI_DEL[8] | DCI_DEL[7] | DCI_DEL[6] | DCI_DEL[5] | DCI_DEL[4] | 0x0A |
| $\begin{aligned} & \text { LVDS_ } \\ & \text { REC_CNT6 } \end{aligned}$ | 0x15 | SYNC GAIN[1] | SYNC GAIN[0] | $\begin{aligned} & \text { SYNCOUT_ } \\ & \text { PH[1] } \end{aligned}$ | $\begin{aligned} & \text { SYNCOUT_ } \\ & \text { PH[0] } \end{aligned}$ | LCKTHR[3] | LCKTHR[2] | LCKTHR[1] | LCKTHR[0] | 0x42 |
| $\begin{aligned} & \text { LVDS_ } \\ & \text { REC_CNT7 } \end{aligned}$ | 0x16 | N/A | $\begin{aligned} & \text { SYNCO_ } \\ & \text { DEL[6] } \end{aligned}$ | $\begin{aligned} & \text { SYNCO_ } \\ & \text { DEL[5] } \end{aligned}$ | $\begin{aligned} & \text { SYNCO_ } \\ & \text { DEL[4] } \end{aligned}$ | SYNCO DEL[3] | $\begin{aligned} & \hline \text { SYNCO_ } \\ & \text { DEL[2] } \end{aligned}$ | $\begin{aligned} & \text { SYNCO_ } \\ & \text { DEL[1] } \end{aligned}$ | SYNCO DEL[0] | 0x00 |
| $\begin{aligned} & \text { LVDS_ } \\ & \text { REC_CNT8 } \end{aligned}$ | 0x17 | SYNCSH DEL[0] | N/A | N/A | N/A | N/A | N/A | N/A | N/A | 0x00 |
| LVDS <br> REC_CNT9 | 0x18 | SYNCSH DEL[8] | $\begin{aligned} & \hline \text { SYNCSH_ } \\ & \text { DEL[7] } \end{aligned}$ | SYNCSH_ DEL[6] | SYNCSH DEL[5] | SYNCSH DEL[4] | SYNCSH_ DEL[3] | $\begin{aligned} & \hline \text { SYNCSH_ } \\ & \text { DEL[2] } \end{aligned}$ | SYNCSH DEL[1] | 0x00 |
| LVDS REC_STAT1 | 0x19 | $\begin{aligned} & \hline \text { SMP_DEL } \\ & {[1]} \end{aligned}$ | $\begin{aligned} & \text { SMP_DEL } \\ & {[0]} \end{aligned}$ | N/A | N/A | $\begin{aligned} & \hline \text { SMP_FINE_ } \\ & \text { DEL[3] } \end{aligned}$ | $\begin{aligned} & \hline \text { SMP_FINE } \\ & \text { _DEL[2] } \end{aligned}$ | $\begin{aligned} & \hline \text { SMP_FINE_ } \\ & \text { DEL[1] } \end{aligned}$ | SMP_FINE_ DEL[0] | 0xC7 |
| LVDS REC_STAT2 | 0x1A | $\begin{aligned} & \text { SMP_DEL } \\ & \text { [9] } \end{aligned}$ | $\begin{aligned} & \text { SMP_DEL } \\ & \text { [8] } \end{aligned}$ | $\begin{aligned} & \text { SMP_DEL } \\ & {[7]} \end{aligned}$ | $\begin{aligned} & \hline \text { SMP_DEL } \\ & \text { [6] } \end{aligned}$ | $\begin{aligned} & \hline \text { SMP_DEL } \\ & \text { [5] } \end{aligned}$ | $\begin{aligned} & \text { SMP_DEL } \\ & {[4]} \end{aligned}$ | $\begin{aligned} & \text { SMP_DEL } \\ & \text { [3] } \end{aligned}$ | $\begin{aligned} & \text { SMP_DEL } \\ & \text { [2] } \end{aligned}$ | 0×29 |
| LVDS REC_STAT3 | 0x1B | DCI_DEL[1] | DCI_DEL[0] | N/A | N/A | SYNCOUT PH[1] | $\begin{aligned} & \hline \text { SYNCOUT } \\ & \text { PH[0] } \end{aligned}$ | $\begin{aligned} & \hline \text { CLKDIV } \\ & \text { PH[1] } \end{aligned}$ | $\begin{aligned} & \hline \text { CLKDIV } \\ & \text { PH[0] } \end{aligned}$ | 0xC0 |
| LVDS <br> REC_STAT4 | 0x1C | DCI_DEL[9] | DCI_DEL[8] | DCI_DEL[7] | DCI_DEL[6] | DCI_DEL[5] | DCI_DEL[4] | DCI_DEL[3] | DCI_DEL[2] | 0×29 |
| LVDS REC_STAT5 | 0x1D | $\begin{aligned} & \text { FINE_DEL__ } \\ & \text { PST[3] } \end{aligned}$ | $\begin{aligned} & \hline \text { FINE_DEL_ } \\ & \text { PST[2] } \end{aligned}$ | $\begin{aligned} & \hline \text { FINE_DEL_ } \\ & \text { PST[1] } \end{aligned}$ | $\begin{aligned} & \text { FINE_DEL_ } \\ & \text { PST[0] } \end{aligned}$ | FINE_DEL PRE[3] | $\begin{aligned} & \hline \text { FINE_DEL_ } \\ & \text { PRE[2] } \end{aligned}$ | FINE_DEL_ PRE[1] | FINE_DEL PRE[0] | 0x86 |
| LVDS <br> REC_STAT6 | 0x1E | N/A | SYNCO_ DEL[6] | $\begin{aligned} & \hline \text { SYNCO_ } \\ & \text { DEL[5] } \end{aligned}$ | SYNCO_ DEL[4] | $\begin{aligned} & \hline \text { SYNCO_ } \\ & \text { DEL[3] } \end{aligned}$ | $\begin{aligned} & \hline \text { SYNCO_ } \\ & \text { DEL[2] } \end{aligned}$ | SYNCO_ DEL[1] | SYNCO_ DEL[0] | 0x00 |

## AD9739

| Name | Address | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Default |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LVDS_ REC_STAT7 | 0x1F | $\begin{aligned} & \text { SYNCSH_ } \\ & \text { DEL[0] } \end{aligned}$ | N/A | N/A | N/A | N/A | N/A | N/A | N/A | 0x00 |
| LVDS_ REC_STAT8 | $0 \times 20$ | $\begin{aligned} & \text { SYNCSH_ } \\ & \text { DEL[8] } \end{aligned}$ | $\begin{aligned} & \text { SYNCSH_ } \\ & \text { DEL[7] } \end{aligned}$ | $\begin{aligned} & \text { SYNCSH_ } \\ & \text { DEL[6] } \end{aligned}$ | $\begin{aligned} & \text { SYNCSH_ } \\ & \text { DEL[5] } \end{aligned}$ | $\begin{aligned} & \text { SYNCSH_ } \\ & \text { DEL[4] } \end{aligned}$ | $\begin{aligned} & \text { SYNCSH_ } \\ & \text { DEL[3] } \end{aligned}$ | $\begin{aligned} & \text { SYNCSH_ } \\ & \text { DEL[2] } \end{aligned}$ | $\begin{aligned} & \text { SYNCSH_ } \\ & \text { DEL[1] } \end{aligned}$ | 0x00 |
| LVDS_ REC_STAT9 | $0 \times 21$ | $\begin{aligned} & \text { SYNC_TRK } \\ & \text { _ON } \end{aligned}$ | $\begin{aligned} & \text { SYNC_INIT } \\ & \text { _ON } \end{aligned}$ | $\begin{aligned} & \text { SYNC_LST } \\ & \text { _LCK } \end{aligned}$ | SYNC_LCK | $\begin{aligned} & \text { RCVR_TRK } \\ & \text { _ON } \end{aligned}$ | $\begin{aligned} & \text { RCVR_FE_ } \\ & \text { ON } \end{aligned}$ | $\begin{aligned} & \text { RCVR_LST_ } \\ & \text { LCK } \end{aligned}$ | RCVR_LCK | $0 \times 00$ |
| CROSS_ <br> CNT1 | $0 \times 22$ | N/A | N/A | N/A | DIR_P | $\begin{aligned} & \text { CLKP_- } \\ & \text { OFFSET[3] } \end{aligned}$ | $\begin{aligned} & \text { CLKP_-_ }_{\text {OFFSET[2] }} \end{aligned}$ | $\begin{aligned} & \text { CLKP_ }_{\text {OFFST[1] }} \end{aligned}$ | $\begin{aligned} & \text { CLKP_- }_{\text {OFFSET[0] }} \end{aligned}$ | 0x00 |
| CROSS_ <br> CNT2 | $0 \times 23$ | N/A | N/A | N/A | DIR_N | CLKN_ OFFSET[3] | $\begin{aligned} & \text { CLKN_- } \\ & \text { OFFSET[2] } \end{aligned}$ | CLKN_ OFFSET[1] | $\begin{aligned} & \mathrm{CLKN}_{-} \\ & \text {OFFSET[0] } \end{aligned}$ | 0x00 |
| PHS_DET | $0 \times 24$ | N/A | N/A | $\begin{aligned} & \text { PHS_DET } \\ & \text { AUTO_EN } \end{aligned}$ | CMP_BST | Bias[3] | Bias[2] | Bias[1] | Bias[0] | 0x00 |
| MU_DUTY | 0x25 | MU_DUTY AUTO_EN | POS/NEG | ADJ[5] | ADJ[4] | ADJ[3] | ADJ[2] | ADJ[1] | ADJ[0] | 0x00 |
| MU_CNT1 | $0 \times 26$ | N/A | Slope | Mode[1] | Mode[0] | Read | Gain[1] | Gain[0] | Enable | 0x42 |
| MU_CNT2 | $0 \times 27$ | MUDEL[0] | SrchMode <br> [1] | SrchMode [0] | SetPhs[4] | SetPhs[3] | SetPhs[2] | SetPhs[1] | SetPhs[0] | 0x40 |
| MU_CNT3 | 0x28 | MUDEL[8] | MUDEL[7] | MUDEL[6] | MUDEL[5] | MUDEL[4] | MUDEL[3] | MUDEL[2] | MUDEL[1] | 0x00 |
| MU_CNT4 | 0x29 | Search_Tol | Retry | ContRst | Guard[4] | Guard[3] | Guard[2] | Guard[1] | Guard[0] | 0x0B |
| MU_STAT1 | 0x2A | N/A | N/A | N/A | N/A | N/A | N/A | MU_LOST | MU_LKD | 0x00 |
| RSVD | $0 \times 2 \mathrm{~B}$ | N/A | N/A | N/A | N/A | N/A | N/A | N/A | N/A | N/A |
| RSVD | 0x2C | N/A | N/A | N/A | N/A | N/A | N/A | N/A | N/A | N/A |
| ANA_CNT1 | 0x32 | HDRM[7] | HDRM[6] | HDRM[5] | HDRM[4] | HDRM[3] | HDRM[2] | HDRM[1] | HDRM[0] | 0xCA |
| ANA_CNT2 | 0x33 | N/A | N/A | N/A | N/A | N/A | N/A | MSEL[1] | MSEL[0] | 0x03 |
| RSVD | 0x34 | N/A | N/A | N/A | N/A | N/A | N/A | N/A | N/A | N/A |
| PART ID | 0x35 | ID[7] | ID[6] | ID[5] | ID[4] | ID[3] | ID[2] | ID[1] | ID[0] | 0x40 |

## SPI REGISTERS

Reading these registers returns previously written values for all defined register bits, unless otherwise noted.
Table 8. Mode Register (Register 0x00)

| Register <br> Name | Address $^{\mathbf{1}}$ |  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit $\mathbf{3}$ | Bit $\mathbf{2}$ | Bit $\mathbf{1}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Mode | $0 \times 00$ | 00 | SDIO_DIR | LSB/MSB | Reset | N/A $\mathbf{0}$ |  |  |  |

${ }^{1}$ The two-digit number is the decimal representation of the address.
Table 9. Mode Register Bit Descriptions

| Bit <br> Name | Read/Write | Description |  |
| :--- | :--- | :--- | :--- |
| SDIO_DIR | Read/write | 0: input only, per SPI standard. <br> 1: bidirectional, per SPI standard. | Reset Value for <br> Write Register |
| LSB/MSB | Read/write | O: MSB first, per SPI standard. <br> 1: LSB first, per SPI standard. <br> Change the LSB/MSB order in single-byte instructions only to avoid erratic behavior due to <br> bit order errors. | 0 |
| Reset | Read/write | 0: default. Bit is in the inactive state. <br> $1:$ all programmable bits return to their default state except Register 0x00, which is <br> unaffected by the software reset. The software reset remains in effect until this bit is set to 0 <br> (inactive state). | 0 |

Table 10. Power-Down Register (Register 0x01)

| Register <br> Name | Address $^{\mathbf{1}}$ | Bit $\mathbf{7}$ | Bit $\mathbf{6}$ | Bit 5 | Bit 4 | Bit $\mathbf{3}$ | Bit $\mathbf{2}$ | Bit $\mathbf{1}$ | Bit $\mathbf{0}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Power-Down | $0 \times 01$ | 01 | N/A | N/A | LVDS_DCO_PD | LVDS_RCVR_PD | N/A | N/A | CLK_REC_PD |

${ }^{1}$ The two-digit number is the decimal representation of the address.

Table 11. Power-Down Register Bit Descriptions

| Bit Name | Read/Write | Description | Reset Value for <br> Write Register |
| :--- | :--- | :--- | :--- |
| LVDS_DCO_PD | Read/write | 0: DCO enabled. <br> 1: DCO disabled. | 0 |
| LVDS_RCVR_PD | Read/write | 0: LVDS receiver enabled. <br> $1:$ LSB receiver powered down. | 0 |
| CLK_REC_PD | Read/write | 0: internal clock receiver enabled. <br> $1:$ internal clock receiver powered down. | 0 |
| DAC_BIAS_PD | Read/write | 0: DAC bias circuitry enabled. <br> $1:$ DAC bias circuitry powered down. | 0 |

Table 12. Controller Clock Disable Register (Register 0x02)

| Register <br> Name | Address $^{\mathbf{1}}$ | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit $\mathbf{1}$ | Bit 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| CNT_CLK_Dis | $0 \times 02$ | 02 | N/A | N/A | N/A | N/A | CLKGEN_PD | N/A | REC_CNT_CLK | MU_CNT_CLK.

${ }^{1}$ The two-digit number is the decimal representation of the address.
Table 13. Controller Clock Disable Register Bit Descriptions

| Bit Name | Read/Write | Description | Reset Value for <br> Write Register |
| :--- | :--- | :--- | :--- |
| CLKGEN_PD | Read/write | 0: clocks enabled. <br> 1: clocks disabled. | 0 |
| REC_CNT_CLK | Read/write | 0: clock to LVDS receiver controller disabled. <br> 1: clock to LVDS receiver controller enabled. | 0 |
| MU_CNT_CLK | Read/write | 0: clock to mu controller disabled. <br> 1: clock to mu controller enabled. | 0 |

Table 14. IRQ Registers (Register 0x03, Register 0x04)

| Register <br> Name | Address $^{\mathbf{1}}$ | Bit 7 | Bit $\mathbf{6}$ | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit $\mathbf{1}$ | Bit 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| IRQ_En | $0 \times 03$ | 03 | N/A | N/A | SYNC_LST_EN | SYNC_LCK_EN | MULST_EN | MULCK_EN | RCV_LST_EN |
| IRQ_Req | $0 \times 04$ | 04 | N/A | N/A | SYNC_LST_IRQ | SYNC_LCK_IRQ | MULST_IRQ | MULCK_IRQ | RCVLST_IRQ |

${ }^{1}$ The two-digit number is the decimal representation of the address.
Table 15. IRQ Register Bit Descriptions

| Bit Name | Read/Write | Description |  |
| :--- | :--- | :--- | :--- |
| SYNC_LST_EN | Write | 0: reset SYNC_LST_IRQ and disable future SYNC_LST_IRQ. <br> 1: enable SYNC_LST_IRQ request. | Reset Value for <br> Write Register |
| SYNC_LCK_EN | Write | 0: reset SYNC_IRQ and disable future SYNC_LCK_IRQ. <br> 1: enable SYNC_IRQ request. | 0 |
| MULST_EN | Write | 0: reset MULST_IRQ and disable future MULST_IRQ. <br> $1:$ enable MULST_IRQ request. | 0 |
| MULCK_EN | Write | 0: reset MULCK_IRQ and disable future MULCK_IRQ. <br> $1:$ enable the MULCK_IRQ request. | 0 |
| RCV_LST_EN | Write | 0: reset the RCVLST_IRQ and disable future RCVLST_IRQ. <br> 1: enable the RCVLST_IRQ request. | 0 |
| RCV_LCK_EN | Write | 0: reset the RCV_IRQ interrupt and disable future MULCK_IRQ. <br> $1:$ enable RCV_IRQ request. | 0 |
| SYNC_LST_IRQ | Read | 0: the sync controller has not lost lock. <br> $1:$ the sync controller has lost lock and an interrupt has occurred. | 0 |
| SYNC_LCK_IRQ | Read | 0: the sync controller is unlocked. <br> $1:$ the sync controller has achieved lock and an interrupt has occurred. | 0 |
| MULST_IRQ | Read | 0: the mu controller has not lost lock. <br> $1:$ the mu controller has lost lock and an interrupt has occurred. | 0 |

## AD9739

| Bit Name | Read/Write | Description | Reset Value for <br> Write Register |
| :--- | :--- | :--- | :--- |
| MULCK_IRQ | Read | 0: the mu controller is unlocked. <br> $1:$ the mu controller has achieved lock and an interrupt has occurred. | 0 |
| RCVLST_IRQ | Read | 0: the RCV controller has not lost lock. <br> $1:$ the RCV controller has lost lock and an interrupt has occurred. | 0 |
| RCVLCK_IRQ | Read | 0: the RCV controller is unlocked. <br> $1:$ the RCV controller has achieved lock and an interrupt has occurred. | 0 |

Table 16. Full-Scale Current Registers (Register 0x06, Register 0x07)

| Register <br> Name | Address $^{\mathbf{1}}$ |  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit $\mathbf{1}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Bit 0 |  |  |  |  |  |  |  |  |  |
| FSC_1 | $0 \times 06$ | 06 | FSC[7] | FSC[6] | FSC[5] | FSC[4] | FSC[3] | FSC[2] | FSC[1] |
| FSC_2 | $0 \times 07$ | 07 | Sleep | N/A | N/A | N/A | N/A | N/A | FSC[9] |

${ }^{1}$ The two-digit number is the decimal representation of the address.
Table 17. Full Scale Output Register Bit Descriptions

| Bit Name | Read/Write | Description | Reset Value for <br> Write Register |
| :--- | :--- | :--- | :--- |
| Sleep | Read/write | 0: enable DAC output. <br> $1:$ set DAC output current to 0 mA. | 0 |
| FSC[9:0] | Read/write | 0x000: 10 mA full-scale output current. <br> 0x200: 20 mA full-scale output current. <br> 0x3FF: 30 mA full-scale output current. <br> See the Voltage Reference section for full details. | $0 \times 200$ |
|  |  |  |  |

Table 18. Decoder Control Register (Register 0x08)

| Register <br> Name | Address $^{\mathbf{1}}$ |  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit $\mathbf{1}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Dec_CNT | $0 \times 08$ | 08 | N/A | N/A | N/A | N/A | N/A | N/A | DAC_DEC[1] |

${ }^{1}$ The two-digit number is the decimal representation of the address.
Table 19. Decoder Control/Status Register Bit Descriptions

| Bit Name | Read/Write | Description | Reset Value for Write Register |
| :---: | :---: | :---: | :---: |
| DAC_DEC[1:0] | Read/write | 0x0: normal mode. $0 \times 1$ : return to zero mode. $0 \times 2$ : analog mix mode. $0 \times 3$ : flip mode. | 0x0 |

Table 20. LVDS Control/Status Registers (Register 0x0A, Register 0x0B, Register 0x0C, Register 0x0D)

| Register Name | Address ${ }^{1}$ |  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit2 | Bit 1 | Bit 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LVDS_CNT | 0x0A | 10 | N/A | N/A | N/A | N/A | HNDOFF CHK_RST | N/A | LVDS <br> Bias[1] | $\begin{aligned} & \text { LVDS } \\ & \text { Bias[0] } \end{aligned}$ |
| DIG_STAT | 0x0B | 11 | $\begin{aligned} & \hline \text { HNDOFF_ }_{\text {_ }} \\ & \text { Fall[3] } \end{aligned}$ | $\begin{aligned} & \hline \text { HNDOFF_ }_{\text {_ }} \\ & \text { Fall[2] } \end{aligned}$ | $\begin{aligned} & \hline \text { HNDOFF_ }_{-} \\ & \text {Falll[1] } \end{aligned}$ | $\begin{aligned} & \hline \text { HNDOFF_ }_{-} \\ & \text {Falll[0] } \end{aligned}$ | $\begin{aligned} & \hline \text { HNDOFF_ }_{-} \\ & \text {Rise[3] } \end{aligned}$ | $\begin{aligned} & \hline \text { HNDOFF_ }_{-} \\ & \text {Rise[2] } \end{aligned}$ | $\text { HNDOFF }_{3}$ <br> Rise[1] | $\begin{aligned} & \hline \text { HNDOFF_ }_{-} \\ & \text {Rise[0] } \end{aligned}$ |
| LVDS_STAT1 | 0x0C | 12 | $\begin{aligned} & \hline \text { SUP/HLD_ } \\ & \text { Edge1 } \\ & \hline \end{aligned}$ | N/A | DCI_PHS3 | DCI_PHS1 | $\begin{aligned} & \hline \text { DCI_PRE_ } \\ & \text { PH2 } \end{aligned}$ | $\begin{aligned} & \hline \text { DCI_PRE_ } \\ & \text { PH0 } \end{aligned}$ | $\begin{aligned} & \hline \text { DCI_PST_ } \\ & \text { PH2 } \end{aligned}$ | $\begin{aligned} & \hline \text { DCI_PST_ } \\ & \text { PH0 } \end{aligned}$ |
| LVDS_STAT2 | 0x0D | 13 | $\begin{aligned} & \text { SUP/HLD_ } \\ & \text { SYNC } \end{aligned}$ | $\begin{aligned} & \text { SUP/HLD_ } \\ & \text { Edge0 } \\ & \hline \end{aligned}$ | SYNC SAMP1 | SYNC SAMPO | LVDS1_HI | LVDS1_LO | LVDSO_HI | LVDSO_LO |

[^2]Table 21. LVDS Control/Status Register Bit Descriptions

| Bit Name | Read/Write | Description | Reset Value for Write Register |
| :---: | :---: | :---: | :---: |
| HNDOFF_CHK_RST | Read/write | 0 : default. Bit is in the inactive state. <br> 1: resets the handoff errors in Register 0x0B. | 0x00 |
| LVDS_Bias[1:0] | Read/write | 0x0: $360 \mu \mathrm{~A}$ bias current. $0 \times 1: 460 \mu \mathrm{~A}$ bias current. 0x2: $560 \mu \mathrm{~A}$ bias current $0 \times 3$ : $660 \mu \mathrm{~A}$ bias current. | 0x0 |
| HNDOFF_Fall[3:0] | Read | 0 : there are no timing violations in the falling edges between the delay lines. 1: there is a timing violation in the falling edges between the delay lines. | 0 |
| HNDOFF_Rise[3:0] | Read | 0 : there are no timing violations in the rising edges between the delay lines. 1: there is a timing violation in the rising edges between the delay lines. | 0 |
| SUP/HLD_Edge1 | Read | Sample second phase of clock divider with setup/hold delay line. | 0 |
| DCI_PHS3 | Read | 0 : divider phases aligned correctly. <br> 1: divider phases aligned incorrectly. | 0 |
| DCI_PHS1 | Read | 0 : divider phases aligned incorrectly. <br> 1: divider phases aligned correctly. | 0 |
| DCI_PRE_PH2 | Read | 0 : the DCI signal is aligned with the Phase 2 edge. 1: the DCI signal is slightly before the Phase 2 edge. | 0 |
| DCI_PRE_PH0 | Read | 0 : the DCI signal is aligned with the Phase 0 edge. <br> 1: the DCl signal is slightly before the Phase 0 edge. | 0 |
| DCI_PST_PH2 | Read | 0 : the DCI signal is aligned with the Phase 2 edge. <br> 1: the DCI signal is slightly after the Phase 2 edge. | 0 |
| DCI_PST_PH0 | Read | 0 : the DCI signal is aligned with the Phase 0 edge. <br> 1: the DCI signal is slightly after the Phase 0 edge. | 0 |
| SUP/HLD_SYNC | Read | Sample SYNC_IN with setup/hold delay line (should be between the first phase and the second phase). | 0 |
| SUP/HLD_Edge0 | Read | Sample first phase of clock divider with setup/hold delay line. | 0 |
| SYNC_SAMP1 | Read | SYNC_IN sample of clock divider Phase 1. | 0 |
| SYNC_SAMPO | Read | SYNC_IN sample of clock divider Phase 0. | 0 |
| LVDS1_HI | Read | One or more LVDS inputs on Port 1 are above the input voltage limits of the IEEE reduce link specification. | 0 |
| LVDS1_LO | Read | One or more LVDS inputs on Port 1 are below the input voltage limits of the IEEE reduce link specification. | 0 |
| LVDSO_HI | Read | One or more LVDS inputs on Port 0 are above the input voltage limits of the IEEE reduce link specification. | 0 |
| LVDSO_LO | Read | One or more LVDS inputs on Port 0 are below the input voltage limits of the IEEE reduce link specification. | 0 |

## AD9739

Table 22. LVDS Receiver Control Registers (Register 0x10, Register 0x11, Register 0x12, Register 0x13, Register 0x14, Register 0x15, Register 0x16, Register 0x17, Register 0x18)

| Register Name | Address ${ }^{1}$ |  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { LVDS_- } \\ & \text { REC_CNT1 } \end{aligned}$ | 0x10 | 16 | $\begin{aligned} & \hline \text { SYNC_ } \\ & \text { FLG_RST } \end{aligned}$ | SYNC LOOP_ON | SYNC MST/SLV | SYNC CNT_ENA | N/A | $\begin{aligned} & \hline \text { RCVR_} \\ & \text { FLG_RST } \end{aligned}$ | $\begin{aligned} & \text { RCVR_- } \\ & \text { LOOP_ON } \end{aligned}$ | RCVR CNT_ENA |
| $\begin{aligned} & \text { LVDS_ } \\ & \text { REC_CNT2 } \end{aligned}$ | 0x11 | 17 | SMP_DEL[1] | SMP_DEL [0] | $\begin{aligned} & \text { FINE_DEL_ } \\ & \text { MID[3] } \end{aligned}$ | FINE DEL MID[2] | FINE DEL MID[1] | $\begin{aligned} & \text { FINE_DEL_ } \\ & \text { MID[0] } \end{aligned}$ | RCVR_GAIN[1] | RCVR_GAIN[0] |
| $\begin{aligned} & \text { LVDS_ } \\ & \text { REC_CNT3 } \end{aligned}$ | 0x12 | 18 | SMP_DEL[9] | SMP_DEL[8] | SMP_DEL[7] | SMP_DEL[6] | SMP_DEL[5] | SMP_DEL[4] | SMP_DEL[3] | SMP_DEL[2] |
| $\begin{aligned} & \text { LVDS_- } \\ & \text { REC_CNT4 } \end{aligned}$ | 0x13 | 19 | DCI_DEL[3] | DCI_DEL[2] | DCI_DEL[1] | DCI_DEL[0] | FINE DEL SKW[3] | FINE_DEL SKW[2] | FINE_DEL SKW[1] | FINE_DEL SKW[0] |
| $\begin{aligned} & \text { LVDS_ } \\ & \text { REC_CNT5 } \end{aligned}$ | 0x14 | 20 | CLKDIVPH[1] | CLKDIVPH[0] | DCI_DEL[9] | DCI_DEL[8] | DCI_DEL[7 | DCI_DEL[6] | DCI_DEL[5] | DCI_DEL[4] |
| $\begin{aligned} & \text { LVDS_- } \\ & \text { REC_CNT6 } \end{aligned}$ | 0x15 | 21 | SYNC_GAIN | SYNC_GAIN <br> [0] | $\begin{aligned} & \text { SYNCOUT_ } \\ & \text { PH[1] } \end{aligned}$ | $\begin{aligned} & \text { SYNCOUT_ } \\ & \text { PH[0] } \end{aligned}$ | LCKTHR[3] | LCKTHR[2] | LCKTHR[1] | LCKTHR[0] |
| $\begin{aligned} & \text { LVDS_- } \\ & \text { REC_CNT7 } \end{aligned}$ | 0x16 | 22 | N/A | SYNCO <br> DEL[6] | $\begin{aligned} & \hline \text { SYNCO_ } \\ & \text { DEL[5] } \end{aligned}$ | $\begin{aligned} & \hline \text { SYNCO_ } \\ & \text { DEL[4] } \end{aligned}$ | $\begin{aligned} & \hline \text { SYNCO_ } \\ & \text { DEL[3] } \end{aligned}$ | $\begin{aligned} & \text { SYNCO_ } \\ & \text { DEL[2] } \end{aligned}$ | $\begin{aligned} & \text { SYNCO_ } \\ & \text { DEL[1] } \end{aligned}$ | $\begin{aligned} & \text { SYNCO_ } \\ & \text { DEL[0] } \end{aligned}$ |
| LVDS <br> REC_CNT8 | 0x17 | 23 | SYNCSH_ DEL[0] | N/A | N/A | N/A | N/A | N/A | N/A | N/A |
| LVDS <br> REC_CNT9 | 0x18 | 24 | SYNCSH DEL[8] | SYNCSH DEL[7] | $\begin{aligned} & \text { SYNCSH_ } \\ & \text { DEL[6] } \end{aligned}$ | $\begin{aligned} & \text { SYNCSH_ } \\ & \text { DEL[5] } \end{aligned}$ | $\begin{aligned} & \text { SYNCSH_ } \\ & \text { DEL[4] } \end{aligned}$ | $\begin{aligned} & \text { SYNCSH_ } \\ & \text { DEL[3] } \end{aligned}$ | $\begin{aligned} & \text { SYNCSH_ } \\ & \text { DEL[2] } \end{aligned}$ | SYNCSH DEL[1] |

${ }^{1}$ The two-digit number is the decimal representation of the address.
Table 23. LVDS Receiver Control Register Bit Descriptions

| Bit Name | Read/Write | Description |
| :--- | :--- | :--- |
| SYNC_FLG_RST | Write | Write high then low to reset flags set by the sync controller. |
| SYNC_LOOP_ON | Read/write | 0: sync controller will not loop or generate an IRQ when an error has occurred. <br> 1: sync controller will generate an IRQ and restart and return to track mode as previous. |
| SYNC_MST/SLV | Read/write | 0: sync controller is in slave mode. <br> 1: sync controller is in master mode. |
| SYNC_CNT_ENA | Read/write | 0: sync controller is not enabled. <br> 1: sync controller is enabled. |
| RCVR_FLG_RST | Write | Write high then low to reset flags set by the receiver controller. |
| RCVR_LOOP_ON | Read/write | 0: receiver controller will not loop or generate an IRQ when an error has occurred. <br> 1: receiver controller will generate an IRQ and restart and return to track mode as previous. |
| RCVR_CNT_ENA | Read/write | 0: receiver controller is not enabled. <br> 1: receiver controller is enabled. |
| RCVR_GAIN[1:0] | Read/write | Sets the receiver sample tracking gain (optimal value is 1). |
| SYNC_GAIN[1:0] | Read/write | Sets the sync tracking gain (optimal value is 1). |
| SMP_DEL[9:0] | Read/write | Sets the sample delay value (only valid when the data receiver controller is disabled; maximum <br> sample delay value is 332 or 0x14C). When the data receiver controller is enabled, this represents the <br> starting point for the search (optimal value is 166 or 0xA6). |
| FINE_DEL_MID[3:0] | Read/write | Sets the fine delay line mid value (optimal value is 7). |
| DCI_DEL[9:0] | Read/write | Sets the DCl delay value (only valid when the data receiver controller is disabled; maximum DCI delay <br> value is 332 or 0x14C). When the data receiver controller is enabled, this represents the starting point <br> for the search (optimal value is 166 or 0xA6). |
| FINE_DEL_SKW[3:0] | Read/write | Sets the distance between the DCl pre and post sampling. |
| LCKTHR[3:0] | Read/write | Sets the difference between the sample and DCI delays to lock (optimal value is 2). |
| CLKDIVPH[1:0] | Read/write | Sets the clock divider phase (only valid when the sync controller is disabled). |
| SYNCO_DEL[6:0] | Read/write | Sets the sync output delay value (only valid when the sync controller is disabled). |
| SYNCSH_DEL[8:0] | Read/write | Sets the sync setup and hold delay value (only valid when the sync controller is disabled). |
|  |  |  |

Table 24. LVDS Receiver Status Registers (Register 0x19, Register 0x1A, Register 0x1B, Register 0x1C, Register 0x1D, Register 0x1E, Register 0x1F, Register 0x20, Register 0x21)

| Register <br> Name | Address ${ }^{1}$ | Bit 7 | Bit 6 | Bit $\mathbf{5}$ | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

${ }^{1}$ The two-digit number is the decimal representation of the address.
Table 25. LVDS Receiver Status Register Bit Descriptions

| Bit Name | Read/Write | Description | Reset Value for <br> Write Register |
| :--- | :--- | :--- | :--- |
| SMP_DEL[9:0] | Read | Readback of the present SMP_DEL value. In tracking mode, it represents the <br> current valid SMP_DEL setting. In manual mode, it is a readback of the value <br> written to SMP_DEL[9:0] in Register 17 and Register 18. | 0 |
| SMP_FINE_DEL[3:0] | Read | Readback of the sample fine delay line value (this is the same as FINE_MID_DEL). | 0 |
| SYNCOUTPH[1:0] | Read | Readback of the present SYNC_OUT phase selection. | 0 |
| CLKDIVPH[1:0] | Read | Readback of the present CLK divider phase rotation. | 0 |
| DCI_DEL[9:0] | Read | Readback of the present DCI_DEL value. In tracking mode, it represents the <br> current valid DCI_DEL setting. In manual mode, it is a readback of the value <br> written to DCI_DEL[9:0] in Register 13 and Register 14. | 0 |
| FINE_DEL_PRE[3:0] | Read | Present fine delay setting for the pre DCI window search delay line. | 0 |
| FINE_DEL_PST[3:0] | Read | Present fine delay setting for the post DCI window search delay line. | 0 |
| SYNCO_DEL[6:0] | Read | Readback of the present SYNCO_DEL value. In tracking mode, it represents the <br> current value of the SYNCO_DEL setting. In manual mode, it is a readback of the <br> value written to SYNCO_DEL[6:0] in Register 16. | 0 |
| SYNCSH_DEL[8:0] | Read | Readback of the present SYNCSH_DEL value. In tracking mode, it represents the <br> current value of the SYNCSH_DEL setting. In manual mode, it is a readback of the <br> value written to SYNCSH_DEL[8:0] in Register 17 and Register 18. | 0 |
| SYNC_TRK_ON | Read | $0:$ with the sync controller enabled, tracking mode has not been established. <br> $1:$ with the sync controller enabled, tracking mode has been established. | 0 |
| SYNC_INIT_ON | Read | 1: indicates that the sync controller is in initialize mode. | 0 |
| SYNC_LST_LCK | Read | $0:$ sync lock has not been lost. <br> $1:$ sync lock has been lost at some point. | 0 |
| SYNC_LCK | Read | $0:$ the sync controller is not locked. <br> $1:$ the sync controller is locked. | 0 |
| RCVR_TRK_ON | Read | $0:$ with the receiver controller enabled, tracking mode has not been established. <br> $1:$ with the receiver controller enabled, tracking mode has been established. | 0 |

## AD9739

| Bit Name | Read/Write | Description | Reset Value for <br> Write Register |
| :--- | :--- | :--- | :--- |
| RCVR_FE_ON | Read | 0: indicates that the FINDEDGE state machine is not active. <br> 1: indicates that the FINDEDGE state machine is active. | 0 |
| RCVR_LST_LCK | Read | 0: lock has not been lost. <br> 1: lock has been lost at some point. | 0 |
| RCVR_LCK | Read | 0: the receiver controller is not locked. <br> 1: the receiver controller is locked. | 0 |

Table 26. Cross Controller Registers (Register 0x22, Register 0x23)

| Register Name | Address ${ }^{1}$ |  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CROSS_ CNT1 | 0x22 | 34 | N/A | N/A | N/A | DIR_P | CLKP_ OFFSET[3] | $\begin{align*} & \hline \text { CLKP_- }_{-} \\ & \text {OFFSET[2] } \tag{0} \end{align*}$ | $\overline{C L K P}$ OFFSET[1] | $\overline{C L K P}$ |
| CROSS_ CNT2 | 0x23 | 35 | N/A | N/A | N/A | DIR_N | CLKN_ OFFSET[3] | CLKN_ OFFSET[2] | CLKN_ OFFSET[1] | CLKN_ OFFSET[0] |

${ }^{1}$ The two-digit number is the decimal representation of the address.
Table 27. Cross Controller Register Bit Descriptions

| Bit Name | Read/Write | Description | Reset Value for <br> Write Register |
| :--- | :--- | :--- | :--- | :--- |
| CLKP_OFFSET[3:0] | Read/write | 0x0: programmable to vary the common-mode voltage for DACCLKP (for best ac <br> performance, the optimal setting is 15). | $0 \times 0$ |
| DIR_P | Read/Write | O: common-mode voltage on DACCLK_P decreases with the programmed value of <br> CLKP_OFFSET[3:0]. <br> 1: common-mode voltage on DACCLK_P increases with the programmed value of <br> CLKP_OFFSET[3:0] (for the best ac, the optimal setting is 0). | 0 |
| CLKN_OFFSET[3:0] | Read/write | 0x0: programmable to vary the common-mode voltage for DACCLKN (for best ac <br> performance, the optimal setting is 15). | $0 \times 0$ |
| DIR_N | Read/Write | O: common-mode voltage on DACCLK_N decreases with the programmed value <br> of CLKN_OFFSET[3:0]. <br> 1: common-mode voltage on DACCLK_N increases with the programmed value of <br> CLKN_OFFSET[3:0] (for the best ac, the optimal setting is 0 ). | 0 |

Table 28. MU Controller Registers (Register 0x24, Register 0x25, Register 0x26, Register 0x27, Register 0x28, Register 0x29, Register 0x2A)

| Register <br> Name | Address $^{\mathbf{1}}$ | Bit $\mathbf{7}$ | Bit $\mathbf{6}$ | Bit $\mathbf{5}$ |  | Bit $\mathbf{4}$ | Bit $\mathbf{3}$ | Bit $\mathbf{2}$ | Bit $\mathbf{1}$ | Bit $\mathbf{0}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| PHS_DET | 0×24 | 36 | N/A | N/A | PHS_DETAUTO_EN | CMP_BST | Bias[3] | Bias[2] | Bias[1] | Bias[0] |
| MU_DUTY | 0×25 | 37 | MU_DUTYAUTO_EN | POS/NEG | ADJ[5] | ADJ[4] | ADJ[3] | ADJ[2] | ADJ[1] | ADJ[0] |
| MU_CNT1 | $0 \times 26$ | 38 | N/A | Slope | Mode[1] | Mode[0] | Read | Gain[1] | Gain[0] | Enable |
| MU_CNT2 | $0 \times 27$ | 39 | MUDEL[0] | SrchMode[1] | SrchMode[0] | SetPhs[4] | SetPhs[3] | SetPhs[2] | SetPhs[1] | SetPhs[0] |
| MU_CNT3 | 0x28 | 40 | MUDEL[8] | MUDEL[7] | MUDEL[6] | MUDEL[5] | MUDEL[4] | MUDEL[3] | MUDEL[2] | MUDEL[1] |
| MU_CNT4 | 0x29 | 41 | Search_Tol | Retry | ContRst | Guard[4] | Guard[3] | Guard[2] | Guard[1] | Guard[0] |
| MU_STAT1 | 0x2A | 42 | N/A | N/A | N/A | N/A | N/A | N/A | MU_LOST | MU_LKD |

[^3]Table 29. MU Controller Register Bit Descriptions

| Bit Name | Read/Write | Description | Reset Value for Write Register |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & \hline \text { PHS_DET } \\ & \text { AUTO_EN } \\ & \hline \end{aligned}$ | Read/write | 0: no action. <br> 1: enables phase detector correction (recommended to always enable). | 0 |
| CMP_BST | Read/write | 0: no action. <br> 1: enables the phase detector comparator boost (only valid if PHS_DET AUTO_EN is enabled; recommended to always enable). | 0 |
| BIAS[3:0] | Read/write | Manual control of the phase detector boost bias (only valid if CMP_BST is disabled). | 0 |
| MU_DUTY <br> AUTO_EN | Read/write | 0: no action. <br> 1: enables the mu controller duty correction circuitry (recommended to always enable). | 0 |
| POS/NEG | Read/write | 0: decreases the mu controller clock duty cycle (optimal setting). <br> 1: increases the mu controller clock duty cycle. | 0 |
| ADJ[5:0] | Read/write | Manual adjust of the mu controller clock duty cycle (only valid when MU_DUTY_AUTO_EN is disabled). | 0 |
| Enable | Read/write | 0 : the mu controller is disabled. <br> 1: the mu controller is enabled. | 0 |
| Gain[1:0] | Read/write | Sets the mu controller tracking gain (0x01 optimal setting). | 0x01 |
| Read | Read/write | 0: no action. <br> 1: read the current value of mu delay (reads the value the controller locks if enable is set high or reads the value written into MUDEL[0:8] if enable is set low). | 0 |
| Mode[1:0] | Read/write | Sets the mode in which the mu controller functions. $0 \times 0$ : search and track (optimal setting). <br> $0 \times 1$ : track only. <br> $0 \times 2$ : search only. <br> $0 \times 3$ : invalid. | 0x0 |
| Slope | Read/write | 0 : the mu controller locks on the negative phase slope (optimal setting for best ac performance). <br> 1: the mu controller locks on the positive phase slope. | 1 |
| SetPhs[4:0] | Read/write | Sets the phase that the mu controller locks onto (maximum value is 16; optimal setting for best ac performance is 6). |  |
| SrchMode[1:0] | Read/write | Sets the mode in which the mu controller searches for the desired phase from the specified starting mu delay value. <br> 0x0: down. <br> $0 \times 1$ : up. <br> 0x2: down/up (optimal setting). <br> $0 \times 3$ : invalid. | 0x2 |
| MUDEL[8:0] | Read/write | With enable set to 0 , this value represents the value that the mu delay will be set to. With enable set to 1 , this value represents the mu delay value at which the controller will begin its search. The maximum mu delay value is 432 or $0 \times 1$ B0 (it is recommended to set this value to the midpoint to begin the search (216)). <br> With enable set to 0 and read set to 1 , this reads back the value that was written into the register to lock to. <br> With enable set to 1 and read set to 1 , this value reads back the value that the mu controller locked to. | 0x0 |
| Guard[4:0] | Read/write | Sets a GB from the beginning and end of the mu delay line in which the mu controller will not enter into unless it does not find a valid phase outside the GB (optimal value is Decimal 11 or 0x0B). | 0x0 |
| ContRst | Read/write | Controls whether the controller resets or continues if it does not find the desired phase. <br> $0 \times 0$ : continue (optimal setting). <br> $0 \times 1$ : reset. | 0x0 |

## AD9739

| Bit Name | Read/Write | Description | Reset Value for <br> Write Register |
| :--- | :--- | :--- | :--- |
| Retry | Read/write | 0x0: if the correct value is not found, the search stops. <br> $0 \times 1:$ if the correct value is not found, the search begins again. |  |
| Search_Tol | Read/write | 0x0: not exact (can find a phase within two values of the desired phase). <br> $0 \times 1:$ finds the exact phase that is targeted (optimal setting). | $0 \times 0$ |
| Mu_LOST | Read | $0 \times 0:$ mu controller has not lost lock. <br> $0 \times 1:$ mu controller has lost lock. | $0 \times 0$ |
| Mu_LKD | Read | $0 \times 0:$ mu controller is not locked. <br> $0 \times 1:$ mu controller is locked. | $0 \times 0$ |

Table 30. Analog Controller Registers (Register 0x32, Register 0x33)

| Register <br> Name | Address $^{\mathbf{1}}$ |  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit $\mathbf{2}$ | Bit $\mathbf{1}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Bit $\mathbf{0}$ |  |  |  |  |  |  |  |  |  |
| ANA_CNT1 | $0 \times 32$ | 50 | HDRM[7] | HDRM[6] | HDRM[5] | HDRM[4] | HDRM[3] | HDRM[2] | HDRM[1] |
| ANA_CNT2 | $0 \times 33$ | 51 | N/A | N/A | N/A | N/A | N/A | N/A | MSEL[1] |

${ }^{1}$ The two-digit number is the decimal representation of the address.
Table 31. Analog Controller Register Bit Descriptions

| Bit Name | Read/Write | Description | Reset Value for Write Register |
| :--- | :--- | :--- | :--- |
| MSEL[1:0] | Write | 0x0: mirror roll-off frequency control = bypass. <br> 0x1: mirror roll-off frequency control = narrowest bandwidth. <br> 0x2: mirror roll-off frequency control = medium bandwidth. <br> 0x3: mirror roll-off frequency control = widest bandwidth. <br> See the plot in the Analog Control Registers section. | $0 \times 03$ |
| HDRM[7:0] | Write | 0xCA: output stack headroom control. <br> HDRM[7:4]: set the reference offset from AVDD33 (VCAS centering). <br> HDRM[3:0]: set the overdrive (current density) trim (temperature tracking). | 0xCA |

## APPLICATIONS INFORMATION

## ANALOG MODES OF OPERATION

The AD9739 uses the quad-switch architecture shown in Figure 80, which can be configured to operate in one of the following three modes via the serial peripheral interface: normal mode, RZ mode, and analog mix mode.


Figure 80. AD9739 Quad-Switch Architecture
The quad-switch architecture masks the code-dependent glitches that occur in a conventional two-switch DAC. Figure 81 shows the waveforms for a conventional DAC and the quad-switch DAC. In the two-switch architecture, when a switch transition occurs and $D_{1}$ and $D_{2}$ are in different states, a glitch occurs. But, if $D_{1}$ and $D_{2}$ happen to be at the same state, the switch transitions, and no glitches occur. This code-dependent glitching causes an increased amount of distortion in the DAC. In quad-switch architecture (no matter what the codes are), there are always two switches transitioning at each half clock cycle, thus eliminating the code-dependent glitches but, in the process, creating a constant glitch at $2 \times$ DACCLK_x.


Figure 81. Two-Switch and Quad-Switch DAC Waveforms
The quad-switch architecture can also be easily configured to perform an analog mix or return-to-zero (RZ) function. In the mix mode, the output is effectively chopped at twice the DAC sample rate. This has the effect of reducing the power of the fundamental signal while increasing the power of the images centered around the DAC sample rate, thus improving the dynamic range of the higher frequency signals.
The RZ mode is similar to the analog mix mode, except that the intermediate data samples are replaced with midscale values rather than inverting. Figure 82 shows the DAC waveforms for both the mix mode and RZ modes.


Figure 82. Mix Mode and RZ DAC Waveforms
This ability to change modes in the AD9739 makes it suitable for both CMTS and UMTS applications. The user can place a carrier anywhere in the first three Nyquist zones, depending on the operating mode selected. Switching between the analog modes reshapes the sinc roll-off inherent at the DAC output. The performance and maximum amplitude in all three Nyquist zones are impacted by this sinc roll-off, depending on where the carrier is placed, as shown in Figure 83.


Figure 83. Sinc Roll-Off for Each Analog Operating Mode

## LVDS DATA PORT INTERFACE

The AD9739 contains two parallel LVDS input ports consisting of 14 differential LVDS signals DB [13:0]. In addition to the LVDS data lines, there are four other LVDS signals: SYNC_IN_x, SYNC_ OUT_x, DATACLOCK_OUT (DCO_x), and DATACLK_IN (DCI_x). A top level diagram of the data receiver and controller is shown in Figure 84.
The timing optimization for both ports is performed by using a single DCI, and clocking of the external digital signal generator (such as FPGA and ASIC) is done using a single DCO.

The SYNC_IN_x and SYNC_OUT_x signals are used to synchronize multiple parts (see the Synchronization Controller section for more information). Each data port runs internally at half the speed of the DACCLK_x, and the two ports are subsequently multiplexed together to achieve the full DAC update rate.
Maximizing the opening of the eye in the DCI_x and data signals improves the reliability of the data port interface. The two sources of degradation that reduce the eye in the DCI_x and data signals are the jitter on these signals and the skew between them. Therefore, it is recommended that the DCI_x be generated in the same manner as the data signals with the same output driver and data line routing. DCI_x can be implemented as a 17 th data line with an alternating $(010101 \ldots)$ bit sequence.

The data receiver behaves like a shift register with a variable delay from one register to the next. The data receiver uses the clocks to the rising edge of the DCI_x to determine the proper data sampling time. Upon enabling the data receiver controller, the circuit searches for rising edges in both directions, selecting the closest rising edge. Upon finding the DCI_x rising edge, the receiver controller enters tracking mode. In tracking mode, the pre- and post-delay lines traverse the DCI_x edge to maintain lock and track variations. For proper circuit operation, the DCI_x and data inputs must maintain a minimum skew (dependent on frequency). The data receiver controller should be enabled after the synchronization controller and mu controller indicate a locked state.


Figure 84. Top Level Diagram of the Data Receiver and Controller

## CLOCKING THE AD9739

To provide the required signal swing for the internal clock receiver of the AD9739, it is necessary to use an external clock buffer chip to drive the DACCLK_P and DACCLK_N inputs. The recommended clock buffer for this application is the ADCLK914. This is an ultrafast clock buffer capable of providing 1.9 V out of each side into a $50 \Omega$ load terminated to VCC ( 3.3 V ) for a total differential swing of 3.8 V . This buffer also provides very low jitter, 100 FS random jitter, which is important for optimal ac performance in the AD9739.
A functional block diagram of the ADCLK914 is shown in Figure 85. Figure 86 shows the recommended schematic for the ADCLK914/AD9739 interface. See the ADCLK914 data sheet for more information.

For optimal ac performance out of the AD9739, the recommended minimum differential peak-to-peak voltage is approximately 1.4 VPP. The maximum allowable clock frequency is 2.5 GSPS and, due to internal timing requirements for the part, the minimum allowable clock frequency is 800 MSPS.


Figure 85. ADCLK914 Functional Block Diagram


Figure 86. Recommended ADLCK914/AD9739 Interface Circuit

## Clock Phase Noise Affects on AC Performance

The quality of the clock source driving the ADCLK914 determines the achievable ACLR performance for the AD9739. Table 32 summarizes the close-in ACLR for an eight-carrier DOCSIS signal at 920 MHz with respect to various phase noise profiles.

Table 32. Eight-Carrier DOCSIS Close-In ACLR Performance at 920 MHz for Various Phase Noise Profiles ${ }^{1}$

|  | Phase <br> Noise <br> Profile 1 | Phase <br> Noise <br> Profile 2 | Phase <br> Noise <br> Profile 3 | Phase <br> Noise <br> Profile 4 | Spec |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 750 kHz <br> to 6 MHz <br> 6 MHz to <br> 12 MHz | -68.5 | -65 | -61.1 | -56 | -59.3 |
| 12 MHz <br> to 18 MHz | -68 | -66.5 | -64 | -60 | -61.8 |

${ }^{1}$ All ACLR numbers are specified in decibels relative to the carrier ( dBc ).
Table 33 shows the phase noise at various offsets for each profile.
Table 33. Phase Noise Summary for Each Profile ${ }^{1}$

| Offset | Profile 1 | Profile 2 | Profile 3 | Profile 4 |
| :--- | :--- | :--- | :--- | :--- |
| 1 kHz | -111.3 | -109.3 | -109.25 | -107.5 |
| 10 kHz | -117.4 | -115.9 | -114.6 | -114 |
| 100 kHz | -123.7 | -120.3 | -117.3 | -114.4 |
| 1 MHz | -141.2 | -125.8 | -122 | -115.6 |
| 10 MHz | -150.4 | -147.2 | -124.6 | -117.9 |
| 100 MHz | -150.4 | -150.3 | -150.6 | -150.6 |

[^4]To still meet the close-in ACLR requirements for the eightcarrier DOCSIS, the phase noise found in Profile 3 is the minimum requirement necessary.

## APPLYING DATA TO THE AD9739

As explained in the LVDS Data Port Interface section, each data port runs internally at half the speed of the DACCLK_x, and the two ports are subsequently multiplexed together to achieve the full DAC update rate. If the user is creating a data file to load into the AD9739, this data file must be deinterleaved and applied to each port, as shown in Table 34.

Table 34. Application of Deinterleaved Files to Ports

| Original Data File | Apply to DB0[13:0] | Apply to DB1[13:0] |
| :--- | :--- | :--- |
| DB0 | Yes | No |
| DB1 | No | Yes |
| DB2 | Yes | No |
| DB3 | No | Yes |
| DB4 | Yes | No |
| DB5 | No | Yes |

A graphical representation of this can be seen in Figure 87. If the data pattern generator (DPG2) is being used to apply data to the part, the deinterleaving process can be done automatically via the software. Thus, the user can apply a single data file using the DPG2 and allow the software to do the deinterleaving and apply the correct data to each port.


Figure 87. Graphical Representation of How to Present Data to the AD9739

## MU DELAY CONTROLLER

The mu delay controller adjusts timing between the digital and analog blocks. The mu delay controller maintains phase relational information between the digital and analog clock domains. The control system continuously adjusts the mu delay to maintain the desired phase relationship between the digital and analog sections. A top level diagram of the mu delay controller within the DAC is shown in Figure 88.


The mu delay controller has two modes of operation: initial phase search and phase tracking. In the phase search mode, the controller looks for the initial mu delay value to use before going into tracking mode. In tracking mode, the controller makes adjustments to the initial mu delay value to keep the phase at the desired value. The initial phase search is required because there may be multiple mu delay settings that give the desired phase, but the device may not operate correctly at all of the mu delay values.

## MU CONTROL OPERATION

The mu delay controller is enabled via Register 0x26, Bit 0 . Before enabling the controller, it is important to turn on both the phase comparator boost (Register 0x24, Bits[5:4]) and the mu delay controller duty cycle correction circuitry (Register 0x25, Bit 7). Both of these functions allow for more robust operation of the mu delay controller over the entire operating speed of the part. There are three modes of operation for the mu controller specified by the Mode[1:0], Bits[5:4] in Register $0 \times 26$, which are as follows:

- Search and track (0x0) (optimal setting)
- Track only (0x1)
- Search only (0x2)


## Search Mode

The search algorithm begins at a specified mu delay value set via MUDEL[8:0] (MUDEL [0], Bit 7 in Register 0x27 and MUDEL[8:1], Bits[7:0] in Register 0x28). Even though there are nine bits of resolution for this delay line value, the maximum allowable mu delay is 432 (decimal). The optimal point to begin the search is in the middle of the delay line, that is, at approximately 216.
The initial search algorithm works by sweeping through different mu delay values until the desired phase is measured, which is specified by SetPhs, Bits[4:0] in Register 0x27, with the maximum allowable phase being 16 . When the desired phase is
measured, the slope of the phase measurement is calculated and compared against the desired slope, which is specified by the Slope bit in Register 0x26. A positive slope occurs when the measured phase increases as the mu delay increases. A negative slope occurs when the phase decreases as the mu delay increases.

For optimal ac performance, the desired setting for the search is a negative slope and a phase value of 6 . If everything matches, the search algorithm is finished. The Search_Tol bit (Register $0 \times 29$, Bit 7) can be used to specify the accuracy of the search as follows:

- Not exact ( $0 \times 0$ ) -can find a phase within two values of the desired phase
- Exact (0x1)—finds the exact phase specified (optimal setting)

Figure 89 shows a typical plot of the mu phase vs. the mu delay line value at 2.4 GSPS. Starting at the selected mu delay value, the search direction can be specified via SrchMode[1:0], Bits[6:5] found in Register 0x27. There are three possible choices for the search.

- Down only (0x0)
- Up only (0x1)
- Alternating up and down (0x2) (optimal setting)

If the mode is alternating, the search proceeds in both directions until a programmable guard band is reached in one of the directions, as specified by Guard[4:0], Bits[4:0] in Register $0 x 29$. When the guard band is reached, the search continues, only in the opposite direction. If the desired phase is not found before the guard band is reached in the second direction, then the search changes back to the alternating mode and continues looking in the guard band. The search fails if the mu delay controller reaches the endpoints. If the controller does not find the desired phase during the search, ContRst, Bit 5 in Register 0x29 determines the corrective action as follows:

- Continue ( 0 x 0 ) - continues to search (optimal setting)
- Reset (0x1)


Figure 89. Typical Mu Phase Characteristic Plot @ 2.4 GSPS

## AD9739

To determine the correct slope, the controller measures the slope by first incrementing and then decrementing the mu delay value until any of the following happens:

- The phase changes by 2 .
- The phase is equal to 16 (the maximum value).
- The phase is equal to 0 (the minimum value).
- The mu delay is 431 (the maximum value).
- The mu delay is 0 (the minimum value).

After both incrementing and then decrementing the mu delay value, the values of the measured phases are compared to determine if the slope matches the desired slope. To consider the slope valid, the positive direction phase and the negative direction phase must be on opposite sides of the desired phase. Figure 90 and Figure 91 contain examples of valid and invalid phase choice.


Figure 90. Valid Positive and Negative Slope Phase Examples


Figure 91. Invalid Slope Phase Examples

## Track Mode

In tracking mode, a simple control loop is used to increment by 1 , decrement by 1 , or not change the mu delay value, depending on the measured phase. The control loop uses the desired slope to determine if the mu delay should be incremented or decremented. No attempt is made to determine if the actual slope has changed or is still valid.
Two status bits, MU_LKD (Register 0x2A, Bit 0) and MU_LOST (Register 0x2A, Bit 1) are available to the user to signal proper operation of the control loop. If the current phase is more than five steps away from the desired phase, the MU_LKD bit is cleared, and the MU_LOST bit is set if the lock acquired was previously set. Furthermore, if lock is lost, the controller has the option of remaining in the tracking loop or resetting and starting the search again.

## Mu Delay and Phase Readback

By setting the read bit high (Register 0x26, Bit 3), the user can read back the mu delay value that the controller locked to by reading the MUDEL[8:0] bits and the phase it locked to by reading back the SetPhs[4:0] bits. These no longer read back the value the search started at or the desired phase. The MUDEL[8:0] bits should now read back the mu delay line value the controller locked to and the phase it locked to. The typical locking time for the mu controller is approximately 180 K DAC cycles (at 2 GSPS ~ $75 \mu \mathrm{~s}$ ).

## Operating the Mu Controller Manually

To manually control the mu delay, the user must sweep through all of the mu delay values and the record phase value at each value of MUDEL, as shown in Figure 89. In manual mode, it is recommended to enable the phase comparator boost (Register $0 \times 24, \operatorname{Bits}[5: 4]$ ) and the mu delay controller duty cycle correction circuitry (Register 0x25, Bit 7). Every time the MUDEL value is stepped, the read bit must be set high to read the corresponding phase for the specified mu delay line value. It is not possible to keep the read bit high and continuously read back the phase value. As is the case with auto mode, the optimal ac performance occurs at a negative slope and a phase of 6 ; therefore, when the curve is complete, choose the MUDEL value that corresponds to this condition and write that value into the MUDEL[8:0] bits.

Instead of manually sweeping through all of the mu delay values, it is possible to set the Mode[1:0] bits to 0x2 and search only for the mu delay value for the specified phase. In this case, the mu enable bit must be set high to perform the search.
The user then needs to occasionally monitor the phase and make adjustments to maintain an optimal phase relationship. Another option is to set the Mode[1:0] bits to $0 \times 1$ to allow the controller to track only from the specified mu delay value. In this case, the mu enable bit must be set high to perform the tracking.

## Calculating Mu Delay Line Step Size

Stepping through all of the mu delay line values and plotting mu phase vs. mu delay not only allows the user to find the optimal mu delay value but also allows the user to determine the mu delay line step size. To calculate the step size, take one full cycle of the mu phase curve and divide the period of the DAC clock by this delta. From Figure 89, the two transition points are approximately 56 and 270, providing a delta of approximately 214 steps. Therefore, the mu delay line step size is

$$
\frac{\frac{1}{2.4 e 9}}{24}=1.95 \mathrm{ps}
$$

Or approximately $2 \mathrm{ps} /$ step. If the mu delay controller is enabled, this value allows the user to calculate how much drift is in their system (in picoseconds) with respect to the DAC clock period over temperature.

## SYNCHRONIZATION CONTROLLER

A top level diagram of the synchronization circuitry and controller is shown in Figure 92. The synchronization circuitry requires a sync signal into the DAC (SYNC_IN_x) to set the clock divider. The frequency of the SYNC_IN_x signal must be $1 / 4$ the DACCLK_x frequency (that is, for DACCLK_x $=2.5$ GSPS, the SYNC_IN_x signal must be 625 MSPS). The SYNC_IN_x signal can be provided externally; however, it is recommended to use the SYNC_OUT_x signal provided by the master DAC through a fanout chip to all DACs in the system (including the master). Using the SYNC_OUT_x signal from the DAC allows for continuous adjustment over temperature for
proper SYNC_IN_x position. The synchronization circuitry has two modes of operation, master and slave. In master mode, the sync operation starts an initialization phase that determines the proper position of the SYNC _IN_x signal by adjusting the SYNC_OUT_x delay line. When the SYNC_IN_x position is locked, the master selects the correct SYNC_OUT_x phase (and, consequently, SYNC_IN_x). After SYNC_IN_x is placed in the center of the sampling window, and the appropriate phase is selected, the clock divider phase is adjusted, and the master controller enters tracking mode to maintain the SYNC_IN_x position across temperature.


Figure 92. Top Level Block Diagram of Synchronization Circuitry and Controller

## Operation in Master Mode

Setting Register 0x10, Bit 5 high sets the controller to master mode. This enables the sync logic to enter an initialization phase that adjusts the SYNC_OUT_x delay. By moving the SYNC_OUT_x delay, the SYNC_IN_x sampling point is moved and the edge transitions of Phase 0 and Phase 1 clocks can be determined. After the edges are found, the SYNC_OUT_x delay line is adjusted such that the SYNC_IN_x sampling point is now placed in the center, away from the edge transitions, as shown in Figure 93.
The sync controller also attempts to automatically select a phase for the SYNC_OUT_x signal that is closest to the DCI. This operation is performed to eliminate the arbitrary phase relationship of the clock divider upon power-up. After the SYNC_OUT_x delay is set and the phase is determined, the master performs a clock divider phase rotation and enters tracking mode.


Figure 93. Optimal Placement of SYNC_IN_X
In tracking mode, the master cycles the sync track delay line and stores the delay values for the first phase edge, the SYNC_IN_x edge, and the second phase edge. These signals are only stored internally and are not accessible via the SPI. Ideally, the SYNC_IN_x position is exactly between two phases. The controller automatically adjusts the SYNC_OUT_x delay to keep the SYNC_IN_x edge centered. This operation is continuously performed in the background, and the SYNC_OUT_x delay line is adjusted to maintain proper positioning. The controller loop is shown in Figure 94.


Figure 94. Synchronization Controller Track Mode Computation Block Diagram


Figure 95. Slave Mode Tracking Mode Block Diagram

Status bits are available in the SPI to verify that the synchronization controller has found lock (Register 0x21, Bit 4), that the synchronization controller has entered tracking mode (Register 0x21, Bit 7), and whether the controller has lost lock (Register 0x21, Bit 5). These bits should be polled periodically to check the status of the controller. In addition, the user can verify that the SYNC_IN clock is positioned correctly by reading back the state of SYNC_SAMP1 (Register 0x0D, Bit 5) and SYNC_SAMP0 (Register 0x0D, Bit 4). If the SYNC_IN clock is positioned correctly, SYNC_SAMP1 should read back a 1 and SYNC_SAMP0 should read back a 0 .

To ensure that all of the slaves are locked on correctly to the master, verify the SYNC_SAMP1 and SYNC_SAMP0 bits to ensure that the SYNC_IN_x signal has been properly placed. To guarantee that multiple slave parts all lock correctly to one master clock, care must be taken to ensure that the skew between the DACCLK_x and SYNC_IN_x signals is not more than 200 ps . If the skew is greater than this, it is possible that not all of the slave parts will lock onto the same delay setting from the master, and additional external delay lines may need to be used to ensure that the SYNC_IN_x signals are positioned correctly.

## Operation in Slave Mode

When the controller is enabled in slave mode, the synchronization logic simply samples the clock divider phases. The controller uses the sampled clock divider phases to compute a new clock divider phase rotation. This operation is shown in Figure 95. For the slave parts to track correctly, the SYNC_OUT_x signal must be controlled from the master and used as an input signal into the SYNC_IN clock.

## DATA RECEIVER OPERATION IN AUTO MODE

The receiver controller is enabled by setting the RCVR_CNT_ ENA bit high (Register 0x10, Bit 0). After this bit is set, the controller enters search mode. The search mode attempts to find the rising edge of the DCI by adjusting the delay line. The search begins by increasing the delay line from a user-defined starting point until the rising edge of the DCI is found. This is followed by another search, starting from the same user-defined point, decreasing the delay line until the other rising edge of the DCI is found. The controller selects the closest rising edge, and
the controller then enters tracking mode. The starting delay value can be programmed via the SPI using the DCI_DEL bits found in Register 0x13 and Register 0x14, allowing the user to bias the closest edge selection. This value should also be programmed into the SMP_DEL bits found in Register 0x11 and Register $0 \times 12$. To optimize the search, it is recommended to either set the DCI_DEL bits to 0 and search up or start the DCI_DEL bits at the midpoint and search up and down.
Tracking mode uses two sampling clocks to traverse the rising edge of DCI. The pre sample clock should always sample DCI low. The post sample clock should always sample DCI high. The controller uses the samples from the pre and post registers to adjust the delay lines and maintain lock with the user DCI, as shown in Figure 96. The skew between the pre- and post-sample clocks is user adjustable via the FINE_DEL_SKW[3:0] bits (Register 0x13, Bits[3:0]). The value of the FINE_DEL_SKEW bits determines how closely the controller tracks the rising edge of DCI and, indirectly, the speed of the loop. Each step of the FINE_DEL_SKW bits is 20 ps , allowing for a total skew of 300 ps . Each of the delay lines has a 1 ns range for a total adjustment range of $\pm 2 \mathrm{~ns}$.
The tracking controller operates continuously in the background. Monitoring the status of DCI_PRE_PH0 (Register 0x0C, Bit 2) and DCI_PST_PH0 (Register 0x0C, Bit 0) allows the user to verify whether the sampling of the DCI is occurring correctly. If the delay settings are correct, the state of DCI_PRE_PH0 should be 0 and the state of DCI_PST_PH0 should be 1.


Figure 96. Pre- and Post-Delay Sampling Diagram
The search and tracking modes use Clock Phase 0 to lock onto the DCI. When the controller is locked, Clock Phase 1 is placed in the center of the data sampling period. Figure 97 shows the clock and DCI phase relationships.
The data receiver controller can be set up to loop when an error occurs by setting the RCVR_LOOP_ON bit in the SPI (Register $0 \times 10$, Bit 1 ). If this bit is set, the controller generates an IRQ and restart, beginning with the clock phase determination, followed

## AD9739

by the DCI transition detection, and then back into track mode. Status bits are available in the SPI to verify that the receiver controller has found lock (Register 0x21, Bit 0), that the receiver controller has entered tracking mode (Register 0x21, Bit 3), and whether the controller has lost lock (Register 0x21, Bit 1).

With the synchronization controller off or with the part in slave mode, the LVDS controller typically locks in 70 K DAC cycles (at 2 GSPS $\sim 35 \mu \mathrm{~s}$ ). The worst-case locking time is 135 K DAC cycles (at 2 GSPS $\sim 67.5 \mu \mathrm{~s}$ ). With the synchronization controller on and the part in master mode, the LVDS controller typically locks in 301 K DAC cycles (at 2 GSPS $\sim 150 \mu \mathrm{~s}$ ). The worst-case locking time is 555 K DAC cycles (at $2 \mathrm{GSPS} \sim 277.5 \mu \mathrm{~s}$ ).


Figure 97. Phase Relationship of Clocks During Locked Receiver State

## DATA RECEIVER OPERATION IN MANUAL MODE

If the receiver controller is disabled, the timing adjustments can be done manually. The user must adjust the DCI_DEL bits in Register 0x13 and Register 0x14 and monitor the DCI_PRE_ PH0 bit (Register 0x0C, Bit 2) or the DCI_PST_PH0 bit (Register 0x0C, Bit 0 ) to determine where the DCI rising edge occurs. If there is no skew programmed in the FINE_DEL_SKW bits, then both the DCI_PRE_PH0 bit and the DCI_PST_PH0 bit transition at the same time. When the delay setting is found, the optimal value must be written to the DCI_DEL bits. This same delay value also must be applied to the SMP_DEL bits (Register 0x11 and Register 0x12) to set the proper sampling point for the Phase 1 clock, which is used to sample the incoming data into the DAC core.
Because the controller is off, there is no tracking of the DCI_x signal; therefore, the user must monitor the DCI_PST_PH0 and DCI_PRE_PH0 bits periodically to determine if the timing has shifted due to temperature or other causes. In addition to monitoring these bits, it is also important to ensure that the handoff timing between the flip flops in the data path is valid. As shown in Figure 84, the optimal sample delay value is split
between these flip flops in the data path. If the timing in any one of these stages is violated, one of the status bits in Register 0x0B (HNDOFF_Fall[3:0] or HNDOFF_Rise[3:0]) reads back a value of 1 . If this occurs, it is necessary to adjust the sample delay and, in turn, the DCI delay so as to not violate the timing between these flip flops. When the new sample delay value is found, the HNDOFF check bits can be reset by setting the HNDOFF_CHK_RST bit high (Register 0x0A, Bit 3).

## Calculating the DCI Delay Line Step Size

To calculate the DCI delay line step size, the user must step through all the values of the DCI delay line manually and record the state of DCI_PRE_PH0. A typical plot of this measurement at 2.4 GSPS is shown in Figure 98


Figure 98. DCI Delay Line Step Size Measurement
To calculate the step size, take the transition points of the Phase 0 state curve and divide the period of the DCI clock ( $1 / 2$ of the DAC clock rate) by this delta. As shown in Figure 98, two transition points are approximately 26 and 97, providing a delta of approximately 71 steps. Therefore, the DCI delay line step size is

$$
\frac{\frac{1}{1.2 e 9}}{71}=11.65 p s
$$

Or approximately $12 \mathrm{ps} /$ step.

## MAXIMUM ALLOWABLE DATA TIMING SKEW/JITTER

The maximum allowable skew and jitter out of an FPGA with respect to the DDR DCI clock edge on each LVDS port is calculated as

$$
\begin{aligned}
& \text { MaxSkew }+ \text { Jitter }= \\
& \text { Period }(\mathrm{ns})-\text { ValidWindow }(\mathrm{ps})-\text { Guard }
\end{aligned}
$$

The minimum LVDS valid window is approximately 344 ps , as shown in Table 2, and a guard of 100 ps is recommended. Therefore, at the maximum operating frequency of 2.5 GSPS, the maximum allowable FPGA skew plus jitter is equal to

MaxSkew + Jitter $=800$ ps -344 ps -100 ps
MaxSkew + Jitter $=456$ ps

## OPTIMIZING THE CLOCK COMMON-MODE VOLTAGE

To optimize the interface and handoff timing, there is an additional system that sets the common-mode voltage of the clock, which can be used to properly align the crossing point of the DACCLK_P and DACCLK_N signals to ensure that the duty cycle of the clock is set properly. Figure 99 shows how the common-mode voltage of DACCLK_P and DACCLK_N is set. Eight switches controlled by the SPI bits, CLKP_OFFSET[3:0] (Register 0x22, Bits[3:0]) and CLKN_OFFSET[3:0] (Register 0x23, Bits[3:0]), for both the DACCLK_P and DACCLK_N signals.
The DIR_P (Register 0x22, Bit 4) and DIR_N (Register 0x23, Bit 4) bits determine the direction of the adjustment. If DIR_P/DIR_N is low, the common-mode voltage decreases with the CLKP_OFFSET/CLKN_OFFSET values. If DIR_P/ DIR_N is high, the common-mode voltage increases with the CLKP_OFFSET/CLKN_OFFSET values, as shown in Figure 100. When both CLKP_OFFSET and CLKN_OFFSET bits are set to zero, the feedback path forces the common-mode voltage to be set to approximately 0.9 V . The optimal ac performance occurs at a setting of -15 on both the CLKP and CLKN offset bits.


Figure 100. Common-Mode Voltage with Respect to CLKP_OFFSET/CLKN_OFFSET and DIR_P/DIR_N

## ANALOG CONTROL REGISTERS

The AD9739 includes some registers for optimizing its analog performance. These registers include noise reduction in the output current mirror and output current mirror headroom adjustments.

## MIRROR ROLL-OFF FREQUENCY CONTROL

Using MSEL[1:0] (Register 0x33, Bits[1:0]), the user can adjust the noise contribution of the internal current mirror to optimize the $1 / \mathrm{f}$ noise. Figure 101 shows the MSEL bits vs. the $1 / \mathrm{f}$ noise with 20 mA full-scale current into a $50 \Omega$ resistor.


Figure 101. 1/f Noise with Respect to the MSEL Bits

## VOLTAGE REFERENCE

The AD9739 output current is set by a combination of digital control bits and the I120 reference current, as shown in Figure 102.


Figure 102. Voltage Reference Circuit
The reference current is obtained by forcing the band gap voltage across an external $10 \mathrm{k} \Omega$ resistor from I120 (Pin B14) to ground. The 1.2 V nominal band gap voltage (VREF) generates a $120 \mu \mathrm{~A}$ reference current in the $10 \mathrm{k} \Omega$ resistor. This current is adjusted digitally by FSC[9:0] (Register 0x06 and Register 0x07) to set the output full-scale current $\mathrm{I}_{\mathrm{Fs}}$.

$$
\text { IOUTFS }=0.0226 \times \mathrm{FSC}[9: 0]+8.5845
$$

The full-scale output current range is approximately 8 mA to 31 mA for register values from $0 \times 000$ to $0 \times 3 \mathrm{FF}$. The default value of $0 \times 200$ generates 20 mA full scale. The typical range is shown in Figure 103.

## AD9739



Figure 103. IFS vs. DAC Gain Code
Always connect a $10 \mathrm{k} \Omega$ resistor from the I 120 pin to ground and use the digital controls to vary the full-scale current. The AD9739 is not a multiplying DAC. Applying an analog signal to I120 is not supported.

VREF (Pin C14) must be bypassed to ground with a 1 nF capacitor. The band gap voltage is present on this pin and can be buffered for use in external circuitry. The typical output impedance is near $5 \mathrm{k} \Omega$. An external reference can be used to overdrive the internal reference by connecting it to the VREF pin (Pin C14). IPTAT (Pin D14) can be used to track the internal temperature of the chip by monitoring the output current of this pin. The output current is approximately $10 \mu \mathrm{~A}$ at $25^{\circ} \mathrm{C}$ with a slope of approximately $20 \mathrm{nA} /{ }^{\circ} \mathrm{C}$.

## ANALOG OUTPUTS

The AD9739 provides complementary current outputs, IOUTP and IOUTN. IOUTP provides a near full-scale current output, Ioutfs, when all bits are high (DAC CODE $=16,383$ ), while IOUTN provides the DAC dc offset. Due to the quad switch architecture, the dc offset of the AD9739 is approximately $1 / 16$ of the DAC full-scale current. The current output appearing at IOUTP and IOUTN is a function of both the input code and the Ioutrs and can be expressed as

$$
\begin{align*}
& \text { IOUTP }=\left(\frac{D A C C O D E}{16384}\right) \times I_{\text {OUTFS }}  \tag{2}\\
& \text { IOUTN }=\left(\frac{16383-D A C C O D E}{16384}\right) \times I_{\text {OUTFS }} \tag{3}
\end{align*}
$$

where DAC CODE $=0$ to 16,383 (decimal) and IOUTFS is found using Equation 1.
Figure 104, Figure 105, and Figure 106 contain plots for FSC[9:0] equal to 0.512 and 1023 to show the equivalent gain and offset values for the midpoints and endpoints of the fullscale gain transfer curve.


Figure 104. Gain Curve for $F S C[9: 0]=0, D A C O F F S E T=0.257 \mathrm{~mA}$


Figure 105. Gain Curve for FSC[9:0] $=512$, DAC OFFSET $=1.228 \mathrm{~mA}$


Figure 106. Gain Curve for FSC[9:0] $=1023$, DAC OFFSET $=1.932 \mathrm{~mA}$
The complementary current outputs can be configured for single-ended or differential operation. IOUTP and IOUTN can be converted into complementary single-ended voltage outputs using load resistors.

The differential voltage existing between IOUTP and IOUTN can also be converted to a single-ended voltage via a transformer or differential amplifier configuration. Internal to the AD9739 is a differential resistance between IOUTP and IOUTN that must be factored into the calculations for the voltage output and impedance out of the DAC. The approximate impedance between the outputs is $70 \Omega$.

Depending on the mode of operation and desired signal, the output stage can be configured in several ways for optimal ac performance. Figure 107 shows the optimal output network when measuring the signal in normal mode (baseband).
Figure 108 shows the optimal output network when measuring the signal in mix mode (second or third Nyquist zone). The bandwidth of the ADT2T-1T-1P center tap transformer is not sufficient to support mix mode outputs; therefore, the best solution is to use the balun by itself.
Finally, when measuring DOCSIS performance, it is necessary to use a filter between the DAC and the transformer to control the impedance and help to decrease the folded back harmonics for higher frequency outputs. The optimal transformer for DOCSIS measurements is the JTX-2-10T, which is a balun and center-tapped transformer in one package. This output stage is shown in Figure 109.


Figure 107. Recommended Transformer Output Stage for Normal Mode


Figure 108. Recommended Transformer Output Stage for Mix Mode


Figure 109. Recommended Transformer Output Stage for DOCSIS Measurements

## INTERRUPT REQUESTS

There following six interrupt requests (IRQ) can be used for additional verification of the status of each controller.:

- Receiver locked
- Receiver lost lock
- Mu controller locked
- Mu controller lost lock
- Sync controller locked
- Sync controller lost lock

Each IRQ is enabled using the enable bits in the interrupt mask register (IMR), Register 0x03 (IRQ_En). The status of the IRQ can be measured in one of the following ways: via the SPI bits found in the interrupt service request register (IST), Register $0 x 04$ (IRQ_Req) or using the IRQ pin (Pin F13).

If the pin is used to determine that an interrupt has occurred, it is also necessary to check Register $0 \times 04$ to determine which bit caused the interrupt because the pin can only indicate that an interrupt has occurred. To clear an IRQ, it is necessary to write a 1 to the bit in Register 0x04 that caused the interrupt. A detailed diagram of the interrupt circuitry is shown in Figure 110.


Figure 110. Interrupt Request Circuitry

## AD9739

## RECOMMENDED START-UP SEQUENCE

The steps necessary to optimize the performance of the part and generate an output waveform are as follows:

1. Enable clocks to the controller and set the full-scale current. The registers and bits used in this step are shown in Table 35. Recommended values for the bits are in parentheses.

Table 35.

| Register | Address ${ }^{1}$ |  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Recommended Value |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { CNT_CLK } \\ & \text { _Dis } \end{aligned}$ | 0x02 | 02 | N/A | N/A | N/A | N/A | $\begin{aligned} & \text { CLKGEN_PD } \\ & (0) \end{aligned}$ | N/A | $\begin{aligned} & \hline \text { REC_CNT_ } \\ & \text { CLK (1) } \end{aligned}$ | $\begin{aligned} & \hline \mathrm{MU}^{\prime} \mathrm{CNT} \\ & \text { CLK }(1) \end{aligned}$ | 0x03 |
| FSC_1 | 0x06 | 06 | FSC[7] (0) | $\begin{aligned} & \text { FSC[6] } \\ & (0) \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { FSC[5] } \\ & (0) \end{aligned}$ | $\begin{aligned} & \text { FSC[4] } \\ & (0) \end{aligned}$ | FSC[3] (0) | $\begin{aligned} & \text { FSC[2] } \\ & (0) \end{aligned}$ | FSC[1] (0) | FSC[0] (0) | 0x00 |
| FSC_2 | 0x07 | 07 | Sleep (0) | N/A | N/A | N/A | N/A | N/A | FSC[9] (1) | FSC[8] (0) | 0x02 |

${ }^{1}$ The two-digit number is the decimal representation of the address.
2. Select the decoder mode. Recommended values for the bits are in parenthesis in Table 36, Table 37, and Table 38.

Table 36. Normal Mode

| Register | Address ${ }^{1}$ |  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Recommended Value |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Decoder_ CNT | 0x08 | 08 | N/A | N/A | N/A | N/A | N/A | N/A | DAC_DEC[1] (0) | DAC_DEC[0] (0) | 0x00 |

${ }^{1}$ The two-digit number is the decimal representation of the address.
Table 37. RZ Mode

| Register | Address $^{\mathbf{1}}$ |  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

${ }^{1}$ The two-digit number is the decimal representation of the address.
Table 38. Mix Mode

| Register | Address $^{\mathbf{1}}$ |  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit $\mathbf{1}$ | Bit $\mathbf{0}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |$]$| Recommended |
| :--- |
| Value |

${ }^{1}$ The two-digit number is the decimal representation of the address.
3. Set the cross control to the optimal setting. Recommended values for the bits are in parenthesis in Table 39.

Table 39.

| Register | Address ${ }^{1}$ |  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Recommended Value |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CROS_CNT1 | 0x22 | 34 | N/A | N/A | N/A | DIR_P (0) | $\begin{aligned} & \text { CLKP_OFFSET } \\ & \text { [3] (1) } \end{aligned}$ | CLKP OFFSET [2] (1) | CLKP_ <br> OFFSET[1] <br> (1) | $\begin{aligned} & \text { CLKP_- } \\ & \text { OFFSET[ } \\ & 0] \text { (1) } \end{aligned}$ | 0x0F |
| CROS_CNT2 | 0x23 | 35 | N/A | N/A | N/A | DIR_N (0) | $\begin{aligned} & \text { CLKN_OFFSET } \\ & {[3](1)} \end{aligned}$ | CLKN OFFSET [2] (1) | CLKN_ OFFSET[1] <br> (1) | CLKN_OFFSET [0] (1) | 0x0F |

${ }^{1}$ The two-digit number is the decimal representation of the address.
4. Enable the mu controller and ensure that it locks. Recommended values for the bits are in parenthesis in Table 40. To optimize and lock the mu controller, it is only necessary to have the DAC clock running; no data need be presented to the DAC to optimize this controller. It is recommended to write to Register 0x26 last, after all other mu controller registers in the table are written to, to ensure that the controller is set up correctly before it is enabled.

Table 40.

| Register | Address ${ }^{1}$ |  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Recommended Value |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PHS_DET | 0x24 | 36 | N/A | N/A | $\begin{aligned} & \text { PHS_DET } \\ & \text { AUTO_EN (1) } \end{aligned}$ | $\begin{aligned} & \text { CMP_BST } \\ & \text { (1) } \end{aligned}$ | $\begin{aligned} & \text { Bias[3] } \\ & (0) \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { Bias[2] } \\ & (0) \end{aligned}$ | Bias[1] <br> (0) | Bias[0] <br> (0) | 0x30 |
| MU_DUTY | 0×25 | 37 | MU_DUTY AUTO_EN <br> (1) | POS/NEG (0) | ADJ[5](0) | ADJ[4] (0) | $\begin{aligned} & \text { ADJ[3] } \\ & \text { (0) } \end{aligned}$ | $\begin{aligned} & \text { ADJ[2] } \\ & \text { (0) } \end{aligned}$ | $\begin{aligned} & \text { ADJ[1] } \\ & \text { (0) } \end{aligned}$ | $\begin{aligned} & \text { ADJ[0] } \\ & \text { (0) } \end{aligned}$ | 0×80 |
| MU_CNT1 | 0×26 | 38 | N/A | Slope (0) | Mode[1] (0) | Mode[0] <br> (0) | Read (0) | Gain[1] <br> (0) | $\begin{aligned} & \text { Gain[0] } \\ & (1) \end{aligned}$ | Enable (1) | 0x03 |
| MU_CNT2 | 0x27 | 39 | $\begin{aligned} & \hline \text { MUDEL[0] } \\ & (0) \end{aligned}$ | SrchMode[1] <br> (1) | SrchMode [0] (0) | $\begin{aligned} & \text { SetPhs[4] } \\ & (0) \end{aligned}$ | SetPhs <br> [3] (0) | $\begin{aligned} & \text { SetPhs } \\ & \text { [2] (1) } \end{aligned}$ | $\begin{aligned} & \text { SetPhs } \\ & \text { [1] (1) } \end{aligned}$ | $\begin{aligned} & \text { SetPhs[0] } \\ & (0) \end{aligned}$ | 0x46 |
| MU_CNT3 | 0×28 | 40 | $\begin{aligned} & \text { MUDEL[8] } \\ & \text { (0) } \end{aligned}$ | $\begin{aligned} & \text { MUDEL[7] } \\ & \text { (1) } \\ & \hline \end{aligned}$ | MUDEL[6] (1) | MUDEL[5] (0) | $\begin{aligned} & \text { MUDEL } \\ & {[4](1)} \end{aligned}$ | $\begin{aligned} & \text { MUDEL[ } \\ & \text { 3] (1)] } \end{aligned}$ | $\begin{aligned} & \text { MUDEL } \\ & \text { [2] (0) } \end{aligned}$ | $\begin{aligned} & \text { MUDEL[1] } \\ & \text { (0) } \\ & \hline \end{aligned}$ | 0x6C |
| MU_CNT4 | 0×29 | 41 | $\begin{aligned} & \text { Search_Tol } \\ & \text { (1) } \end{aligned}$ | Retry (1) | ContRst (0) | Guard[4] <br> (0) | $\begin{aligned} & \text { Guard[3] } \\ & \text { (1) } \end{aligned}$ | Guard <br> [2] (0) | Guard <br> [1] (1) | $\begin{aligned} & \text { Guard[0] } \\ & \text { (1) } \end{aligned}$ | $0 \times C B$ |

${ }^{1}$ The two-digit number is the decimal representation of the address.
The status readback bits for the mu controller, if the controller is locked, are as shown in Table 41.
Table 41.

| Register | Address $^{\mathbf{1}}$ |  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | | Recommended |
| :--- |
| Value |

${ }^{1}$ The two-digit number is the decimal representation of the address.
To read back the present mu delay and phase values, it is necessary to set the read bit high and then low before the values can be read back.

- Read-Register 0x26, Bit 3 (set high to read). For subsequent reads, this bit must be brought low, then high again. It cannot be left high to continuously read the MUDEL value.
- Mu delay readback-Register 0x28, Bits[7:0] and Register 0x27, Bit 7 (a total of nine bits in the readback; the maximum mu delay value is d 432 or x 1 B 0 ). This now represents the value the controller locked to, not the starting value of the search.
- MUD_PH_Readback, Register 0x27, Bits[4:0]—This represents the phase the controller is locked to.

There is a lower speed limit on the DAC clock. The mu controller was not designed to run at DAC clock speeds of 1 GHz and below. For applications in these frequency ranges, it is recommended that the mu controller be disabled completely.
5. If synchronizing multiple parts, enable the synchronization controller and ensure that it locks. If synchronization is not necessary, skip Step 5 and go to Step 6.

Table 42. Master Mode

| Register | Address ${ }^{1}$ |  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Recommended Value |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { LVDS_REC_ } \\ & \text { CNT1 } \end{aligned}$ | 0x10 | 16 | $\begin{aligned} & \hline \text { SYNC_- } \\ & \text { FLG_RST } \\ & (0) \\ & \hline \end{aligned}$ | $\begin{array}{\|l} \hline \text { SYNC_ } \\ \text { LOOP_ON } \\ \text { (1) } \\ \hline \end{array}$ | SYNC_ MST/SLV (1) | $\begin{aligned} & \hline \text { SYNC- } \\ & \text { CNT_ENA } \end{aligned}$ (1) | N/A | $\begin{aligned} & \text { RCVR_} \\ & \text { FLG_RST } \\ & \text { (0) } \end{aligned}$ | RCVR_ <br> LOOP_ON <br> (0) | $\begin{aligned} & \text { RCVR- } \\ & \text { CNT- } \\ & \text { ENA (0) } \end{aligned}$ | 0x70 |
| $\begin{aligned} & \text { LVDS_REC_ } \\ & \text { CNT6 } \end{aligned}$ | 0x15 | 21 | SYNC_ GAIN[1] (0) | SYNC GAIN[0](1) | $\begin{aligned} & \hline \text { SYNCOUT_ } \\ & \text { PH[1](0) } \end{aligned}$ | $\begin{aligned} & \text { SYNCOUT_ } \\ & \text { PH[OI(O) } \end{aligned}$ | LCKTHR[3] <br> (0) | LCKTHR[2] (0) | LCKTHR[1] <br> (1) | $\begin{aligned} & \text { LCKTHR[0] } \\ & \text { (0) } \end{aligned}$ | 0x42 |

${ }^{1}$ The two-digit number is the decimal representation of the address.
Table 43. Slave Mode

| Register | Address ${ }^{1}$ |  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Recommended Value |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { LVDS_REC_ } \\ & \text { CNT1 } \end{aligned}$ | 0x10 | 16 | SYNC(0) | $\begin{array}{\|l} \hline \text { SYNC_- } \\ \text { LOOP_ON } \\ \text { (1) } \\ \hline \end{array}$ | SYNC_ MST/SLV (0) | SYNC CNT_ENA (1) | N/A | $\begin{aligned} & \hline \text { RCVR_}^{\text {FLG_RST }} \end{aligned}$ (0) | RCVR LOOP ON (1) | RCVR_ CNT_ENA <br> (1) | 0x50 |
| $\begin{aligned} & \text { LVDS_REC_ } \\ & \text { CNT6 } \end{aligned}$ | 0x15 | 21 | $\begin{aligned} & \text { SYNC- } \\ & \text { GAIN[1](0) } \end{aligned}$ | SYNC GAIN[0](1) | $\begin{aligned} & \text { SYNCOUT_ } \\ & \text { PH[1](0) } \end{aligned}$ | $\begin{aligned} & \text { SYNCOUT_ } \\ & \text { PH[0](0) } \end{aligned}$ | LCKTHR[3] <br> (0) | $\begin{aligned} & \text { LCKTHR[2] } \\ & \text { (0) } \end{aligned}$ | $\begin{aligned} & \text { LCKTHR[1] } \\ & (1) \end{aligned}$ | LCKTHR[0] <br> (0) | 0x42 |

[^5]
## AD9739

To verify that the sync controller is locked and tracking, the following bits must be read back:

- Register 0x21, Bit 4 (SYNC_LCK)—If the controller is locked, this bit reads back a value of 1 . This is a value of 1 for the master part only. If the part is set up as a slave, this bit reads back 0 .
- Register 0x21, Bit 7 (SYNC_TRK_ON)—If the controller is tracking, this bit reads back a value of 1 . This is a value of 1 for the master part only. If the part is set up as a slave, this bit reads back 0 .
- Register 0x21, Bit 5 (SYNC_LST_LCK)—If the controller is locked, this bit reads back a value of 0 . If the controller comes out of lock, this bit reads back a value of 1 . This bit is valid for the master part only.
- Register 0x0D, Bit 4 (SYNC_SAMP0)—If the controller is locked and the SYNC_IN signal is positioned correctly, this bit reads back a value of 0 . This state is valid for both the master and slave parts.
- Register 0x0D, Bit 5 (SYNC_SAMP1)—If the controller is locked and the SYNC_IN signal is positioned correctly, this bit reads back a value of 1 . This state is valid for both the master and slave parts.

6. Load the desired data pattern.
7. Enable the LVDS controller and ensure that it locks. If the synchronization controller is being used, keep the values from Step 5 in the registers and add the values in Table 44.

Table 44.

| Register | Address ${ }^{1}$ |  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Recommended Value |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \hline \text { LVDS_REC_ } \\ & \text { CNT1 } \end{aligned}$ | 0x10 | 16 | SYNC(0) | $\begin{aligned} & \hline \text { SYNC_- } \\ & \text { LOOP_ON } \\ & (0) \end{aligned}$ | SYNC MST/SLV (0) | SYNC CNT_ENA <br> (0) | N/A | $\begin{aligned} & \hline \text { RCVR_} \\ & \text { FLG_RST } \\ & (0) \end{aligned}$ | RCVR LOOP ON (1) | $\begin{array}{\|l} \hline \text { RCVR } \\ \text { CNT_ENA } \\ \text { (1) } \end{array}$ | $\begin{aligned} & \hline 0 \times 03 \text { (no sync) } \\ & 0 \times 73 \text { (sync } \\ & \text { master) } \\ & 0 \times 53 \text { (sync slave) } \end{aligned}$ |
| $\begin{aligned} & \text { LVDS_REC_ } \\ & \text { CNT2 } \end{aligned}$ | 0x11 | 17 | $\begin{aligned} & \text { SMP_DEL } \\ & {[1](1)} \end{aligned}$ | $\begin{aligned} & \text { SMP_DEL } \\ & {[0](0)} \end{aligned}$ | $\begin{aligned} & \text { FINE_DEL_- } \\ & \text { MID[3] (0) } \end{aligned}$ | $\begin{aligned} & \text { FINE_DEL_ } \\ & \text { MID[2] (1) } \end{aligned}$ | FINE DEL MID[1] <br> (1) | $\begin{aligned} & \text { FINE_DEL } \\ & \text { (1) } \\ & \hline \text { MID[0] } \end{aligned}$ | RCVR GAIN [1] (0) | $\begin{aligned} & \text { RCVR_GAIN } \\ & {[0](1)} \end{aligned}$ | 0x9D |
| $\begin{aligned} & \text { LVDS_REC_ } \\ & \text { CNT3 } \end{aligned}$ | 0×12 | 18 | $\begin{aligned} & \text { SMP_DEL } \\ & {[9](0)} \end{aligned}$ | $\begin{aligned} & \hline \text { SMP_DEL } \\ & \text { [8] (0) } \end{aligned}$ | $\begin{aligned} & \text { SMP_DEL } \\ & {[7](1)} \end{aligned}$ | $\begin{aligned} & \text { SMP_DEL } \\ & {[6](1)} \end{aligned}$ | $\begin{aligned} & \hline \text { SMP_DEL } \\ & {[5](1)} \end{aligned}$ | $\begin{aligned} & \hline \text { SMP_DEL } \\ & {[4](0)} \end{aligned}$ | $\begin{aligned} & \text { SMP_DEL } \\ & \text { [3] (0) } \end{aligned}$ | $\begin{aligned} & \text { SMP_DEL } \\ & {[2](1)} \end{aligned}$ | 0x29 |
| $\begin{aligned} & \text { LVDS_REC_ } \\ & \text { CNT4 } \end{aligned}$ | 0×13 | 19 | $\begin{aligned} & \text { DCI_DEL } \\ & {[3](0)} \end{aligned}$ | $\begin{aligned} & \text { DCI_DEL } \\ & \text { [2] (1) } \end{aligned}$ | $\begin{aligned} & \text { DCI_DEL } \\ & {[1](1)} \end{aligned}$ | $\begin{aligned} & \text { DCI_DEL } \\ & {[0](0)} \end{aligned}$ | FINE DEL _SKW[3] (0) | FINE DEL _SKW[2] (0) | FINE DEL SKW[1] (1) | $\begin{aligned} & \text { FINE_DEL_ } \\ & \text { SKW[0] (0) } \end{aligned}$ | 0x62 |
| $\begin{aligned} & \hline \text { LVDS_REC_ } \\ & \text { CNT5 } \end{aligned}$ | 0x14 | 20 | CLKDIVPH <br> [1]] (0) | $\begin{aligned} & \text { CLKDIVPH } \\ & {[0](0)} \end{aligned}$ | $\begin{aligned} & \hline \text { DCI_DEL[9] } \\ & \text { (0) } \end{aligned}$ | $\begin{aligned} & \hline \text { DCIDEL } \\ & \text { [8] (0) } \end{aligned}$ | $\begin{aligned} & \hline \text { DCI_DEL } \\ & {[7](1)} \end{aligned}$ | $\begin{aligned} & \hline \text { DCI_DEL } \\ & {[6](0)} \end{aligned}$ | $\begin{aligned} & \hline \text { DCI_DEL } \\ & \text { [5](1) } \end{aligned}$ | $\begin{aligned} & \hline \text { DCI_DEL } \\ & \text { [4] (0) } \end{aligned}$ | 0x0A |
| $\begin{aligned} & \text { LVDS_REC_ } \\ & \text { CNT6 } \end{aligned}$ | 0x15 | 21 | SYNC GAIN[1](0) | SYNC GAIN[0](1) | $\begin{aligned} & \hline \text { SYNCOUT_ } \\ & \text { PH[1](0) } \end{aligned}$ | $\begin{aligned} & \text { SYNCOUT_ } \\ & \text { PH[OI(O) } \end{aligned}$ | $\begin{aligned} & \text { LCKTHR[3] } \\ & (0) \end{aligned}$ | LCKTHR[2] (0) | LCKTHR[1] <br> (1) | LCKTHR[0] (0) | 0x42 |
| $\begin{aligned} & \text { LVDS_REC_ } \\ & \text { CNT7 } \end{aligned}$ | 0x16 | 22 | N/A | SYNCO_ DEL[6] (0) | $\begin{aligned} & \text { SYNCO- } \\ & \text { DEL[5] (0) } \end{aligned}$ | SYNCO <br> DEL[4] (0) | SYNCO_ <br> DEL[3] (0) | SYNCO_ DEL[2] (0) | SYNCO_ DEL[1] (0) | SYNCO_ DEL[0] (0) | 0x00 |
| $\begin{aligned} & \text { LVDS_REC_ } \\ & \text { CNT8 } \end{aligned}$ | 0x17 | 23 | SYNCSH DEL[0] (0) | N/A | N/A | N/A | N/A | N/A | N/A | N/A | 0x00 |
| $\begin{aligned} & \text { LVDS_REC_ } \\ & \text { CNT9 } \end{aligned}$ | 0x18 | 24 | SYNCSH DEL[8] (0) | SYNCSH <br> DEL[7] (0) | SYNCSH DEL[6] (0) | $\begin{aligned} & \text { SYNCSH_ } \\ & \text { DEL[5] (0) } \end{aligned}$ | $\begin{aligned} & \text { SYNCSH_ } \\ & \text { DEL[4] (0) } \end{aligned}$ | $\begin{aligned} & \text { SYNCSH_ } \\ & \text { DEL[3] (0) } \end{aligned}$ | $\begin{aligned} & \text { SYNCSH_ } \\ & \text { DEL[2] (0) } \end{aligned}$ | SYNCSH_ DEL[1] (0) | 0x00 |

${ }^{1}$ The two-digit number is the decimal representation of the address.

To verify that the LVDS controller is locked, tracking, and sampling on the correct phase, the following bits must be read back:

- Register 0x21, Bit 0 (RCVR_LCK)—If the controller is locked, this bit reads back a value of 1 .
- Register 0x21, Bit 3 (RCVR_TRK_ON)—If the controller is tracking this bit reads back a value of 1 .
- Register 0x0C, Bit 5 (DCI_PHS3)—If the controller is locked on the correct phase and the data is sampling correctly, this bit reads back a value of 0 .
- Register 0x0C, Bit 4 (DCI_PHS1)—If the controller is locked on the correct phase and the data is sampling correctly, this bit reads back a value of 1 .
- Register 0x19, Bits [7:6] and Register 0x1A, Bits[7:0] (SMP_DEL[9:0])—This corresponds to the present sample delay value that the controller locked to. Continuous readback of these bits shows how the sample delay value changes to maintain proper sampling in the presence of temperature shifts in the system.
- Register 0x1B, Bits[7:6] and Register 0x1C, Bits[7:0] (DCI_DEL[9:0])—This corresponds to the present DCI delay value that the controller locked to. Continuous readback of these bits shows how the DCI value changes to maintain proper sampling in the presence of temperature shifts in the system.


## OUTLINE DIMENSIONS



㬰
Figure 111. 160-Ball Chip Scale Package Ball Grid Array [CSP_BGA] (BC-160-1)
Dimensions shown in millimeters
ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD9739BBCZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 160 -Ball Chip Scale Package Ball Grid Array [CSP_BGA] | BC-160-1 |
| AD9739BBCZRL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $160-$ Ball Chip Scale Package Ball Grid Array [CSP_BGA] | BC-160-1 |
| AD9739BBC | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $160-$ - all Chip Scale Package Ball Grid Array [CSP_BGA] | BC-160-1 |
| AD9739BBCRL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $160-$ Ball Chip Scale Package Ball Grid Array [CSP_BGA] | BC-160-1 |
| AD9739-EBZ $^{1}$ |  | Evaluation Board for Normal Mode Evaluation |  |
| AD9739-MIX-EBZ ${ }^{1}$ |  | Evaluation Board for Mix Mode Evaluation |  |
| AD9739-CMTS-EBZ ${ }^{1}$ |  | Evaluation Board for CMTS Evaluation |  |

[^6]NOTES

NOTES

## AD9739

## NOTES


[^0]:    ${ }^{1}$ Use an external amplifier to drive any external load.
    ${ }^{2}$ All power-down bits set (Register 0x01, Bit 0, Bit 1, Bit 4, Bit 5; Register 0x02, Bit 3).

[^1]:    ${ }^{1}$ Conforms to IEEE-1596 reduced range link.

[^2]:    ${ }^{1}$ The two-digit number is the decimal representation of the address.

[^3]:    ${ }^{1}$ The two-digit number is the decimal representation of the address.

[^4]:    ${ }^{1}$ All phase noise numbers are specified in $\mathrm{dBc} / \mathrm{Hz}$.

[^5]:    ${ }^{1}$ The two-digit number is the decimal representation of the address.

[^6]:    ${ }^{1} Z=$ RoHs Compliant Part.

