

# Dual-Channel, 10-Bit, 65Msps ADC 

## General Description

The MAX19515 dual-channel, analog-to-digital converter (ADC) provides 10-bit resolution and a maximum sample rate of 65 Msps .
The MAX19515 analog input accepts a wide 0.4 V to 1.4 V input common-mode voltage range, allowing DCcoupled inputs for a wide range of RF, IF, and baseband front-end components. The MAX19515 provides excellent dynamic performance from baseband to high input frequencies beyond 400 MHz , making the device ideal for zero-intermediate frequency (ZIF) and highintermediate frequency (IF) sampling applications. The typical signal-to-noise ratio (SNR) performance is 60.1 dBFS and typical spurious-free dynamic range (SFDR) is 82 dBc at $\mathrm{f} \mathrm{IN}=70 \mathrm{MHz}$ and $\mathrm{fCLK}=65 \mathrm{MHz}$.
The MAX19515 operates from a 1.8 V supply. Additionally, an integrated, self-sensing voltage regulator allows operation from a 2.5 V to 3.3 V supply (AVDD). The digital output drivers operate on an independent supply voltage (OVDD) over the 1.8 V to 3.5 V range. The analog power consumption is only 43 mW per channel at $\mathrm{V}_{\text {AVDD }}=1.8 \mathrm{~V}$. In addition to low operating power, the MAX19515 consumes only 1 mW in powerdown mode and 15 mW in standby mode.
Various adjustments and feature selections are available through programmable registers that are accessed through the 3 -wire serial-port interface. Alternatively, the serial-port interface can be disabled, with the three pins available to select output mode, data format, and clock-divider mode. Data outputs are available through a dual parallel CMOS-compatible output data bus that can also be configured as a single multiplexed parallel CMOS bus.
The MAX19515 is available in a small $7 \mathrm{~mm} \times 7 \mathrm{~mm} 48-$ pin thin QFN package and is specified over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ extended temperature range.
Refer to the MAX19505, MAX19506, and MAX19507 data sheets for pin- and feature-compatible 8-bit, $65 \mathrm{Msps}, 100 \mathrm{Msps}$, and 130 Msps versions, respectively. Refer to the MAX19516 and MAX19517 data sheets for pin- and feature-compatible 10-bit, 100Msps and 130 Msps versions, respectively.

Applications
IF and Baseband Communications, Including Cellular Base Stations and Point-to-Point Microwave Receivers
Ultrasound and Medical Imaging
Portable Instrumentation and Low-Power Data Acquisition
Digital Set-Top Boxes

Features

- Very-Low-Power Operation (43mW/Channel at 65Msps)
- 1.8 V or 2.5 V to 3.3 V Analog Supply
- Excellent Dynamic Performance
60.1 dBFS SNR at 70 MHz 82dBc SFDR at 70 MHz
- User-Programmable Adjustments and Feature Selection through an SPI ${ }^{\text {TM }}$ Interface
- Selectable Data Bus (Dual CMOS or Single Multiplexed CMOS)
- DCLK Output and Programmable Data Output Timing Simplifies High-Speed Digital Interface
- Very Wide Input Common-Mode Voltage Range ( 0.4 V to 1.4 V )
- Very High Analog Input Bandwidth (> 850MHz)
- Single-Ended or Differential Analog Inputs
- Single-Ended or Differential Clock Input
- Divide-by-One (DIV1), Divide-by-Two (DIV2), and Divide-by-Four (DIV4) Clock Modes
- Two's Complement, Gray Code, and Offset Binary Output Data Format
- Out-of-Range Indicator (DOR)
- CMOS Output Internal Termination Options (Programmable)
- Reversible Bit Order (Programmable)
- Data Output Test Patterns
- Small 7mm x 7mm 48-Pin Thin QFN Package with Exposed Pad

Ordering Information

| PART | TEMP RANGE | PIN-PACKAGE |
| :--- | :--- | :---: |
| MAX19515ETM + | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 TQFN-EP* |
| MAX19515ETM $/ \mathrm{N}+$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 TQFN-EP* |

IV denotes an automotive qualified part.
+Denotes a lead(Pb)-free/RoHS-compliant package.
*EP = Exposed pad.

Pin Configuration appears at end of data sheet.
SPI is a trademark of Motorola, Inc.

## Dual-Channel, 10-Bit, 65Msps ADC

## ABSOLUTE MAXIMUM RATINGS

OVDD, AVDD to GND............................................-0.3V to +3.6V
CMA, CMB, REFIO, INA+, INA-, INB+,
INB- to GND ....................................................-0.3V to +2.1V
CLK + , CLK-, SYNC, $\overline{\text { SPEN, }} \overline{\mathrm{CS}}$, SCLK, SDIN
to GND ..........-0.3V to the lower of (VAVDD +0.3 V ) and +3.6 V
DCLKA, DCLKB, D9A-D0A, D9B-D0B, DORA, DORB
to GND ..........-0.3V to the lower of (VOVDD +0.3 V ) and +3.6 V

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

$\left(V_{\text {AVDD }}=V_{\text {OVDD }}=1.8 \mathrm{~V}\right.$, internal reference, differential clock, $\mathrm{V}_{C L K}=1.5 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}, \mathrm{f}_{\mathrm{CLK}}=65 \mathrm{MHz}, \mathrm{A}_{I N}=-0.5 \mathrm{dBFS}$, data output termination $=50 \Omega, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC ACCURACY |  |  |  |  |  |  |
| Resolution |  |  |  | 10 |  | Bits |
| Integral Nonlinearity | INL | $\mathrm{fin}^{\text {N }}=3 \mathrm{MHz}$ | -0.8 | $\pm 0.25$ | +0.8 | LSB |
| Differential Nonlinearity | DNL | $\mathrm{fin}^{\mathrm{N}}=3 \mathrm{MHz}$ | -0.7 | $\pm 0.2$ | +0.7 | LSB |
| Offset Error | OE | Internal reference | -0.4 | $\pm 0.1$ | +0.4 | \%FS |
| Gain Error | GE | External reference $=1.25 \mathrm{~V}$ | -1.5 | $\pm 0.3$ | +1.5 | \%FS |
| ANALOG INPUTS (INA+, INA-, INB+, INB-) (Figure 3) |  |  |  |  |  |  |
| Differential Input-Voltage Range | V DIFF | Differential or single-ended inputs |  | 1.5 |  | VP-P |
| Common-Mode Input-Voltage Range | VCM | (Note 2) | 0.4 |  | 1.4 | V |
| Input Resistance | RIN | Fixed resistance |  | > 100 |  | k $\Omega$ |
|  |  | Differential input resistance, common mode connected to inputs |  | 4 |  |  |
| Input Current | IIN | Switched capacitance input current, each input |  | 35 |  | $\mu \mathrm{A}$ |
| Input Capacitance | CPar | Fixed capacitance to ground, each input |  | 0.7 |  | pF |
|  | CSAMPLE | Switched capacitance, each input |  | 1.2 |  |  |
| CONVERSION RATE |  |  |  |  |  |  |
| Maximum Clock Frequency | fCLK |  | 65 |  |  | MHz |
| Minimum Clock Frequency | fCLK |  |  |  | 30 | MHz |
| Data Latency |  | Figures 9, 10 |  | 9 |  | Cycles |

## Dual-Channel, 10-Bit, 65Msps ADC

## ELECTRICAL CHARACTERISTICS (continued)

$\left(V_{\text {AVDD }}=\right.$ V OVDD $=1.8 \mathrm{~V}$, internal reference, differential clock, $\mathrm{V}_{\text {CLK }}=1.5 \mathrm{~V}_{\text {P-P, }}$, $\mathrm{fCLK}=65 \mathrm{MHz}, \mathrm{A}_{I N}=-0.5 \mathrm{dBFS}$, data output termination $=50 \Omega, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE |  |  |  |  |  |  |
| Small-Signal Noise Floor | SSNF | $\mathrm{fIN}=70 \mathrm{MHz},<-35 \mathrm{dBFS}$ |  | -60.4 |  | dBFS |
| Signal-to-Noise Ratio | SNR | $\mathrm{fin}^{\mathrm{N}}=3 \mathrm{MHz}$ |  | 60.2 |  | dBFS |
|  |  | $\mathrm{f}_{\mathrm{IN}}=70 \mathrm{MHz}$ | 59.3 | 60.1 |  |  |
|  |  | $\mathrm{fiN}^{\text {I }}$ = 175 MHz |  | 59.8 |  |  |
| Signal-to-Noise Plus Distortion Ratio | SINAD | $\mathrm{fiN}=3 \mathrm{MHz}$ |  | 59.7 |  | dB |
|  |  | $\mathrm{f} \mathrm{IN}=70 \mathrm{MHz}$ | 58.8 | 59.6 |  |  |
|  |  | $\mathrm{fin}^{\text {I }}=175 \mathrm{MHz}$ |  | 59.3 |  |  |
| Spurious-Free Dynamic Range (2nd and 3rd Harmonic) | SFDR1 | $\mathrm{fin}=3 \mathrm{MHz}$ |  | 85 |  | dBc |
|  |  | $\mathrm{fiN}^{\mathrm{N}}=70 \mathrm{MHz}$ | 73 | 84 |  |  |
|  |  | $\mathrm{fIN}=175 \mathrm{MHz}$ |  | 81 |  |  |
| Spurious-Free Dynamic Range (4th and Higher Harmonics) | SFDR2 | $\mathrm{fiN}=3 \mathrm{MHz}$ |  | 82 |  | dBc |
|  |  | $\mathrm{f} \mathrm{IN}=70 \mathrm{MHz}$ | 74.4 | 82 |  |  |
|  |  | $\mathrm{fin}^{\text {d }}$ = 175 MHz |  | 82 |  |  |
| Second Harmonic | HD2 | $\mathrm{fin}^{\text {N }}$ 3MHz |  | -86 |  | dBc |
|  |  | $\mathrm{fiN}^{\mathrm{N}}=70 \mathrm{MHz}$ |  | -86 | -73 |  |
|  |  | $\mathrm{fiN}^{\text {I }}$ = 175 MHz |  | -82 |  |  |
| Third Harmonic | HD3 | $\mathrm{fin}^{\mathrm{N}}=3 \mathrm{MHz}$ |  | -86 |  | dBc |
|  |  | $\mathrm{fIN}=70 \mathrm{MHz}$ |  | -86 | -74 |  |
|  |  | $\mathrm{f} / \mathrm{N}=175 \mathrm{MHz}$ |  | -82 |  |  |
| Total Harmonic Distortion | THD | $\mathrm{fin}=3 \mathrm{MHz}$ |  | -80 |  | dBc |
|  |  | $\mathrm{f} / \mathrm{N}=70 \mathrm{MHz}$ |  | -79 | -71.8 |  |
|  |  | $\mathrm{fiN}^{\mathrm{N}}=175 \mathrm{MHz}$ |  | -77 |  |  |
| Third-Order Intermodulation | IM3 | $\mathrm{fin}=70 \mathrm{MHz} \pm 1.5 \mathrm{MHz},-7 \mathrm{dBFS}$ |  | -90 |  | dBc |
|  |  | $\mathrm{fiN}^{\mathrm{I}}=175 \mathrm{MHz} \pm 2.5 \mathrm{MHz},-7 \mathrm{dBFS}$ |  | -80 |  |  |
| Full-Power Bandwidth | FPBW |  |  | 850 |  | MHz |
| Aperture Delay | tad |  |  | 850 |  | ps |
| Aperture Jitter | taj |  |  | 0.3 |  | psRMS |
| Overdrive Recovery Time |  | $\pm 10 \%$ beyond full scale |  | 1 |  | Cycles |

## Dual-Channel, 10-Bit, 65Msps ADC

## ELECTRICAL CHARACTERISTICS (continued)

$\left(V_{\text {AVDD }}=V_{\text {OVDD }}=1.8 \mathrm{~V}\right.$, internal reference, differential clock, $\mathrm{V}_{C L K}=1.5 \mathrm{~V}$ P-P, $\mathrm{fCLK}=65 \mathrm{MHz}$, AIN $=-0.5 \mathrm{dBFS}$, data output termination $=50 \Omega, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INTERCHANNEL CHARACTERISTICS |  |  |  |  |  |  |
| Crosstalk |  | fina or finb $=70 \mathrm{MHz}$ at -1 dBFS |  | 95 |  | dBc |
|  |  | finA or finB $=175 \mathrm{MHz}$ at -1 dBFS |  | 85 |  |  |
| Gain Match |  | $\mathrm{f}_{\mathrm{IN}}=70 \mathrm{MHz}$ |  | $\pm 0.05$ |  | dB |
| Offset Match |  | $\mathrm{f} \mathrm{N}=70 \mathrm{MHz}$ |  | $\pm 0.1$ |  | \%FSR |
| Phase Match |  | $\mathrm{f} \mathrm{N}=70 \mathrm{MHz}$ |  | $\pm 0.5$ |  | Degrees |
| ANALOG OUTPUTS (CMA, CMB) |  |  |  |  |  |  |
| CMA, CMB Output Voltage | VCOM | Default programmable setting | 0.85 | 0.9 | 0.95 | V |
| INTERNAL REFERENCE |  |  |  |  |  |  |
| REFIO Output Voltage | VREFOUT |  | 1.23 | 1.25 | 1.27 | V |
| REFIO Temperature Coefficient | TCREF |  |  | < $\pm 60$ |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| EXTERNAL REFERENCE |  |  |  |  |  |  |
| REFIO Input-Voltage Range | $V_{\text {REFIN }}$ |  |  | $\begin{gathered} 1.25+5 / \\ -10 \% \end{gathered}$ |  | V |
| REFIO Input Resistance | Rrefin |  |  | $\begin{gathered} 10 \\ \pm 20 \% \end{gathered}$ |  | k $\Omega$ |
| CLOCK INPUTS (CLK+, CLK-)-DIFFERENTIAL MODE |  |  |  |  |  |  |
| Differential Clock Input Voltage |  |  |  | 0.4 to 2.0 |  | VP-P |
| Differential Input Common-Mode Voltage |  | Self-biased |  | 1.2 |  | V |
|  |  | DC-coupled clock signal |  | 1.0 to 1.4 |  |  |
| Input Resistance | RCLK | Differential, default |  | 10 |  | $\mathrm{k} \Omega$ |
|  |  | Differential, internal termination selected |  | 100 |  | $\Omega$ |
|  |  | Common mode |  | 9 |  | k $\Omega$ |
| Input Capacitance | CCLK | To ground, each input |  | 3 |  | pF |
| CLOCK INPUTS (CLK+, CLK-)-SINGLE-ENDED MODE (VCLK-<0.1V) |  |  |  |  |  |  |
| Single-Ended Mode Selection Threshold (VCLK-) |  |  |  |  | 0.1 | V |
| Allowable Logic Swing (VCLK+) |  |  |  | $0-V_{\text {AVDD }}$ |  | V |
| Single-Ended Clock Input High Threshold (VCLK ) |  |  | 1.5 |  |  | V |
| Single-Ended Clock Input Low Threshold (VCLK+) |  |  |  |  | 0.3 | V |
| Input Leakage (CLK + ) |  | $\mathrm{V}_{\text {CLK }+}=\mathrm{V}_{\text {AVDD }}=1.8 \mathrm{~V}$ or 3.3 V |  |  | +0.5 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {CLK }+}=0 \mathrm{~V}$ | -0.5 |  |  |  |
| Input Leakage (CLK-) |  | $\mathrm{V}_{\text {CLK }}$ = $=0 \mathrm{~V}$ | -150 |  | -50 | $\mu \mathrm{A}$ |
| Input Capacitance (CLK+) |  |  |  | 3 |  | pF |

## Dual-Channel, 10-Bit, 65Msps ADC

## ELECTRICAL CHARACTERISTICS (continued)

$\left(V_{\text {AVDD }}=\right.$ VOVDD $=1.8 \mathrm{~V}$, internal reference, differential clock, $\mathrm{V}_{\text {CLK }}=1.5 \mathrm{~V}_{\mathrm{P}-\mathrm{P}, \text {, fCLK }}=65 \mathrm{MHz}$, AIN $=-0.5 \mathrm{dBFS}$, data output termination $=50 \Omega, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CLOCK INPUT (SYNC) |  |  |  |  |  |  |
| Allowable Logic Swing |  |  | $0-V_{\text {AVDD }}$ |  |  | V |
| Sync Clock Input High Threshold |  |  | 1.5 |  |  | V |
| Sync Clock Input Low Threshold |  |  | 0.3 |  |  | V |
| Input Leakage |  | $\mathrm{V}_{\text {SYNC }}=\mathrm{V}_{\text {AVDD }}=1.8 \mathrm{~V}$ or 3.3V | +0.5 |  |  | $\mu \mathrm{A}$ |
|  |  | $V_{\text {SYNC }}=0 \mathrm{~V}$ | -0.5 |  |  |  |
| Input Capacitance |  |  | 4.5 |  |  | pF |
| DIGITAL INPUTS (SHDN, $\overline{\mathbf{C S}}$ ) |  |  |  |  |  |  |
| Allowable Logic Swing |  |  | $0-V_{\text {AVDD }}$ |  |  | V |
| Input High Threshold |  |  | 1.5 |  |  | V |
| Input Low Threshold |  |  | 0.3 |  |  | V |
| Input Leakage |  | $\mathrm{V}_{\text {SHDN }} / \mathrm{V}_{\text {SPEN }}=\mathrm{V}_{\text {AVDD }}=1.8 \mathrm{~V}$ or 3.3 V | -0.5 |  |  | $\mu \mathrm{A}$ |
|  |  | $V_{\text {SHDN }} / V_{\text {SPEN }}=0 \mathrm{~V}$ |  |  |  |  |
| Input Capacitance | CDIN |  |  | 3 |  | pF |

SERIAL-PORT INPUTS (SCLK, SDIN, $\overline{\mathbf{C S}}$, where $\overline{\text { SPEN }}=0 \mathrm{~V}$ )-SERIAL-PORT CONTROL MODE

| Allowable Logic Swing |  |  | $0-V_{\text {AVDD }}$ | V |
| :---: | :---: | :---: | :---: | :---: |
| Input High Threshold |  |  | 1.5 | V |
| Input Low Threshold |  |  | 0.3 | V |
| Input Leakage |  | $V_{\text {SCLK }} / V_{\text {SDIN }} / V_{\text {CS }}=\mathrm{V}_{\text {AVDD }}=1.8 \mathrm{~V}$ or 3.3V | +0.5 | $\mu \mathrm{A}$ |
|  |  | $V_{\text {SCLK }} / V_{\text {SDIN }} / V_{\text {CS }}=0 \mathrm{~V}$ | -0.5 |  |
| Input Capacitance | CDIN |  | 3 | pF |

SERIAL-PORT INPUTS (SCLK, SDIN, $\overline{\mathbf{C S}}$, where $\overline{\text { SPEN }}=$ V $_{\text {AVDD }}$ )—PARALLEL CONTROL MODE (Figure 5)

| Input Pullup Current |  | $V_{\text {SCLK }} / V_{\text {SDIN }} / V_{\text {CS }}=\mathrm{V}_{\text {AVDD }}=1.8 \mathrm{~V}$ | 7 | 12 | 17 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{V}_{\text {SCLK }} / \mathrm{V}_{\text {SDIN }} / \mathrm{V}_{\text {CS }}=\mathrm{V}_{\text {AVDD }}=3.3 \mathrm{~V}$ | 16 | 21 | 26 |  |
| Input Pulldown Current |  | $V_{S C L K} / V_{\text {SDIN }} / \mathrm{V}_{\text {CS }}=0 \mathrm{~V}, \mathrm{~V}_{\text {AVDD }}=1.8 \mathrm{~V}$ | -65 | -50 | -35 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {SCLK }} / \mathrm{V}_{\text {SDIN }} / \mathrm{V}_{\text {CS }}=0 \mathrm{~V}, \mathrm{~V}_{\text {AVDD }}=3.3 \mathrm{~V}$ | -105 | -90 | -75 |  |
| Open-Circuit Voltage | Voc | $\mathrm{V}_{\text {AVDD }}=1.8 \mathrm{~V}$ | 1.35 | 1.45 | 1.55 | V |
|  |  | $\mathrm{V}_{\text {AVDD }}=3.3 \mathrm{~V}$ | 2.58 | 2.68 | 2.78 |  |

DIGITAL OUTPUTS (75 , D0-D9 (A and B Channel), DCLKA, DCLKB, DORA, DORB)

| Output-Voltage Low | VOL | ISINK $=200 \mu \mathrm{~A}$ | 0.2 | V |  |
| :--- | :---: | :--- | :--- | :---: | :---: |
| Output-Voltage High | VOH | ISOURCE $=200 \mu \mathrm{~A}$ | VOVDD <br> -0.2 | V |  |
| Three-State Leakage Current |  | VOVDD applied |  | +0.5 | $\mu \mathrm{~A}$ |
|  |  | GND applied | -0.5 |  |  |

## Dual-Channel, 10-Bit, 65Msps ADC

## ELECTRICAL CHARACTERISTICS (continued)

$\left(V_{\text {AVDD }}=\right.$ VOVDD $=1.8 \mathrm{~V}$, internal reference, differential clock, $\mathrm{V}_{\text {CLK }}=1.5 \mathrm{~V}_{\mathrm{P}-\mathrm{P}, \text {, fCLK }}=65 \mathrm{MHz}$, AIN $=-0.5 \mathrm{dBFS}$, data output termination $=50 \Omega, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER-MANAGEMENT CHARACTERISTICS |  |  |  |  |  |  |
| Wake-Up Time from Shutdown | twake | Internal reference, CREFIO $=0.1 \mu \mathrm{~F}(10 \tau)$ |  | 5 |  | ms |
| Wake-Up Time from Standby | twake | Internal reference |  | 15 |  | $\mu \mathrm{s}$ |
| SERIAL-PORT INTERFACE TIMING (Note 2) (Figure 7) |  |  |  |  |  |  |
| SCLK Period | tsclk |  | 50 |  |  | ns |
| SCLK to $\overline{C S}$ Setup Time | tcss |  | 10 |  |  | ns |
| SCLK to $\overline{\mathrm{CS}}$ Hold Time | tcSH |  | 10 |  |  | ns |
| SDIN to SCLK Setup Time | tSDS | Serial-data write | 10 |  |  | ns |
| SDIN to SCLK Hold Time | tSDH | Serial-data write | 0 |  |  | ns |
| SCLK to SDIN Output Data Delay | tSDD | Serial-data read |  |  | 10 | ns |

TIMING CHARACTERISTICS—DUAL BUS PARALLEL MODE (Figure 9) (Default Timing, see Table 5)

| Clock Pulse-Width High | tch |  | 7.69 |  |  | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock Pulse-Width Low | tCL |  | 7.69 |  |  | ns |
| Clock Duty Cycle | tCH/tCLK |  | 30 to 70 |  |  | \% |
| Data Delay After Rising Edge of CLK+ | tDD | $\mathrm{CL}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}$ OVDD $=1.8 \mathrm{~V}$ ( Note 2) | 3.4 | 5.3 | 7.1 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\text {OVDD }}=3.3 \mathrm{~V}$ |  | 4.1 |  |  |
| Data to DCLK Setup Time | tSETUP | $C_{L}=10 \mathrm{pF}, \mathrm{V}$ OVDD $=1.8 \mathrm{~V}$ (Note 2) | 12.8 | 13.4 |  | ns |
| Data to DCLK Hold Time | thold | $C \mathrm{~L}=10 \mathrm{pF}, \mathrm{V}$ OVDD $=1.8 \mathrm{~V}$ ( Note 2) | 1.4 | 2.0 |  | ns |

TIMING CHARACTERISTICS—MULTIPLEXED BUS PARALLEL MODE (Figure 10) (Default Timing, see Table 5)

| Clock Pulse-Width High | tch |  | 7.69 |  |  | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock Pulse-Width Low | tCL |  | 7.69 |  |  | ns |
| Clock Duty Cycle | tCH/tCLK |  | 30 to 70 |  |  | \% |
| Data Delay After Rising Edge of CLK+ | tDD | $C_{L}=10 \mathrm{pF}, \mathrm{V}$ OVDD $=1.8 \mathrm{~V}$ ( Note 2) | 3.3 | 5.2 | 7.0 | ns |
|  |  | $C_{L}=10 \mathrm{pF}, \mathrm{V}$ OVdd $=3.3 \mathrm{~V}$ | 4.0 |  |  |  |
| Data to DCLK Setup Time | tsetup | $C \mathrm{~L}=10 \mathrm{pF}, \mathrm{V}$ OVDD $=1.8 \mathrm{~V}$ (Note 2) | 5.0 | 5.9 |  | ns |
| Data to DCLK Hold Time | thold | $C \mathrm{~L}=10 \mathrm{pF}, \mathrm{V}$ OVDD $=1.8 \mathrm{~V}$ ( Note 2) | 1.2 | 1.8 |  | ns |
| DCLK Duty Cycle | tDCh/tCLK | $C_{L}=10 \mathrm{pF}, \mathrm{V}$ OVDD $=1.8 \mathrm{~V}$ ( Note 2) | 44 | 50 | 56 | \% |
| MUX Data Duty Cycle | tCHA/tCLK | $\mathrm{CL}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}$ OVDD $=1.8 \mathrm{~V}$ ( Note 2) | 44 | 50 | 56 | \% |

TIMING CHARACTERISTICS-SYNCHRONIZATION (Figure 12)

| Setup Time for Valid Clock Edge | tSUV | Edge mode (Note 2) | 0.7 | ns |
| :--- | :---: | :--- | :--- | :---: |
| Hold-Off Time for Invalid Clock <br> Edge | tSDH | Edge mode (Note 2) | 0.5 | ns |
| Minimum Synchronization Pulse <br> Width |  | Relative to input clock period |  | Cycles |

## Dual-Channel, 10-Bit, 65Msps ADC

## ELECTRICAL CHARACTERISTICS (continued)

$\left(V_{\text {AVDD }}=\right.$ VOVDD $=1.8 \mathrm{~V}$, internal reference, differential clock, $\mathrm{V}_{\text {CLK }}=1.5 \mathrm{~V}_{\mathrm{P}-\mathrm{P}, \text {, fCLK }}=65 \mathrm{MHz}$, AIN $=-0.5 \mathrm{dBFS}$, data output termination $=50 \Omega, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER REQUIREMENTS |  |  |  |  |  |  |
| Analog Supply Voltage | VAVDD | Low-level V ${ }_{\text {AVDD }}$ | 1.7 |  | 1.9 | V |
|  |  | High-level VAVDD (regulator mode, invoked automatically) | 2.3 |  | 3.5 |  |
| Digital Output Supply Voltage | Vovid |  | 1.7 |  | 3.5 | V |
| Analog Supply Current | IAVDD | Dual channel |  | 47 | 55 | mA |
|  |  | Single channel active |  | 28 |  |  |
|  |  | Standby mode |  | 8.5 | 12 |  |
|  |  | Power-down mode |  | 0.65 | 0.9 |  |
|  |  | Power-down mode, V ${ }_{\text {AVDD }}=3.3 \mathrm{~V}$ |  | 1.6 |  |  |
| Analog Power Dissipation | PdA | Dual channel |  | 85 | 99 | mW |
|  |  | Dual channel, $\mathrm{V}_{\text {AVDD }}=3.3 \mathrm{~V}$ |  | 155 |  |  |
|  |  | Single channel active |  | 50 |  |  |
|  |  | Standby mode |  | 15 | 22 |  |
|  |  | Power-down mode |  | 1.2 | 1.6 |  |
|  |  | Power-down mode, $\mathrm{V}_{\text {AVDD }}=3.3 \mathrm{~V}$ |  | 2.9 |  |  |
| Digital Output Supply Current | IovDD | Dual-channel mode, $C_{L}=10 \mathrm{pF}$ |  | 13 |  | mA |
|  |  | Power-down mode |  | $<0.1$ |  |  |

Note 1: Specifications $\geq+25^{\circ} \mathrm{C}$ guaranteed by production test, specifications $<+25^{\circ} \mathrm{C}$ guaranteed by design and characterization.
Note 2: Guaranteed by design and characterization.

## Dual-Channel, 10-Bit, 65Msps ADC

Typical Operating Characteristics
$\left(V_{A V D D}=V_{O V D D}=1.8 \mathrm{~V}\right.$, internal reference, differential clock, $\mathrm{V}_{C L K}=1.5 \mathrm{~V} P-\mathrm{P}, \mathrm{f}_{C L K}=65 \mathrm{MHz}, \mathrm{A}_{I N}=-0.5 \mathrm{dBFS}$, data output termination
$=50 \Omega, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.) $=50 \Omega, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)



INTEGRAL NONLINEARITY vs. DIGITAL OUTPUT CODE




DIFFERENTIAL NONLINEARITY
vs. DIGITAL OUTPUT CODE


70MHz INPUT FFT PLOT



PERFORMANCE vs. INPUT FREQUENCY

$\qquad$

## Dual-Channel, 10-Bit, 65Msps ADC

Typical Operating Characteristics (continued)
$\left(V_{\text {AVDD }}=V_{O V D D}=1.8 \mathrm{~V}\right.$, internal reference, differential clock, $\mathrm{V}_{\mathrm{CLK}}=1.5 \mathrm{~V}$ P-P, f CLK $=65 \mathrm{MHz}, \mathrm{A}_{\mathrm{IN}}=-0.5 \mathrm{dBFS}$, data output termination $=50 \Omega, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


## Dual-Channel, 10-Bit, 65Msps ADC

$\left(\mathrm{V}_{\text {AVDD }}=\mathrm{V}_{\text {OVDD }}=1.8 \mathrm{~V}\right.$, internal reference, differential clock, $\mathrm{V}_{\mathrm{CLK}}=1.5 \mathrm{~V}$ P-P, $\mathrm{f}_{\mathrm{CLK}}=65 \mathrm{MHz}, \mathrm{A}_{\mathrm{IN}}=-0.5 \mathrm{dBFS}$, data output termination $=50 \Omega, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)

ANALOG SUPPLY CURRENT
vs. SUPPLY VOLTAGE


DIGITAL SUPPLY CURRENT
vs. TEMPERATURE


PERFORMANCE
vs. CLOCK DUTY CYCLE


DIGITAL SUPPLY CURRENT
vs. SAMPLING FREQUENCY


DIGITAL SUPPLY CURRENT
vs. SUPPLY VOLTAGE


PERFORMANCE vs. TEMPERATURE


DIGITAL SUPPLY CURRENT
vs. SAMPLING FREQUENCY


DIGITAL SUPPLY CURRENT
vs. SUPPLY VOLTAGE


GAIN ERROR vs. TEMPERATURE


## Dual-Channel, 10-Bit, 65Msps ADC

Typical Operating Characteristics (continued)
$\left(V_{\text {AVDD }}=V_{O V D D}=1.8 \mathrm{~V}\right.$, internal reference, differential clock, $\mathrm{V}_{\mathrm{CLK}}=1.5 \mathrm{~V}_{\mathrm{P}-\mathrm{P},} \mathrm{f}$ CLK $=65 \mathrm{MHz}$, AIN $=-0.5 \mathrm{dBFS}$, data output termination $=50 \Omega, T_{A}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


GAIN ERROR vs. SUPPLY VOLTAGE


## Dual-Channel, 10-Bit, 65Msps ADC

Pin Description

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 1, 12, 13, 48 | AVDD | Analog Supply Voltage. Bypass each AVDD input pair (1,48) and (12, 13) to GND with 0.1 1 F. |
| 2 | CMA | Channel A Common-Mode Input-Voltage Reference |
| 3 | INA+ | Channel A Positive Analog Input |
| 4 | INA- | Channel A Negative Analog Input |
| 5 | SPEN | Active-Low SPI Enable. Drive high to enable parallel programming mode. |
| 6 | REFIO | Reference Input/Output. To use internal reference, bypass to GND with a $>0.1 \mu \mathrm{~F}$ capacitor. See the Reference Input/Output (REFIO) section for external reference adjustment. |
| 7 | SHDN | Active-High Power-Down. If $\overline{\text { SPEN }}$ is high (parallel programming mode), a register reset is initiated on the falling edge of SHDN. |
| 8 | I.C. | Internally Connected. Leave unconnected. |
| 9 | INB+ | Channel B Positive Analog Input |
| 10 | INB- | Channel B Negative Analog Input |
| 11 | CMB | Channel B Common-Mode Input-Voltage Reference |
| 14 | SYNC | Clock-Divider Mode Synchronization Input |
| 15 | CLK+ | Clock Positive Input |
| 16 | CLK- | Clock Negative Input. If CLK- is connected to ground, CLK+ is a single-ended logic-level clock input. Otherwise, CLK+/CLK- are self-biased differential clock inputs. |
| 17, 18 | GND | Ground. Connect all ground inputs and EP (exposed pad) together. |
| 19 | DORB | Channel B Data Over Range |
| 20 | DCLKB | Channel B Data Clock |
| 21 | D0B | Channel B Three-State Digital Output, Bit 0 (LSB) |
| 22 | D1B | Channel B Three-State Digital Output, Bit 1 |
| 23 | D2B | Channel B Three-State Digital Output, Bit 2 |
| 24 | D3B | Channel B Three-State Digital Output, Bit 3 |
| 25, 36 | OVDD | Digital Supply Voltage. Bypass each OVDD input to GND with $0.1 \mu \mathrm{~F}$ capacitor. |
| 26 | D4B | Channel B Three-State Digital Output, Bit 4 |
| 27 | D5B | Channel B Three-State Digital Output, Bit 5 |
| 28 | D6B | Channel B Three-State Digital Output, Bit 6 |
| 29 | D7B | Channel B Three-State Digital Output, Bit 7 |
| 30 | D8B | Channel B Three-State Digital Output, Bit 8 |
| 31 | D9B | Channel B Three-State Digital Output, Bit 9 (MSB) |
| 32 | DOA | Channel A Three-State Digital Output, Bit 0 (LSB) |
| 33 | D1A | Channel A Three-State Digital Output, Bit 1 |
| 34 | D2A | Channel A Three-State Digital Output, Bit 2 |
| 35 | D3A | Channel A Three-State Digital Output, Bit 3 |
| 37 | D4A | Channel A Three-State Digital Output, Bit 4 |
| 38 | D5A | Channel A Three-State Digital Output, Bit 5 |
| 39 | D6A | Channel A Three-State Digital Output, Bit 6 |

# Dual-Channel, 10-Bit, 65Msps ADC 

Pin Description (continued)

| PIN | NAME |  |
| :---: | :---: | :--- |
| 40 | D7A | Channel A Three-State Digital Output, Bit 7 |
| 41 | D8A | Channel A Three-State Digital Output, Bit 8 |
| 42 | D9A | Channel A Three-State Digital Output, Bit 9 (MSB) |
| 43 | DORA | Channel A Data Over Range |
| 44 | DCLKA | Channel A Data Clock |
| 45 | SDIN/FORMAT | SPI Data Input/Format. Serial-data input when $\overline{\text { SPEN }}$ is low. Output data format when $\overline{\text { SPEN }}$ is high. |
| 46 | SCLK/DIV | Serial Clock/Clock Divider. Serial clock when $\overline{\text { SPEN }}$ is low. Clock divider when $\overline{\text { SPEN }}$ is high. |
| 47 | $\overline{\text { CS/OUTSEL }}$ | Serial-Port Select/Data Output Mode. Serial-port select when $\overline{\text { SPEN }}$ is low. Data output mode <br> selection when $\overline{\text { SPEN }}$ is high. |
| - | EP | Exposed Pad. Internally connected to GND. Connect to a large ground plane to maximize thermal <br> performance. |

## Detailed Description

The MAX19515 uses a 10-stage, fully differential, pipelined architecture (Figure 1) that allows for highspeed conversion while minimizing power consumption. Samples taken at the inputs move progressively through the pipeline stages every half clock cycle. From input to output the total latency is 9 clock cycles. Each pipeline converter stage converts its input voltage to a digital output code. At every stage, except the last, the error between the input voltage and the digital output code is multiplied and passed on to the next pipeline stage. Digital error correction compensates for ADC comparator offsets in each pipeline stage and ensures no missing codes. Figure 2 shows the MAX19515 functional diagram.

## Analog Inputs and Common-Mode Reference

Apply the analog input signal to the analog inputs (INA+/INA- or INB+/INB-), which are connected to the input sampling switch (Figure 3). When the input sampling switch is closed, the input signal is applied to the sampling capacitors through the input switch resistance. The input signal is sampled at the instant the input switch opens. The pipeline ADC processes the sampled voltage and the digital output result is available 9 clock cycles later. Before the input switch is closed to begin the next sampling cycle, the sampling capacitors are reset to the input common-mode potential.
Common-mode bias can be provided externally or internally through $2 \mathrm{k} \Omega$ resistors. In DC-coupled applications, the signal source provides the external bias and the bias current. In AC-coupled applications, the input


Figure 1. Pipeline Architecture-Stage Blocks
current is supplied by the common-mode input voltage. For example, the input current can be supplied through the center tap of a transformer secondary winding. Alternatively, program the appropriate internal register through the serial-port interface to supply the input DC current through internal $2 k \Omega$ resistors (Figure 3). When current through internal $2 \mathrm{k} \Omega$ resistors (Figure 3). When
the input current is supplied through the internal resistors, the input common-mode potential is reduced by the voltage drop across the resistors. The commonmode input reference voltage can be adjusted through programmable register settings from 0.45 V to 1.35 V in 0.15 V increments. The default setting is 0.90 V . Use this feature to provide a common-mode output reference to a DC-coupled driving circuit.

## Dual-Channel, 10-Bit, 65Msps ADC



Figure 2. Functional Diagram


Figure 3. Internal Track-and-Hold (T/H) Circuit

## Dual-Channel, 10-Bit, 65Msps ADC



Figure 4. Simplified Reference Schematic


Figure 5. Simplified Parallel-Interface Input Schematic

Table 1. Parallel-Interface Pin Functionality

| $\overline{\text { SPEN }}$ | SDIN/FORMAT | SCLK/DIV | $\overline{\mathbf{C S} / O U T S E L}$ | DESCRIPTION |
| :---: | :---: | :---: | :---: | :--- |
| 0 | SDIN | SCLK | $\overline{\text { CS }}$ | SPI interface active. Features are programmed through the <br> serial port (see the Serial Programming Interface section). |
| 1 | 0 | X | X | Two's complement |
| 1 | AVDD | X | X | Offset binary |
| 1 | Unconnected | X | X | Gray code |
| 1 | X | 0 | X | Clock divide-by-1 |
| 1 | $X$ | AVDD | X | Clock divide-by-2 |
| 1 | $X$ | Unconnected | X | Clock divide-by-4 |
| 1 | $X$ | $X$ | 0 | CMOS (dual bus) |
| 1 | $X$ | $X$ | AVDD | MUX CMOS (channel A data bus) |
| 1 | $X$ | $X$ | Unconnected | MUX CMOS (channel B data bus) |

$X=$ Don't care.

## Reference Input/Output (REFIO)

REFIO adjusts the reference potential, which, in turn, adjusts the full-scale range of the ADC. Figure 4 shows a simplified schematic of the reference system. An internal bandgap voltage generator provides an internal reference voltage. The bandgap potential is buffered and applied to REFIO through a $10 \mathrm{k} \Omega$ resistor. Bypass REFIO with a $0.1 \mu \mathrm{~F}$ capacitor to GND. The bandgap voltage is applied to a scaling and level-shift circuit, which creates internal reference potentials that establish the full-scale range of the ADC. Apply an external voltage on REFIO to trim the ADC full scale. The allowable adjustment range is $+5 /-15 \%$. The REFIO-to-ADC gain transfer function is:

$$
\mathrm{V}_{\mathrm{FS}}=1.5 \times\left[\mathrm{V}_{\mathrm{REFI}} / 1.25\right] \text { Volts }
$$

## Programming and Interface

There are two ways to control the MAX19515 operating modes. Full feature selection is available using the SPI interface, while the parallel interface offers a limited set of commonly used features. The programming mode is selected using the $\overline{\text { SPEN }}$ input. Drive $\overline{\text { SPEN }}$ low for SPI interface; drive $\overline{\text { SPEN }}$ high for parallel interface.

## Parallel Interface

The parallel interface offers a pin-programmable interface with a limited feature set. Connect SPEN to AVDD to enable the parallel interface. See Table 1 for pin functionality; see Figure 5 for a simplified parallel-interface input schematic.

## Dual-Channel, 10-Bit, 65Msps ADC



Figure 6. Serial-Interface Communication Cycle


Figure 7. Serial-Interface Timing Diagram

## Serial Programming Interface

A serial interface programs the MAX19515 control registers through the $\overline{C S}, ~ S D I N$, and SCLK inputs. Serial data is shifted into SDIN on the rising edge of SCLK when $\overline{C S}$ is low. The MAX19515 ignores the data presented at SDIN and SCLK when $\overline{C S}$ is high. CS must transition high after each read/write operation. SDIN also serves as the serial-data output for reading control registers. The serial interface supports two-byte transfer in a communication cycle. The first byte is a control byte, containing the address and read/write instruction, written to the MAX19515. The second byte is a data byte and can be written to or read from the MAX19515.
Figure 6 shows a serial-interface communication cycle. The first SDIN bit clocked in establishes the communi-
cation cycle as either a write or read transaction (0 for write operation and 1 for read operation). The following 7 bits specify the address of the register to be written or read. The final 8 SDIN bits are the register data. All address and data bits are clocked in or out MSB first. During a read operation, the MAX19515 serial port drives read data (D7) into SDIN after the falling edge of SCLK following the 8th rising edge of SCLK. Since the minimum hold time on SDIN input is zero, the master can stop driving SDIN any time after the 8th rising edge of SCLK. Subsequent data bits are driven into SDIN on the falling edge of SCLK. Output data in a read operation is latched on the rising edge of SCLK. Figure 7 shows the detailed serial-interface timing diagram.

## Dual-Channel, 10-Bit, 65Msps ADC

Register address OAh is a special-function register. Writing data 5Ah to register OAh initiates a register reset. When this operation is executed, all control regis-
Table 2. Register OAh Status Byte

| BIT NO. | VALUE |  |
| :---: | :---: | :--- |
| 7 | 0 | Reserved |
| 6 | 0 | Reserved |
| 5 | 0 or 1 | 1 = ROM read in progress |
| 4 | 0 or 1 | 1 = ROM read completed and register data is valid (checksum is OK) |
| 3 | 0 | Reserved |
| 2 | 1 | Reserved |
| 1 | 0 or 1 | Reserved |
| 0 | 0 or 1 | 1 = Duty-cycle equalizer DLL is locked |

User-Programmable Registers
Table 3. User-Programmable Registers

| ADDRESS | POR DEFAULT |  |
| :---: | :---: | :--- |
| 00 h | 00000011 | Fower management |
| 01 h | 00000000 | Output format |
| 02 h | 00000000 | Digital output power management |
| 03 h | 10000000 | Data/DCLK timing |
| 04 h | 00000000 | CHA data output termination control |
| 05 h | 00000000 | CHB data output termination control |
| 06 h | 00000000 | Clock divide/data format/test pattern |
| 07 h | Reserved | Reserved-do not use |
| 08 h | 00000000 | Common mode |
| 0 h | - | Software reset |

## Power Management (00h)

| BIT $\mathbf{7}$ | BIT $\mathbf{6}$ | BIT 5 | BIT 4 | BIT 3 | BIT $\mathbf{2}$ | BIT $\mathbf{1}$ | BIT $\mathbf{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $H P S \_S H D N 1$ | STBY_SHDN1 | CHB_ON_SHDN1 | CHA_ON_SHDN1 | HPS_SHDNO | STBY_SHDNO | CHB_ON_SHDNO | CHA_ON_SHDN0 |

The SHDN input (pin 7) toggles between any two power-management states. The Power Management register defines each power-management state. In the
ters are reset to default values. A read operation of register OAh returns a status byte with information described in Table 2.

## Dual-Channel, 10-Bit, 65Msps ADC

In addition to power management, the HPS_SHDN1 and HPS_SHDNO activate an A+B adder mode. In this mode, the results from both channels are averaged.

The MUX_CH bit selects which bus the $(\mathrm{A}+\mathrm{B}) / 2$ data is presented.

## Control Bits:

| HPS_SHDN0 | STBY_SHDN0 | CHA_ON_SHDNO | CHB_ON_SHDNO | SHDN INPUT = 0* |
| :---: | :---: | :---: | :---: | :---: |
| HPS_SHDN1 | STBY_SHDN1 | CHA_ON_SHDN1 | CHB_ON_SHDN1 | SHDN INPUT = 1** |
| X | 0 | 0 | 0 | Complete power-down |
| 0 | 0 | 0 | 1 | Channel B active, channel A full power-down |
| 0 | 0 | 1 | 0 | Channel A active, channel B full power-down |
| 0 | X | 1 | 1 | Channels A and B active |
| 0 | 1 | 0 | 0 | Channels $A$ and $B$ in standby mode |
| 0 | 1 | 0 | 1 | Channel B active, channel A standby |
| 0 | 1 | 1 | 0 | Channel A active, channel B standby |
| 1 | 1 | 0 | 0 | Channels A and B in standby mode |
| 1 | X | X | 1 | Channels $A$ and $B$ active, output is averaged |
| 1 | X | 1 | X | Channels $A$ and $B$ active, output is averaged |

*HPS_SHDNO, STBY_SHDNO, CHA_ON_SHDNO, and CHB_ON_SHDNO are active when SHDN $=0$.
**HPS_SHDN1, STBY_SHDN1, CHA_ON_SHDN1, and CHB_ON_SHDN1 are active when SHDN $=1$.
$X=$ Don't care.
Note: When HPS_SHDN = 1 (A+B adder mode), CHA_ON_SHDN_ and CHB_ON_SHDN_ must BOTH equal 0 for power-down or standby.

## Output Format (01h)

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | BIT_ORDER_B | BIT_ORDER_A | MUX_CH | MUX | 0 |

Bit 7, 6, 5 Set to 0 for proper operation
Bit 4 BIT_ORDER_B: Reverse CHB output bit order
$0=$ Defined data bus pin order (default)
1 = Reverse data bus pin order
Bit 3 BIT_ORDER_A: Reverse CHA output bit order
$0=$ Defined data bus pin order (default)
1 = Reverse data bus pin order
Bit 2
MUX_CH: Multiplexed data bus selection
$0=$ Multiplexed data output on CHA (CHA data presented first, followed by CHB data) (default)
1 = Multiplexed data output on CHB (CHB data presented first, followed by CHA data)
Bit 1 MUX: Digital output mode
$0=$ Dual data bus output mode (default)
1 = Single multiplexed data bus output mode MUX_CH selects the output bus
Bit $0 \quad$ Set to 0 for proper operation

## Dual-Channel, 10-Bit, 65Msps ADC

Digital Output Power Management (02h)

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $X$ | $X$ | $X$ | $X$ | PD_DOUT_1 | PD_DOUT_0 | DIS_DOR | DIS_DCLK |

Bit 7-4 Don't care
Bit 3, $2 \quad$ PD_DOUT_1, PD_DOUT_0: Power-down digital output state control
$00=$ Digital output three state (default)
01 = Digital output low
10 = Digital output three state
11 = Digital output high
Bit 1 DIS_DOR: DOR driver disable
$0=$ DOR active (default)
1 = DOR disabled (three state)
Bit $0 \quad$ DIS_DCLK: DCLK driver disable
0 = DCLK active (default)
1 = DCLK disabled (three state)

## Dual-Channel, 10-Bit, 65Msps ADC

## Data/DCLK Timing (03h)

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DA_BYPASS | DLY_HALF_T | DCLKTIME_2 | DCLKTIME_1 | DCLKTIME_0 | DTIME_2 | DTIME_1 | DTIME_0 |

Bit 7 DA_BYPASS: Data aligner bypass
0 = Nominal
1 = Bypasses data aligner delay line to minimize output data latency with respect to the input clock. Rising clock to data transition is approximately 6 ns with DTIME $=000 \mathrm{~b}$ settings (default)
Bit 6 DLY_HALF_T: Data and DCLK delayed by T/2
$0=$ Normal, no delay (default)
1 = Delays data and DCLK outputs by T/2
Disabled in MUX data bus mode
Bit 5, 4, 3 DCLKTIME_2, DCLKTIME_1, DCLKTIME_0: DCLK timing adjust (controls both channels)
$000=$ Nominal (default)
$001=+\mathrm{T} / 16$
$010=+2 \mathrm{~T} / 16$
$011=+3 T / 16$
$100=$ Reserved, do not use
$101=-1 T / 16$
$110=-2 T / 16$
$111=-3 T / 16$
Bit 2, 1, 0 DTIME_2, DTIME_1, DTIME_0: Data timing adjust (controls both channels)
$000=$ Nominal (default)
$001=+\mathrm{T} / 16$
$010=+2 \mathrm{~T} / 16$
$011=+3 T / 16$
$100=$ Reserved, do not use
$101=-1 \mathrm{~T} / 16$
$110=-2 T / 16$
$111=-3 T / 16$
$\qquad$

## Dual-Channel, 10-Bit, 65Msps ADC

## CHA Data Output Termination Control (04h)

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X | X | CT_DCLK_2_A | CT_DCLK_1_A | CT_DCLK_0_A | CT_DATA_2_A | CT_DATA_1_A | CT_DATA_0_A |

Bit 7, 6 Don't care
Bit 5, 4, 3 CT_DCLK_2_A, CT_DCLK_1_A, CT_DCLK_0_A: CHA DCLK termination control
$000=50 \Omega$ (default)
$001=75 \Omega$
$010=100 \Omega$
$011=150 \Omega$
$1 x x=300 \Omega$
Bit 2, 1, 0 CT_DATA_2_A, CT_DATA_1_A, CT_DATA_0_A: CHA data output termination control
$000=50 \Omega$ (default)
$001=75 \Omega$
$010=100 \Omega$
$011=150 \Omega$
$1 x x=300 \Omega$

## CHB Data Output Termination Control (05h)

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $X$ | X | CT_DCLK_2_B | CT_DCLK_1_B | CT_DCLK_0_B | CT_DATA_2_B | CT_DATA_1_B | CT_DATA_0_B |

Bit 7, 6 Don't care
Bit 5, 4, 3 CT_DCLK_2_B, CT_DCLK_1_B, CT_DCLK_0_B: CHB DCLK termination control
$000=50 \Omega$ (default)
$001=75 \Omega$
$010=100 \Omega$
$011=150 \Omega$
$1 x x=300 \Omega$
Bit 2, 1, 0 CT_DATA_2_B, CT_DATA_1_B, CT_DATA_0_B: CHB data output termination control
$000=50 \Omega$ (default)
$001=75 \Omega$
$010=100 \Omega$
$011=150 \Omega$
$1 x x=300 \Omega$

## Dual-Channel, 10-Bit, 65Msps ADC

## Clock Divide/Data Format/Test Pattern (06h)

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TEST_PATTERN | TEST_DATA | FORMAT_1 | FORMAT_0 | TERM_100 | SYNC_MODE | DIV1 | DIV0 |

Bit 7 TEST_PATTERN: Test pattern selection
$0=$ Ramps from 0 to 1023 (offset binary) and repeats (subsequent formatting applied) (default)
$1=$ Data alternates between $D[9: 0]=0101010101, D O R=1$, and $D[9: 0]=1010101010$, DOR $=0$ on both channels
Bit 6 TEST_DATA: Data test mode
$0=$ Normal data output (default)
1 = Outputs test data pattern
Bit 5, 4 FORMAT_1, FORMAT_0: Data numerical format
$00=$ Two's complement (default)
01 = Offset binary
10 = Gray code
11 = Two's complement
Bit 3 TERM_100: Select $100 \Omega$ clock input termination
$0=$ No termination (default)
$1=100 \Omega$ termination across differential clock inputs
Bit $2 \quad$ SYNC_MODE: Divider synchronization mode select
0 = Slip mode (Figure 11) (default)
1 = Edge mode (Figure 12)
Bit 1, 0 DIV1, DIVO: Input clock-divider select
$00=$ No divider (default)
01 = Divide-by-2
$10=$ Divide-by-4
11 = No divider
Reserved (07h)—Do not write to this register

# Dual-Channel, 10-Bit, 65Msps ADC 

## Common Mode (08h)

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT $\mathbf{1}$ | BIT $\mathbf{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CMI_SELF_B | CMI_ADJ_2_B | CMI_ADJ_1_B | CMI_ADJ_0_B | CMI_SELF_A | CMI_ADJ_2_A | CMI_ADJ_1_A | CMI_ADJ_O_A |

Bit $7 \quad$ CMI_SELF_B: CHB connect input common-mode to analog inputs
0 = Internal common-mode voltage is NOT applied to inputs (default)
$1=$ Internal common-mode voltage applied to analog inputs through $2 \mathrm{k} \Omega$ resistors
Bit 6, 5, 4 CMI_ADJ_2_B, CMI_ADJ_1_B, CMI_ADJ_0_B: CHB input common-mode voltage adjustment
$000=0.900 \mathrm{~V}$ (default)
$001=1.050 \mathrm{~V}$
$010=1.200 \mathrm{~V}$
$011=1.350 \mathrm{~V}$
$100=0.900 \mathrm{~V}$
$101=0.750 \mathrm{~V}$
$110=0.600 \mathrm{~V}$
$111=0.450 \mathrm{~V}$
Bit 3 CMI_SELF_A: CHA connect input common-mode to analog inputs
0 = Internal common-mode voltage is NOT applied to inputs (default)
$1=$ Internal common-mode voltage applied to analog inputs through $2 \mathrm{k} \Omega$ resistors
Bit 2, 1, 0 CMI_ADJ_2_A, CMI_ADJ_1_A, CMI_ADJ_O_A: CHA input common-mode adjustment $000=0.900 \mathrm{~V}$ (default)
$001=1.050 \mathrm{~V}$
$010=1.200 \mathrm{~V}$
$011=1.350 \mathrm{~V}$
$100=0.900 \mathrm{~V}$
$101=0.750 \mathrm{~V}$
$110=0.600 \mathrm{~V}$
$111=0.450 \mathrm{~V}$

## Software Reset (0Ah)

Bit 7-0
SWRESET: Write 5Ah to initiate software reset

## Dual-Channel, 10-Bit, 65Msps ADC



Figure 8. Simplified Clock Input Schematic

Clock Inputs
The input clock interface provides for flexibility in the requirements of the clock driver. The MAX19515 accepts a fully differential clock or single-ended logiclevel clock. For differential clock operation, connect a differential clock to the CLK+ and CLK- inputs. In this mode, the input common mode is established internally to allow for AC-coupling. The differential clock signal can also be DC-coupled if the common mode is constrained to the specified 1 V to 1.4 V clock input com-mon-mode range. For single-ended operation, connect CLK- to GND and drive the CLK+ input with a logiclevel signal. When the CLK-input is grounded (or pulled below the threshold of the clock mode detection comparator) the differential-to-single-ended conversion stage is disabled and the logic-level inverter path is activated.

Clock Divider
The MAX19515 offers a clock-divider option. Enable clock division either by setting DIV0 and DIV1 through the serial interface; see the Clock Divide/Data


Figure 9. Dual-Bus Output Mode Timing

## Dual-Channel, 10-Bit, 65Msps ADC



Figure 10. Multiplexed Output Mode Timing
Format/Test Pattern register (06h) for clock-divider options, or in parallel programming configuration (SPEN $=1$ ) by using the DIV input.

## System Timing Requirements

Figures 9 and 10 depict the relationship between the clock input and output, analog input, sampling event, and data output. The MAX19515 samples on the rising edge of the sampling clock. Output data is valid on the next rising edge of DCLK after a nine-clock internal latency. For applications where the clock is divided, the sample clock is the divided internal clock derived from:
[(CLK+ - CLK-)/DIVIDER]

## Synchronization

When using the clock divider, the phase of the internal clock can be different than that of the FPGA, microcontroller, or other MAX19515s in the system. There are
two mechanisms to synchronize the internal clock: slip synchronization and edge synchronization. Select the synchronization mode using SYNC_MODE (bit 2) in the Clock Divide/Data Format/Test Pattern register (06h) and drive the SYNC input high to synchronize.
Slip Synchronization Mode, SYNC_MODE = 0 (default): On the third rising edge of the input clock (CLK) after the rising edge of SYNC (provided set-up and hold times are met), the divided output is forced to skip a state transition (Figure 11).
Edge Synchronization Mode, SYNC_MODE = 1: On the third rising edge of the input clock (CLK) after the rising edge of SYNC (provided set-up and hold times are met), the divided output is forced to state 0 . A divided clock rising edge occurs on the fourth (/2 mode) or fifth (/4 mode) rising edge of CLK, after a valid rising edge of SYNC (Figure 12).

## Dual-Channel, 10-Bit, 65Msps ADC

MAX19515


Figure 11. Slip Synchronization Mode
$\qquad$

## Dual-Channel, 10-Bit, 65Msps ADC



Figure 12. Edge Synchronization Mode

# Dual-Channel, 10-Bit, 65Msps ADC 

## Table 4. Data Timing Controls

| DATA TIMING CONTROL | DESCRIPTION |
| :---: | :--- |
| DA_BYPASS | Data aligner bypass. When this control is active (high), data and DCLK delay is reduced by <br> approximately 3.4ns (relative to DA_BYPASS = 0). |
| DLY_HALF_T | When this control is active, data output is delayed by half clock period (T/2). This control does not <br> delay data output if MUX mode is active. |
| DTIME<2:0> | Allows adjustment of data output delay in T/16 increments, where T is the sample clock period. |
| DCLKTIME<2:0> | Provides adjustment of DCLK delay in T/16 increments, where T is the sample clock period. When <br> DTIME and DCLKTIME are adjusted to the same setting, the rising edge of DCLK occurs T/8 prior <br> to data transitions. |

## Table 5. Data Timing Control Default Settings

| DATA TIMING <br> CONTROL | DEFAULT | DESCRIPTION |
| :---: | :---: | :--- |
| DA_BYPASS | 1 | Data aligner disabled |
| DLY_HALF_T | 0 | No delay |
| DTIME<2:0> | 000 | No delay |
| DCLKTIME<2:0> | 000 | No delay |

## Digital Outputs

The MAX19515 features a dual CMOS, multiplexable, reversible data bus. In parallel programming mode, configure the data outputs (D0_-D9_) for offset binary, two's complement, or gray code using the FORMAT input. Select multiplexed or dual-bus operation using the OUTSEL input. See the Output Format register (01h) for details on output formatting using the SPI interface. The SPI interface offers additional flexibility where D0_-D9_ are reversed, so the LSB appears at D9_ and the MSB at DO_. OVDD sets the output voltage; set OVDD between 1.8 V and 3.3 V . The digital outputs feature programmable output impedance from $50 \Omega$ to $300 \Omega$. Set the output impedance for each bus using the $\mathrm{CH}_{2}$ Data Output Termination Control registers ( 04 h and 05h).

## Programmable Data Timing

The MAX19515 provides programmable data timing control to allow for optimization of timing characteristics to meet the system timing requirements. The timing adjustment feature also allows for ADC performance improvements by shifting the data output transition away from the sampling instant. The data timing control signals are summarized in Table 4. The default settings for timing adjustment controls are given in Table 5. Many applications will not require adjustment from the default settings. The effects of the data timing adjustment settings are illustrated in Figures 13 and 14. The $\times$ axis is sampling rate and the $y$ axis is data delay in units of clock period.

The solid lines are the nominal data timing characteristics for the 14 available states of DTIME and DLY_HALF_T. The heavy line represents the nominal data timing characteristics for the default settings. Note that the default timing adjustment setting for the MAX19515 65Msps ADC results in an additional period of data latency.
Tables 6 and 7 show the recommended timing control settings versus sampling rate.
The nominal data timing characteristics versus sampling rate for these recommended timing adjustment settings are shown in Figures 15 and 16.
When DA_BYPASS = 1 , the DCLKTIME delay setting must be equal to or less than the DTIME delay setting, as shown in Table 8.

## Power Management

The SHDN input (pin 7) toggles between any two powermanagement states. The Power Management register (OOh) defines each power-management state. In default state, SHDN $=1$ shuts down the MAX19515 and SHDN $=0$ returns to full power. Use of the SHDN input is not required for power management. For either state of SHDN, complete power-management flexibility is provided, including individual ADC channel power-management control, through the Power Management register (OOh). The available reduced-power modes are shutdown and standby. In standby mode, the reference and duty-cycle equalizer circuits remain active for rapid wake-up time. In standby mode, the externally applied clock signal must remain active for the duty-cycle equalizer to remain locked. Typical wake-up time from standby mode is $15 \mu \mathrm{~s}$. In shutdown mode, all circuits are turned off except for the reference circuit required for the integrated self-sensing voltage regulator. If the regulator is active, there is additional supply current associated with the regulator circuit when the device is in shutdown. Typical wake-up time from shutdown mode is 5 ms , which is dominated by the RC time constant on REFIO.

## Dual-Channel, 10-Bit, 65Msps ADC



Figure 13. Default Data Timing (VOVDD $=1.8 \mathrm{~V}$ )


Figure 14. Default Data Timing $(V O V D D=3.3 \mathrm{~V})$


Figure 15. Recommended Data Timing (VOVDD $=1.8 \mathrm{~V}$ )


Figure 16. Recommended Data Timing (VOVDD $=3.3 \mathrm{~V}$ )

Table 6. Recommended Timing Adjustments ( $\mathrm{V}_{\text {ovdd }}=1.8 \mathrm{~V}$ )

| SAMPLING RATE (Msps) |  | Vovdd = 1.8V |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| FROM | TO | DA_BYPASS | DLY_HALF_T | DTIME<2:0> | DCLKTIME<2:0> |
| 30 | 56 | 1 | 0 | 000 | 000 |
| 56 | 65 | 1 | 0 | 101 | 101 |

## Dual-Channel, 10-Bit, 65Msps ADC

Table 7. Recommended Timing Adjustments (Vovdd $=3.3 \mathrm{~V}$ )

| SAMPLING RATE (Msps) |  | VovDd = 3.3V |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| FROM | TO | DA_BYPASS | DLY_HALF_T | DTIME<2:0> | DCLKTIME<2:0> |
| 30 | 65 | 1 | 0 | 000 | 000 |

Table 8. Allowed Settings of DCLKTIME and DTIME for DA_BYPASS = 1

| DTIME<2:0> | ALLOWED DCLKTIME<2:0> SETTINGS |
| :--- | :--- |
| $111(-3 T / 16)$ | $111(-3 T / 16)$ |
| $110(-2 T / 16)$ | $110(-2 T / 16) ; 111(-3 T / 16)$ |
| $101(-1 T / 16)$ | $101(-1 \mathrm{~T} / 16) ; 110(-2 \mathrm{~T} / 16) ; 111(-3 \mathrm{~T} / 16)$ |
| 000 (nominal) | 000 (nominal); $101(-1 \mathrm{~T} / 16) ; 110(-2 \mathrm{~T} / 16) ; 111(-3 \mathrm{~T} / 16)$ |
| $001(+1 \mathrm{~T} / 16)$ | $001(+1 \mathrm{~T} / 16) ; 000$ (nominal); $101(-1 \mathrm{~T} / 16) ; 110(-2 \mathrm{~T} / 16) ; 111(-3 \mathrm{~T} / 16)$ |
| $010(+2 \mathrm{~T} / 16)$ | $010(+2 \mathrm{~T} / 16) ; 001(+1 \mathrm{~T} / 16) ; 000$ (nominal); 101 (-1T/16); $110(-2 \mathrm{~T} / 16) ; 111(-3 \mathrm{~T} / 16)$ |
| $011(+3 \mathrm{~T} / 16)$ | $011(+3 \mathrm{~T} / 16) ; 010(+2 \mathrm{~T} / 16) ; 001(+1 \mathrm{~T} / 16) ; 000$ (nominal); $101(-1 \mathrm{~T} / 16) ; 110(-2 \mathrm{~T} / 16) ; 111(-3 \mathrm{~T} / 16)$ |

## Table 9. Reset Methods

| RESET MODE | DESCRIPTION |
| :--- | :--- |
| Power-On Reset | Upon power-up (AVDD supply voltage and clock signal applied), the POR (power-on-reset) circuit initiates a <br> register reset. |
| Software Reset | Write data 5Ah to address OAh to initiate register reset. |
| Hardware Reset | A register reset is initiated by the falling edge on the SHDN pin when $\overline{\text { SPEN }}$ is high. |

## Integrated Voltage Regulator

The MAX19515 includes an integrated self-sensing linear voltage regulator on the analog supply (AVDD). See Figure 17. When the applied voltage on AVDD is below 2 V , the voltage regulator is bypassed, and the core analog circuitry operates from the externally applied voltage. If the applied voltage on AVDD is higher than 2 V , the regulator bypass switches off, and voltage regulator mode is enabled. When in voltage regulation mode, the internal-core analog circuitry operates from a stable 1.8 V supply voltage provided by the regulator. The regulator provides an output voltage of 1.8 V over a 2.3 V to 3.5 V AVDD input-voltage range. Since the power-supply current is constant over this voltage range, analog power dissipation is proportional to the applied voltage.

Power-On and Reset
The user-programmable register default settings and other factory-programmed settings are stored in nonvolatile memory. Upon device power-up, these values are loaded into the control registers. This operation occurs after application of supply voltage to AVDD and application of an input clock signal. The register values are retained as long as AVDD is applied. While AVDD is applied, the registers can be reset, which will overwrite all user-programmed registers with the default values. This reset operation can be initiated by software command through the serial-port interface or by hardware control using the SPEN and SHDN inputs. The reset time is proportional to the ADC clock period and requires 130 $\mathrm{\mu s}$ at 65 Msps . Table 9 summarizes the reset methods.

## Dual-Channel, 10-Bit, 65Msps ADC



Figure 17. Integrated Voltage Regulator


Figure 18. Transformer-Coupled Input Drive for Input Frequencies Up to Nyquist

## Applications Information

## Analog Inputs

Transformer-Coupled Differential Analog Input
The MAX19515 provides better SFDR and THD with fully differential input signals than a single-ended input drive. In differential input mode, even-order harmonics are lower as both inputs are balanced, and each of the ADC inputs only require half the signal swing compared to single-ended input mode.
An RF transformer (Figure 18) provides an excellent solution for converting a single-ended signal to a fully differential signal. Connecting the center tap of the transformer to CM_ provides a common-mode voltage. The transformer shown has an impedance ratio of 1:1.4. Alternatively, a different step-up transformer can be selected to reduce the drive requirements. A reduced signal swing from the input driver can also improve the overall distortion. The configuration of Figure 18 is good for frequencies up to Nyquist (fCLK/2).


Figure 19. Transformer-Coupled Input Drive for Input Frequencies Beyond Nyquist

## Dual-Channel, 10-Bit, 65Msps ADC



Figure 20. Single-Ended, AC-Coupled Input Drive
The circuit of Figure 19 also converts a single-ended input signal to a fully differential signal. Figure 19 utilizes an additional transformer to improve the commonmode rejection allowing high-frequency signals beyond the Nyquist frequency. A set of $75 \Omega$ and $110 \Omega$ termination resistors provide an equivalent $50 \Omega$ termination to the signal source. The second set of termination resistors connect to CM_ providing the correct input com-mon-mode voltage.

## Single-Ended AC-Coupled Input Signal

Figure 20 shows a single-ended, AC-coupled input application. The MAX4108 provides high speed, high bandwidth, low noise, and low distortion to maintain the input signal integrity. Bias voltage is applied to the inputs through internal $2 k \Omega$ resistors. See Common Mode register 08h for further details.

DC-Coupled Input
The MAX19515's wide common-mode voltage range ( 0.4 V to 1.4 V ) allows DC-coupled signals. Ensure that the common-mode voltage remains between 0.4 V and 1.4 V .

Clock Input
Figure 21 shows a single-ended-to-differential clock input converting circuit.

## Grounding, Bypassing, and Board-Layout Considerations

The MAX19515 requires high-speed board-layout design techniques. Locate all bypass capacitors as close as possible to the device, preferably on the same side as the ADC, using surface-mount devices for minimum inductance. Bypass AVDD, OVDD, REFIO, CMA, and CMB with $0.1 \mu \mathrm{~F}$ ceramic capacitors to GND. Multilayer boards with ground and power planes pro-


Figure 21. Single-Ended-to-Differential Clock Input
duce the highest level of signal integrity. Route highspeed digital signal traces away from the sensitive analog traces of either channel. Make sure to isolate the analog input lines to each respective converter to minimize channel-to-channel crosstalk. Keep all signal lines short and free of $90^{\circ}$ turns.

## Definitions

Integral Nonlinearity (INL)
INL is the deviation of the measured transfer function from a best-fit straight line. Worst-case deviation is defined as INL.

## Differential Nonlinearity (DNL)

DNL is the difference between the measured transfer function step width and the ideal value of 1 LSB. A DNL error specification of less than 1 LSB guarantees no missing codes and a monotonic transfer function. DNL deviations are measured at each step of the transfer function and the worst-case deviation is defined as DNL.

## Offset Error

Offset error is a parameter that indicates how well the actual transfer function matches the ideal transfer function at midscale. Ideally, the midscale transition occurs at 0.5 LSB above midscale. The offset error is the amount of deviation between the measured midscale transition point and the ideal midscale transition point.

Gain Error
Gain error is a figure of merit that indicates how well the slope of the measured transfer function matches the slope of the ideal transfer function based on the specified full-scale input-voltage range. The gain error is defined as the relative error of the measured transfer function and is expressed as a percentage.

# Dual-Channel, 10-Bit, 65Msps ADC 

## Small-Signal Noise Floor (SSNF)

SSNF is the integrated noise and distortion power in the Nyquist band for small-signal inputs. The DC offset is excluded from this noise calculation. For this converter, a small signal is defined as a single tone with an amplitude less than -35 dBFS . This parameter captures the thermal and quantization noise characteristics of the converter and can be used to help calculate the overall noise figure of a receive channel. Refer to www.maxim-ic.com for application notes on Thermal + Quantization Noise Floor.

## Signal-to-Noise Ratio (SNR)

For a waveform perfectly reconstructed from digital samples, the theoretical maximum SNR is the ratio of the full-scale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum analog-to-digital noise is caused by quantization error only and results directly from the ADC's resoIution ( N bits):

$$
\mathrm{SNR}_{[\max ]}=6.02 \times \mathrm{N}+1.76
$$

In reality, there are other noise sources besides quantization noise (e.g., thermal noise, reference noise, clock jitter, etc.). SNR is computed by taking the ratio of the RMS signal to the RMS noise. RMS noise includes all spectral components to the Nyquist frequency excluding the fundamental, the first six harmonics (HD2-HD7), and the DC offset.

$$
\text { SNR }=20 \times \log \left(\frac{\text { SIGNAL }_{\mathrm{RMS}}}{\text { NOISE }_{\mathrm{RMS}}}\right)
$$

Signal-to-Noise and Distortion (SINAD) SINAD is computed by taking the ratio of the RMS signal to the RMS noise plus the RMS distortion. RMS noise includes all spectral components to the Nyquist frequency excluding the fundamental, the first six harmonics (HD2-HD7), and the DC offset. RMS distortion includes the first six harmonics (HD2-HD7).

$$
\text { SINAD }=20 \times \log \left(\frac{\text { SIGNAL }_{\text {RMS }}}{\sqrt{\text { NOISE }_{\text {RMS }}{ }^{2}+\text { DISTORTION }_{\text {RMS }}{ }^{2}}}\right)
$$

## Single-Tone Spurious-Free Dynamic Range

(SFDR1 and SFDR2)
SFDR is the ratio expressed in decibels of the RMS amplitude of the fundamental (maximum signal component) to the RMS amplitude of the next largest spurious component, excluding DC offset. SFDR1 reflects the spurious performance based on worst 2nd-order or 3rd-order harmonic distortion. SFDR2 is defined by the worst spurious component excluding 2nd- and 3rdorder harmonics and DC offset.

Total Harmonic Distortion (THD)
THD is the ratio of the RMS of the first six harmonics of the input signal to the fundamental itself. This is expressed as:

$$
T H D=20 \times \log \left(\frac{\sqrt{V_{2}^{2}+V_{3}^{2}+V_{4}^{2}+V_{5}^{2}+V_{6}^{2}+V_{7}^{2}}}{V_{1}}\right)
$$

where $\mathrm{V}_{1}$ is the fundamental amplitude and $\mathrm{V}_{2}-\mathrm{V}_{7}$ are the amplitudes of the 2nd-order through 7th-order harmonics (HD2-HD7).

## Third-Order Intermodulation (IM3)

IM3 is the total power of the third-order intermodulation products to the Nyquist frequency relative to the total input power of the two input tones fin1 and fin2. The individual input tone levels are at -7 dBFS . The thirdorder intermodulation products are: $2 \times \mathrm{fIN} 1-\mathrm{fin} 2,2 \times$ fin2 - fin1, $2 \times$ fin1 + fin2, $2 \times$ fin2 $+\mathrm{fin}_{\mathrm{I}}$.

## Aperture Delay

The input signal is sampled on the rising edge of the sampling clock. There is a small delay between the rising edge of the sampling clock and the actual sampling instant, which is defined as aperture delay (tAD).

## Aperture Jitter

Aperture jitter (tAJ) is defined as the sample-to-sample time variation in the aperture delay.

## Overdrive Recovery Time

Overdrive recovery time is the time required for the ADC to recover from an input transient that exceeds the full-scale limits. The specified overdrive recovery time is measured with an input transient that exceeds the fullscale limits by $\pm 10 \%$.

Chip Information
PROCESS: CMOS

## Dual-Channel, 10-Bit, 65Msps ADC

| TOP VIE |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |
| D4A | 37- |  | 124 | D3B |
| D5A | 38 |  | 123- | D2B |
| D6A | 39] |  | 122- | D1B |
| D7A | 40 |  | $\underline{21}$ | DOB |
| D8A | 41 |  | 120 | DCLKB |
| D9A | 42 | NISXI/VI | -19 | DORB |
| DORA | 43 | MAX19515 | [18 | GND |
| DCLKA | 44 |  | 117 | GND |
| SDIN/FORMAT | 45 ] |  | [16 | CLK- |
| SCLK/DIV | 46-1 |  | [15 | CLK+ |
| $\overline{\text { CS/OUTSEL }}$ | 47 |  | 14 | SYNC |
| AVDD | 48 |  | [13 | AVDD |
|  |  | 5:6:17: 18 |  |  |
|  |  | 穹 웄쑸 룽 |  |  |
|  | *EXP |  |  |  |

Package Information
For the latest package outline information and land patterns (footprints), go to www.maxim-ic.com/packages. Note that a "+", "\#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE TYPE | PACKAGE CODE | OUTLINE NO. | LAND <br> PATTERN NO. |
| :---: | :---: | :---: | :---: |
| 48 TQFN-EP | $\mathrm{T} 4877+4$ | $\underline{\mathbf{2 1 - 0 1 4 4}}$ | $\underline{\mathbf{9 0 - 0 1 3 0}}$ |

$\qquad$

## Dual-Channel, 10-Bit, 65Msps ADC

Revision History

| REVISION <br> NUMBER | REVISION <br> DATE | DESCRIPTION | PAGES <br> CHANGED |
| :---: | :---: | :--- | :---: |
| 0 | $7 / 08$ | Initial release | - |
| 1 | $10 / 08$ | Corrected error in vertical scale for TOC32 | 11 |
| 2 | $9 / 10$ | Updated timing characteristics due to CMOS output driver changes | $5,6,28,29,30$ |
| 3 | $1 / 11$ | Added automotive qualified part to Ordering Information | 1 |

