LTC 1850/LTC1851 8-Channel, 10-Bit/12-Bit, 1.25Msps Sampling ADCs

## feftures

- Flexible 8-Channel Multiplexer
- Single-Ended or Differential Inputs
- Two Gain Ranges Plus Unipolar and Bipolar Operation
- 1.25Msps Sampling Rate
- Single 5V Supply and 40mW Power Dissipation
- Scan Mode and Programmable Sequencer
- Pin Compatible 10-Bit LTC1850 and 12-Bit LTC1851
- True Differential Inputs Reject Common Mode Noise
- Internal 2.5V Reference
- Parallel Output Includes MUX Address
- Easy Interface to 3V Logic
- Nap and Sleep Shutdown Modes


## APPLICATIONS

- High Speed Data Acquisition
- Test and Measurement
- Imaging Systems
- Telecommunications
- Industrial Process Control
- Spectrum Analysis


## DESCRIPTION

The 10-bit LTC ${ }^{\circledR} 1850$ and 12-bit LTC1851 are complete 8 -channel data acquisition systems. They include a flexible 8-channel multiplexer, a 1.25Mspssuccessive approximation analog-to-digital converter with sample-and-hold, an internal 2.5 V reference and reference buffer amplifier, and a parallel output interface. The multiplexer can be configured for single-ended or differential inputs, two gain ranges and unipolar or bipolar operation.
The ADCs have a scan mode that will repeatedly cycle through all 8 multiplexer channels and can also be programmed with a sequence of up to 16 addresses and configurations that can be scanned in succession. The sequence memory can also be read back. The reference and buffer amplifier provide pin strappable ranges of $4.096 \mathrm{~V}, 2.5 \mathrm{~V}$ and 2.048 V . The parallel output includes the 10 -bit or 12 -bit conversion result plus the 4 -bit multiplexer address. The digital outputs are powered from a separate supply allowing for easy interface to 3 V digital logic. Typical power consumption is 40 mW at 1.25 Msps from a single 5 V supply.
$\mathbf{\Delta T}$, LTC and LT are registered trademarks of Linear Technology Corporation.

## BLOCK DIAGRAM



Integral Linearity, LTC1851


LTC1850:51 601

ABSOLUTE MAXIMUM RATINGS $\mathrm{OV}_{00}=V_{00}$ (Notes 1,2 )

| Supply Voltage ( $\mathrm{V}_{\mathrm{DD}}$ ) ....................................... 6 V | Ambient Operating Temperature Range |
| :---: | :---: |
| Analog Input Voltage | LTC1850C/LTC18 |
| Digital Input Voltage (Note 4) .................-0.3V to 10V | LTC1850//LTC18511 ....................... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| Digital Output Voltage ............... -0.3 V to ( $\left.\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}\right)$ | Storage Temperature Range ............... $65^{\circ} \mathrm{C}$ to 15 |
| Power Dissipation ....................................... 500 mW | Lead Temperature (Soldering, 10 sec ).............. 300 |

## PACKAGE/ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges.

CONVERTER CHARACTERISTICS
The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Notes 5, 6)

| PARAMETER | CONDITIONS |  | LTC1850 |  |  | LTC1851 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Resolution (No Missing Codes) |  | $\bullet$ | 10 |  |  | 12 |  |  | Bits |
| Integral Linearity Error | (Note 7) | $\bullet$ |  | $\pm 0.25$ | $\pm 0.5$ |  | $\pm 0.35$ | $\pm 1$ | LSB |
| Differential Linearity Error |  | $\bullet$ |  | $\pm 0.25$ | $\pm 0.5$ |  | $\pm 0.25$ | $\pm 1$ | LSB |
| $\begin{aligned} & \text { Offset Error (Bipolar and Unipolar) } \\ & \text { Gain }=1(\mathrm{PGA}=1) \\ & \text { Gain }=1(\mathrm{PGA}=1) \\ & \text { Gain }=2(\mathrm{PGA}=0) \end{aligned}$ | (Note 8) <br> REFCOMP $\geq 2 \mathrm{~V}$ <br> REFCOMP $\geq 2 \mathrm{~V}$ | $\bullet$ |  | $\begin{gathered} \pm 0.5 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \pm 2 \\ & \pm 2 \\ & \pm 4 \end{aligned}$ |  |  | $\begin{gathered} \pm 5 \\ \pm 7 \\ \pm 10 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Offset Error Match |  |  |  |  | $\pm 0.5$ |  |  | $\pm 1$ | LSB |
| Unipolar Gain Error $\begin{aligned} & \text { Gain }=1(\text { PGA }=1) \\ & \text { Gain }=2(\text { PGA }=0) \end{aligned}$ | With External 4.096V Reference Applied to REFCOMP (Note 12) |  |  |  | $\begin{aligned} & \pm 2 \\ & \pm 4 \end{aligned}$ |  |  | $\begin{gathered} \pm 6 \\ \pm 10 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Unipolar Gain Error Match |  |  |  |  | $\pm 0.5$ |  |  | $\pm 1$ | LSB |
| Bipolar Gain Error $\begin{aligned} & \text { Gain }=1(\text { PGA }=1) \\ & \text { Gain }=2(\text { PGA }=0) \end{aligned}$ | With External 4.096V Reference Applied to REFCOMP (Note 12) |  |  |  | $\begin{aligned} & \pm 2 \\ & \pm 4 \end{aligned}$ |  |  | $\begin{gathered} \pm 6 \\ \pm 10 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Bipolar Gain Error Match |  |  |  |  | $\pm 0.5$ |  |  | $\pm 1$ | LSB |
| Full-Scale Error Temperature Coefficient |  |  |  | 15 |  |  | 15 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |

## ค円fLOC InPUT The e denotes the specifications which apply over the full operating temperature range, otherwise

 specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 5)

## LTC1850/LTC1851

DYNAmIC ACCURACY (Notes)


## 

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| REFOUT Output Voltage | $\mathrm{I}_{\text {OUT }}=0$ | 2.48 | 2.50 | 2.52 | V |
| REFOUT Output Temperature Coefficient | $\mathrm{I}_{\text {OUT }}=0$ |  | $\pm 15$ |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| REFOUT Line Regulation |  |  | 0.01 |  | LSB/V |
| Reference Buffer Gain | $\mathrm{V}_{\text {REFCOMP }} / \mathrm{V}_{\text {REFIN }}$ | 1.636 | 1.638 | 1.640 | V/V |
| REFCOMP Output Voltage | External 2.5V Reference Internal 2.5V Reference | $\begin{aligned} & 4.090 \\ & 4.060 \end{aligned}$ | $\begin{aligned} & 4.096 \\ & 4.096 \end{aligned}$ | $\begin{aligned} & 4.100 \\ & 4.132 \end{aligned}$ | V |
| REFCOMP Impedance | REFIN $=\mathrm{V}_{\mathrm{DD}}$ |  | 6.4 |  | $\mathrm{k} \Omega$ |

## DIGITAL InPUTS AnD DIGITAL OUTPUTS The • denotes the speciifications which apply over the

 full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 5)| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | High Level Input Voltage | $V_{D D}=5.25 \mathrm{~V}$ | $\bullet$ | 2.4 |  |  | V |
| VIL | Low Level Input Voltage | $V_{D D}=4.75 \mathrm{~V}$ | $\bullet$ |  |  | 0.8 | V |
| $\underline{\mathrm{IN}_{1}}$ | Digital Input Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}$ | $\bullet$ |  |  | $\pm 5$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Digital Input Capacitance |  |  |  | 2 |  | pF |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\begin{aligned} & V_{D D}=4.75 \mathrm{~V}, I_{0}=-10 \mu \mathrm{~A} \\ & V_{D D}=4.75 \mathrm{~V}, I_{0}=-200 \mu \mathrm{~A} \end{aligned}$ | $\bullet$ | 4.0 | 4.5 |  | V |
| $\mathrm{V}_{0 \mathrm{~L}}$ | Low Level Output Voltage | $\begin{array}{\|l\|} \hline V_{D D}=4.75 \mathrm{~V}, I_{0}=160 \mu \mathrm{~A} \\ \mathrm{~V}_{\mathrm{DD}}=4.75 \mathrm{~V}, I_{0}=1.6 \mathrm{~mA} \end{array}$ | $\bullet$ |  | $\begin{aligned} & \hline 0.05 \\ & 0.10 \\ & \hline \end{aligned}$ | 0.4 | V |
| $\mathrm{I}_{02}$ | Hi-Z Output Leakage D11 to D0, $\mathrm{AD}_{\text {OUt }}, \mathrm{A1}_{\text {OUt }}, \mathrm{A} 2_{\text {Out }}$, DIFFFOUt | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}, \overline{\mathrm{CS}}$ High | $\bullet$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{02}$ |  | $\overline{\mathrm{CS}}$ High (Note 9) | $\bullet$ |  |  | 15 | pF |
| ISOURCE | Output Source Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  |  | -20 |  | mA |
| ISINK | Output Sink Current | $V_{\text {OUT }}=V_{\text {DD }}$ |  |  | 30 |  | mA |

POWER REQUIREMEกTS
The denotes the specifications which apply over the full operating temperature
range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 5)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DD }}$ | Positive Supply Voltage | (Note 10) | $\bullet$ | 4.75 |  | 5.25 | V |
| $\underline{O} V_{D D}$ | Output Positive Supply Voltage | (Note 10) | $\bullet$ | 2.7 |  | 5.25 | V |
| $\mathrm{I}_{\mathrm{DD}}$ | Positive Supply Current | $\begin{aligned} & V_{D D}=V_{D D}=0 V_{D D}=5 \mathrm{~V}, \\ & \mathrm{f}_{\text {SAMPLE }}=1.25 \mathrm{MHz} \end{aligned}$ | $\bullet$ |  | 8 | 10 | mA |
| $\mathrm{P}_{\text {DISS }}$ | Power Dissipation |  | $\bullet$ |  | 40 | 50 | mW |
|  | Power Down Positive Supply Current Nap Mode Sleep Mode | $\begin{aligned} & \overline{S H D N}=0 \mathrm{~V}, \overline{\mathrm{CS}}=0 \mathrm{~V} \\ & \overline{\mathrm{SHDN}}=0 \mathrm{~V}, \overline{\mathrm{CS}}=5 \mathrm{~V} \end{aligned}$ |  |  | $\begin{gathered} 1 \\ 50 \end{gathered}$ |  | mA $\mu \mathrm{A}$ |
|  | Power Down Power Dissipation Nap Mode Sleep Mode | $\begin{aligned} & \overline{\mathrm{SHDN}}=0 \mathrm{~V}, \overline{\mathrm{CS}}=0 \mathrm{~V} \\ & \overline{\mathrm{SHDN}}=0 \mathrm{~V}, \overline{\mathrm{CS}}=5 \mathrm{~V} \end{aligned}$ |  |  | $\begin{gathered} 5 \\ 0.25 \end{gathered}$ |  | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mW} \end{aligned}$ |

TMIAC CHARACTERISTICS The o denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 5)

| SYMBOL | PARAMETER | CONDITIONS |  | MII | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {SAMPLE(MAX) }}$ | Maximum Sampling Frequency <br> Acquisition + Conversion |  | $\bullet$ | 1.2 |  | 800 | MHz ns |
| $\mathrm{t}_{\text {CONV }}$ | Conversion Time |  | - |  |  | 650 | ns |
| $\mathrm{t}_{\mathrm{ACO}}$ | Acquisition Time |  | $\bullet$ |  |  | 150 | ns |
| $\mathrm{t}_{1}$ | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{RD}}$ Setup Time | (Notes 9, 10) | $\bullet$ | 0 |  |  | ns |
| $\mathrm{t}_{2}$ | $\overline{C S}$ to CONVST Setup Time | (Notes 9, 10) | $\bullet$ | 10 |  |  | ns |
| $\mathrm{t}_{3}$ | $\overline{\mathrm{CS}}$ to $\overline{\text { SHDN }}$ Setup Time | (Notes 9, 10) |  |  | 200 |  | ns |
| $\mathrm{t}_{4}$ | $\overline{\text { SHDN }}$ to $\overline{\text { CONVST }}$ Wake-Up Time | Nap Mode (Note 10) Sleep Mode, 10uF REFCOMP Bypass Capacitor (Note 10) |  |  | $\begin{gathered} 200 \\ 10 \end{gathered}$ |  | ns |
| $\mathrm{t}_{5}$ | $\overline{\text { CONVST Low Time }}$ | (Notes 10, 11) | $\bullet$ | 50 |  |  | ns |
| $t_{6}$ | $\overline{\text { CONVST to BUSY Delay }}$ | $\mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}$ | - |  | 10 | 60 | ns |
| $\mathrm{t}_{7}$ | Data Ready Before $\overline{\text { BUSY }}$ |  | $\bullet$ | 20 15 | 35 |  | ns |
| $\mathrm{t}_{8}$ | Delay Between Conversions | (Note 10) | $\bullet$ | 50 |  |  | ns |
| t9 | Wait Time $\overline{\mathrm{RD}}$ After $\overline{\text { BUSY }}$ |  | $\bullet$ | -5 |  |  | ns |
| $\mathrm{t}_{10}$ | Data Access Time After $\overline{\mathrm{RD}}$ | $C_{L}=25 p F$ | $\bullet$ |  | 20 | $\begin{aligned} & 35 \\ & 45 \end{aligned}$ | ns ns |
|  |  | $C_{L}=100 \mathrm{pF}$ | $\bullet$ |  | 25 | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | ns |
| $t_{11}$ | BUS Relinquish Time | $\begin{aligned} & 0^{\circ} \mathrm{C} \text { to } 70^{\circ} \mathrm{C} \\ & -40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{aligned}$ | $\bullet$ |  | 10 | $\begin{aligned} & 30 \\ & 35 \\ & 40 \end{aligned}$ | ns |
| $\mathrm{t}_{12}$ | $\overline{\mathrm{RD}}$ Low Time |  | $\bullet$ | $\mathrm{t}_{10}$ |  |  | ns |
| ${ }^{\text {t }} 13$ | CONVST High Time | (Note 10) | $\bullet$ | 50 |  |  | ns |
| $\mathrm{t}_{14}$ | Latch Setup Time | (Notes 9, 10) | $\bullet$ | 10 |  |  | ns |
| $\underline{t_{15}}$ | Latch Hold Time | (Notes 9, 10) | $\bullet$ | 10 |  |  | ns |
| $\mathrm{t}_{16}$ | $\overline{\text { WR Low Time }}$ | (Note 10) | $\bullet$ | 50 |  |  | ns |

TIMInG CHARACTERISTICS The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 5)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{17}$ | $\overline{\text { WR High Time }}$ | (Note 10) | $\bullet$ | 50 |  |  | ns |
| $\mathrm{t}_{18}$ | M1 to M0 Setup Time | (Notes 9, 10) | $\bullet$ | 10 |  |  | ns |
| $\mathrm{t}_{19}$ | M0 to BUSY Delay | M1 High |  |  | 20 |  | ns |
| $\mathrm{t}_{20}$ | M0 to $\overline{\mathrm{WR}}$ (or $\overline{\mathrm{RD}}$ ) Setup Time | (Notes 9, 10) | $\bullet$ | $\mathrm{t}_{19}$ |  |  | ns |
| $\mathrm{t}_{21}$ | M0 High Pulse Width | (Note 10) | $\bullet$ | 50 |  |  | ns |
| $\mathrm{t}_{22}$ | $\overline{\mathrm{RD}}$ High Time Between Readback Reads | (Note 10) | $\bullet$ | 50 |  |  | ns |
| $\mathrm{t}_{23}$ | Last $\overline{\mathrm{WR}}$ (or $\overline{\mathrm{RD}}$ ) to M0 | (Note 10) | $\bullet$ | 10 |  |  | ns |
| $\mathrm{t}_{24}$ | M0 to $\overline{\mathrm{RD}}$ Setup Time | (Notes 9, 10) | $\bullet$ | $\mathrm{t}_{19}$ |  |  | ns |
| $\mathrm{t}_{25}$ | M0 to CONVST | (Note 10) | $\bullet$ | $\mathrm{t}_{19}$ |  |  | ns |
| $\mathrm{t}_{26}$ | Aperture Delay |  |  |  | -0.5 |  | ns |
| $\mathrm{t}_{27}$ | Aperture Jitter |  |  |  | 2 |  | $\mathrm{PS}_{\text {RMS }}$ |

Note 1: Absolute maximum ratings are those values beyond which the life of a device may be impaired.
Note 2: All voltage values are with respect to ground with GND, OGND and GND wired together unless otherwise noted.
Note 3: When these pin voltages are taken below ground or above $\mathrm{V}_{\mathrm{DD}}$, they will be clamped by internal diodes. This product can handle input currents of 100 mA below ground or above $\mathrm{V}_{D D}$ without latchup.
Note 4: When these pin voltages are taken below ground, they will be clamped by internal diodes. This product can handle input currents of 100 mA below ground without latchup. These pins are not clamped to $\mathrm{V}_{\mathrm{DD}}$.
Note 5: $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V}, \mathrm{f}_{\mathrm{SAMPLE}}=1.25 \mathrm{MHz}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=2 \mathrm{~ns}$ unless otherwise specified.
Note 6: Linearity, offset and full-scale specifications apply for a singleended input on any channel with COM grounded.

Note 7: Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual end points of the transfer curve. The deviation is measured from the center of the quantization band.
Note 8: Bipolar offset is the offset voltage measured from -0.5 LSB when the output code flickers between 011111111111 and 100000000000 for LTC1851 and between 0111111111 and 1000000000 for LTC1850.
Note 9: Guaranteed by design, not subject to test.
Note 10: Recommended operating conditions.
Note 11: The falling $\overline{\text { CONVST }}$ edge starts a conversion. If $\overline{\text { CONVST }}$ returns high at a critical point during the conversion it can create small errors. For the best results, ensure that CONVST returns high either within 400ns after the start of the conversion or after BUSY rises.
Note 12: The analog input range is determined by the voltage on REFCOMP. The gain error specification is tested with an external 4.096V but is valid for any value of REFCOMP.

## TYPICAL PGRFORmANCE CHARACTERISTICS



Nonaveraged 4096 Point FFT, $\mathrm{f}_{\mathrm{IN}}=47 \mathrm{kHz}$, Unipolar Mode, PGA = 1, LTC1851


Nonaveraged 4096 Point FFT, $\mathrm{f}_{\mathrm{IN}}=47 \mathrm{kHz}$, Bipolar Mode,
PGA = 1, LTC1851


## TYPICAL PGRFORmANCE CHARACTERISTICS



## TYPICAL PERFORMANCE CHARACTERISTICS



LTC1850/51 G12
Channel-to-Channel Isolation
(Worst Pair), Unipolar Mode, PGA $=1$


Channel-to-Channel Isolation
(Worst Pair), Unipolar Mode,
PGA = 0


LTC1850/51 G15
Channel-to-Channel Isolation
(Worst Pair), Bipolar Mode,
PGA $=1$


LTC 1850/51 G18
LTC1850/51 G17

## PIn functions

CHO to CH7 (Pins 1 to 8): Analog Input Pins. Input pins can be used single ended relative to the analog input common pin (COM) or differentially in pairs (CHO and $\mathrm{CH} 1, \mathrm{CH} 2$ and $\mathrm{CH} 3, \mathrm{CH} 4$ and $\mathrm{CH} 5, \mathrm{CH} 6$ and CH 7 ).

COM (Pin 9): Analog InputCommon Pin. For single-ended operation (DIFF = 0), COM is the "-" analog input. COM is disabled when DIFF is high.
REFOUT (Pin 10): Internal 2.5V Reference Output. Requires bypass to analog ground plane with $1 \mu \mathrm{~F}$.

REFIN (Pin 11): Reference Mode Select/Reference Buffer Input. REFIN selects the Reference mode and acts as the reference buffer Input. REFIN tied to ground will produce 2.048 V on the REFCOMP pin. REFIN tied to the positive supply disables the reference buffer to allow REFCOMP to be driven externally. For voltages between 1 V and 2.6 V , the reference buffer produces an output voltage on the REFCOMP pin equal to 1.6384 times the voltage on REFIN (4.096V on REFCOMP for a 2.5 V input on REFIN).

REFCOMP (Pin 12): Reference Buffer Output. REFCOMP sets the full-scale input span. The reference buffer produces an output voltage on the REFCOMP pin equal to 1.6384 times the voltage on the REFIN pin $(4.096 \mathrm{~V}$ on REFCOMP for a 2.5 V input on REFIN). REFIN tied to ground will produce 2.048 V on the REFCOMP pin. REFCOMP can be driven externally if REFIN is tied to the positive supply. Requires bypass to analog ground plane with $10 \mu \mathrm{~F}$ tantalum in parallel with $0.1 \mu \mathrm{~F}$ ceramic or $10 \mu \mathrm{~F}$ ceramic.

GND (Pin 13): Ground. Tie to analog ground plane.
$V_{D D}$ (Pin 14): 5V Supply. Short to Pin 15.
$V_{D D}$ (Pin 15): 5V Supply. Bypass to GND with $10 \mu \mathrm{~F}$ tantalum in parallel with $0.1 \mu \mathrm{~F}$ ceramic or $10 \mu \mathrm{~F}$ ceramic.
GND (Pin 16): Ground for Internal Logic. Tie to analog ground plane.
DIFFout/S6 (Pin 17): Three-State Digital Data Output. Active when $\overline{\mathrm{RD}}$ is low. Following a conversion, the singleended/differential bit of the present conversion is available on this pin concurrent with the conversion result. In Readback mode, the single-ended/differential bit of the
current sequencer location (S6) is available on this pin. The output swings between OV ${ }_{D D}$ and OGND.
 State Digital MUX Address Outputs. Active when RD is low. Following a conversion, the MUX address of the present conversion is available on these pins concurrent with the conversion result. In Readback mode, the MUX address of the current sequencer location (S5-S3) is available on these pins. The outputs swing between $O V_{D D}$ and OGND.
D9/S2 (Pin 21, LTC1850): Three-State Digital Data Output. Active when $\overline{\mathrm{RD}}$ is low. Following a conversion, bit 9 of the present conversion is available on this pin. In Readback mode, the unipolar/bipolar bit of the current sequencer location (S2) is available on this pin. The output swings between OV ${ }_{D D}$ and OGND.

D11/S2 (Pin 21, LTC1851): Three-State Digital Data Output. Active when $\overline{\mathrm{RD}}$ is low. Following a conversion, bit 11 of the present conversion is available on this pin. In Readback mode, the unipolar/bipolar bit of the current sequencer location (S2) is available on this pin. The output swings between OV ${ }_{D D}$ and OGND.
D8/S1 (Pin 22, LTC1850): Three-State Digital Data Outputs. Active when $\overline{\mathrm{RD}}$ is low. Following a conversion, bit 8 of the present conversion is available on this pin. In Readback mode, the gain bit of the current sequencer location (S1) is available on this pin. The output swings between OV ${ }_{D D}$ and OGND.
D10/S1 (Pin 22, LTC1851): Three-State Digital Data Outputs. Active when RD is low. Following a conversion, bit 10 of the present conversion is available on this pin. In Readback mode, the gain bit of the current sequencer location (S1) is available on this pin. The output swings between OV ${ }_{D D}$ and OGND.
D7/SO (Pin 23, LTC1850): Three-State Digital Data Outputs. Active when RD is low. Following a conversion, bit 7 of the present conversion is available on this pin. In Readback mode, the end of sequence bit of the current sequencer location (SO) is available on this pin. The output swings between $\mathrm{OV}_{\mathrm{DD}}$ and 0 GND .

## PIn functions

D9/SO (Pin 23, LTC1851): Three-State Digital Data Outputs. Active when RD is low. Following a conversion, bit 9 of the present conversion is available on this pin. In Readback mode, the end of sequence bit of the current sequencer location (SO) is available on this pin. The output swings between OV ${ }_{\text {DD }}$ and OGND.
D6 to D0 (Pins 24 to 30, LTC1850): Three-State Digital Data Outputs. Active when RD is low. The outputs swing between $\mathrm{O}_{\mathrm{DD}}$ and OGND.
D8 to DO (Pins 24 to 32, LTC1851): Three-State Digital Data Outputs. Active when RD is low. The outputs swing between OV ${ }_{D D}$ and OGND.

NC (Pins 31, 32, LTC1850): No Connect. There is no internal connection to these pins.
$\overline{\text { BUSY }}$ (Pin 33): Converter Busy Output. The BUSY output has two functions. At the start of a conversion, $\overline{B U S Y}$ will go low and remain low until the conversion is completed. The rising edge may be used to latch the output data. $\overline{B U S Y}$ will also go low while the part is in Program/Readback mode (M1 high, MO low) and remain low until M0 is brought back high. The output swings between $\mathrm{OV}_{\mathrm{DD}}$ and OGND.

OGND (Pin 34): Digital Data Output Ground. Tie to analog ground plane. May be tied to logic ground if desired.
OV ${ }_{\text {DD }}$ (Pin 35): Digital Data Output Supply. Normally tied to 5 V , can be used to interface with 3 V digital logic. Bypass to OGND with $10 \mu \mathrm{~F}$ tantalum in parallel with $0.1 \mu \mathrm{~F}$ ceramic or $10 \mu \mathrm{~F}$ ceramic. See Table 5.

MO (Pin 36): Mode Select Pin O. Used in conjunction with M1 to select operating mode. See Table 5
PGA (Pin 37): Gain Select Input. A high logic level selects gain $=1$, a low logic level selects gain $=2$.

UNI/BIP (Pin 38): Unipolar/Bipolar Select Input. Logic low selects a unipolar input span, a high logic level selects a bipolar input span.
AO to A2 (Pins 39 to 41): MUX Address Input Pins.
DIFF (Pin 42): Single-Ended/Differential Select Input. A low logic level selects single-ended mode, a high logic level selects differential mode.
$\overline{\text { WR (Pin 43): Write Input. In Direct Address mode, } \overline{W R} \text { low }}$ enables the MUX address and configuration input pins (Pins 37 to 42). $\overline{W R}$ can be tied low or the rising edge of $\overline{W R}$ can be used to latch the data. In Program mode, $\overline{W R}$ is used to program the sequencer. $\overline{W R}$ low enables the MUX address and configuration input pins (Pins 37 to 42). The rising edge of WR latches the data and increments the counter to the next sequencer location.
$\overline{\mathrm{RD}}$ (Pin 44): Read Input. During normal operation, $\overline{\mathrm{RD}}$ enables the output drivers when CS is low. In Readback mode (M1 high, M0 low), $\overline{\mathrm{RD}}$ going low reads the current sequencer location, $\overline{\mathrm{RD}}$ high advances to the next sequencer location.

CONVST (Pin 45): Conversion Start Input. This active Iow signal starts a conversion on its falling edge.
CS (Pin 46): Chip Select Input. The chip select input must be low for the ADC to recognize the CONVST and $\overline{R D}$ inputs. If SHDN is low, a low logic level on CS selects Nap mode; a high logic level on $\overline{\mathrm{CS}}$ selects Sleep mode.
SHDN (Pin 47): Power Shutdown Input. A low logic level will invoke the Shutdown mode selected by the $\overline{\mathrm{CS}}$ pin. $\overline{\mathrm{CS}}$ low selects Nap mode, $\overline{\mathrm{CS}}$ high selects Sleep mode. Tie high if unused.

M1 (Pin 48): Mode Select Pin 1. Used in conjunction with M0 to select operating mode.

PIn functions

| PIN | NAME | DESCRIPTION | NOMINAL (V) |  |  | ABSOLUTE MAXIMUM (V) |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TY | MAX | MIN | MAX |
| 1 to 8 | CH0 to CH7 | Analog Inputs | 0 |  | $V_{D D}$ | -0.3 | $V_{D D}+0.3$ |
| 9 | COM | Analog Input Common Pin | 0 |  | $V_{D D}$ | -0.3 | $\mathrm{V}_{\mathrm{DD}}+0.3$ |
| 10 | REFOUT | 2.5V Reference Output |  | 2.5 |  | -0.3 | $V_{D D}+0.3$ |
| 11 | REFIN | Reference Buffer Input | 0 | 2.5 | $V_{D D}$ | -0.3 | $V_{D D}+0.3$ |
| 12 | REFCOMP | Reference Buffer Output |  | 4.096 |  | -0.3 | $V_{D D}+0.3$ |
| 13 | GND | Ground, Substrate Ground |  | 0 |  | -0.3 | $V_{D D}+0.3$ |
| 14 | $V_{D D}$ | Supply | 4.75 | 5 | 5.25 | -0.3 | 6 |
| 15 | $V_{D D}$ | Supply | 4.75 | 5 | 5.25 | -0.3 | 6 |
| 16 | GND | Ground |  | 0 |  | -0.3 | $V_{D D}+0.3$ |
| 17 | DIFF ${ }_{\text {OUT }} /$ S6 | Single-Ended/Differential Output | OGND |  | $0 V_{D D}$ | -0.3 | $V_{D D}+0.3$ |
| 18 | A20ut/S5 | MUX Address Output | OGND |  | OV $\mathrm{V}_{\text {D }}$ | -0.3 | $V_{D D}+0.3$ |
| 19 | A1 $1_{\text {Out }} /$ S4 | MUX Address Output | OGND |  | OV $\mathrm{V}_{\text {D }}$ | -0.3 | $V_{D D}+0.3$ |
| 20 | A0 ${ }_{\text {Out }} / \mathrm{S} 3$ | MUX Address Output | OGND |  | OV $\mathrm{V}_{\text {D }}$ | -0.3 | $V_{D D}+0.3$ |
| 21 | D9/S2 (LTC1850) | Data Output | OGND |  | OV VD | -0.3 | $V_{D D}+0.3$ |
| 21 | D11/S2 (LTC1851) | Data Output | OGND |  | OV ${ }_{\text {DD }}$ | -0.3 | $V_{D D}+0.3$ |
| 22 | D8/S1 (LTC1850) | Data Output | OGND |  | OV $\mathrm{V}_{\text {D }}$ | -0.3 | $V_{D D}+0.3$ |
| 22 | D10/S1 (LTC1851) | Data Output | OGND |  | OV $\mathrm{V}_{\text {D }}$ | -0.3 | $V_{D D}+0.3$ |
| 23 | D7/S0 (LTC1850) | Data Output | OGND |  | OV VD | -0.3 | $V_{D D}+0.3$ |
| 23 | D9/S0 (LTC1851) | Data Output | OGND |  | OV $\mathrm{V}_{\text {D }}$ | -0.3 | $V_{D D}+0.3$ |
| 24 to 30 | D6 to D0 (LTC1850) | Data Outputs | OGND |  | OV $\mathrm{V}_{\text {D }}$ | -0.3 | $V_{D D}+0.3$ |
| 24 to 32 | D8 to D0 (LTC1851) | Data Outputs | OGND |  | OV ${ }_{\text {DD }}$ | -0.3 | $V_{D D}+0.3$ |
| 31 to 32 | NC (LTC1850) |  |  |  |  |  |  |
| 33 | BUSY | Converter Busy Output | OGND |  | OV ${ }_{\text {DD }}$ | -0.3 | $V_{D D}+0.3$ |
| 34 | OGND | Output Ground |  | 0 |  | -0.3 | $V_{D D}+0.3$ |
| 35 | OV ${ }_{\text {DD }}$ | Output Supply | 2.7 | 5 | 5.25 | -0.3 | 6 |
| 36 | M0 | Mode Select Pin 0 | 0 |  | $V_{D D}$ | -0.3 | 10 |
| 37 | PGA | Gain Select Input | 0 |  | $V_{D D}$ | -0.3 | 10 |
| 38 | $\overline{\mathrm{UNI}} / \mathrm{BIP}$ | Unipolar/Bipolar Input | 0 |  | $V_{D D}$ | -0.3 | 10 |
| 39 to 41 | A0 to A2 | MUX Address Inputs | 0 |  | $V_{D D}$ | -0.3 | 10 |
| 42 | DIFF | Single-Ended/Differential Input | 0 |  | $V_{D D}$ | -0.3 | 10 |
| 43 | $\overline{\mathrm{WR}}$ | Write Input, Active Low | 0 |  | $V_{D D}$ | -0.3 | 10 |
| 44 | $\overline{\mathrm{RD}}$ | Read Input, Active Low | 0 |  | $V_{D D}$ | -0.3 | 10 |
| 45 | $\overline{\text { CONVST }}$ | Conversion Start Input, Active Low | 0 |  | $V_{D D}$ | -0.3 | 10 |
| 46 | $\overline{C S}$ | Chip Select Input, Active Low | 0 |  | $V_{D D}$ | -0.3 | 10 |
| 47 | $\overline{\text { SHDN }}$ | Shutdown Input, Active Low | 0 |  | $V_{D D}$ | -0.3 | 10 |
| 48 | M1 | Mode Select Pin 1 | 0 |  | $V_{D D}$ | -0.3 | 10 |

Downloaded from Elcodis.com electronic components distributor

## APPLICATIONS INFORMATION

The LTC1850/LTC1851 are complete and very flexible data acquisition systems. They consist of a 10-bit/12-bit, 1.25Msps capacitive successive approximation A/D converter with a wideband sample-and-hold, a configurable 8-channel analog input multiplexer, an internal reference and reference buffer amplifier, a 16-bit parallel digital output and digital control logic including a programmable sequencer.

## CONVERSION DETAILS

The core analog-to-digital converter in the LTC1850/ LTC1851 uses a successive approximation algorithm and an internal sample-and-hold circuit to convert an analog signal to a 10-bit/12-bit parallel output. Conversion start is controlled by the $\overline{\mathrm{CS}}$ and CONVST inputs. At the start of the conversion, the successive approximation register (SAR) is reset. Once a conversion cycle is begun, it cannot be restarted. During the conversion, the internal differential 10-bit/12-bit capacitive DAC output is sequenced by the SAR from the most significant bit (MSB) to the least significant bit (LSB). The outputs of the analog input multiplexer are connected to the sample-and-hold capacitors (CSAMPLE) during the acquire phase and the comparator offset is nulled by the zeroing switches. In this acquire phase, a minimum delay of 150 ns will provide enough time for the sample-and-hold capacitors to acquire the analog signal. During the convert phase, the comparator zeroing switches are open, putting the comparator into compare mode. The input switches connect CSAMPLE to ground, transferring the differential analog input charge onto the summing junction. This input charge is successively compared with the binary weighted charges supplied by the differential capacitive DAC. Bit decisions are made by the high speed comparator. At the end of the conversion, the differential DAC output balances the input charges. The SAR contents (a 10-bit/ 12-bit data word), which represents the difference of the analog input multiplexer outputs, and the 4-bit address word are loaded into the 14-bit/16-bit output latches.

## DYNAMIC PERFORMANCE

## Signal-to-Noise Ratio

The signal-to-noise plus distortion ratio $[\mathrm{S} /(\mathrm{N}+\mathrm{D})]$ is the ratio between the RMS amplitude of the fundamental input frequency and the RMS amplitude of all other frequency components at the ADC output. The output is band limited to frequencies above $D C$ to below half the sampling frequency. The effective number of bits (ENOBs) is a measurement of the resolution of an ADC and is directly related to the $\mathrm{S} /(\mathrm{N}+\mathrm{D})$ by the equation:

$$
\text { ENOB }=[\mathrm{S} /(\mathrm{N}+\mathrm{D})-1.76] / 6.02
$$

where ENOB is the effective number of bits and $\mathrm{S} /(\mathrm{N}+\mathrm{D})$ is expressed in dB . At the maximum sampling rate of 1.25MHz, the LTC1850/LTC1851 maintain near ideal ENOBs up to and beyond the Nyquist input frequency of 625 kHz .

## Total Harmonic Distortion

Total harmonic distortion is the ratio of the RMS sum of all harmonics of the input signal to the fundamental itself. The out-of-band harmonics alias into the frequency band between DC and half the sampling frequency. THD is expressed as:

$$
T H D=20 \log \frac{\sqrt{V 2^{2}+V 3^{2}+V 4^{2}+\ldots V n^{2}}}{V 1}
$$

where V 1 is the RMS amplitude of the fundamental frequency and V2 through Vn are the amplitudes of the second through nth harmonics. The LTC1850/LTC1851 have good distortion performance up to the Nyquist frequency and beyond.

## Intermodulation Distortion

If the ADC input signal consists of more than one spectral component, the ADC transfer function nonlinearity can produce intermodulation distortion (IMD) in addition to THD. IMD is the change in one sinusoidal input caused by the presence of another sinusoidal input at a different frequency.

## APPLLCATIONS InFORMATION

If two pure sine waves of frequencies fa and fb are applied to the ADC input, nonlinearities in the ADC transfer function can create distortion products at the sum and difference frequencies of $\mathrm{mfa} \pm \mathrm{nfb}$, where m and $\mathrm{n}=0,1,2,3$, etc. For example, the 2nd order IMD terms include (fa $\pm \mathrm{fb}$ ). If the two input sine waves are equal in magnitude, the value (in decibels) of the 2nd order IMD products can be expressed by the following formula:

$$
\operatorname{IMD}(\mathrm{fa} \pm \mathrm{fb})=20 \log \frac{\text { Amplitude at }(\mathrm{fa} \pm \mathrm{fb})}{\text { Amplitude at } \mathrm{fa}}
$$

## Peak Harmonic or Spurious Noise

The peak harmonic or spurious noise is the largest spectral component excluding the input signal and DC. This value is expressed in decibels relative to the RMS value of a full-scale input signal.

## Full-Power and Full-Linear Bandwidth

The full-power bandwidth is that input frequency at which the amplitude of the reconstructed fundamental is reduced by 3 dB for a full-scale input signal.

The full-linear bandwidth is the input frequency at which the $\mathrm{S} /(\mathrm{N}+\mathrm{D})$ has dropped to 68dB for the LTC1851 (11 effective bits) or 56dB for the LTC1850 (9 effective bits). The LTC1850/LTC1851 have been designed to optimize input bandwidth, allowing the ADC to undersample input signals with frequencies above the converter's Nyquist frequency. The noise floor stays very low at high frequencies; $\mathrm{S} /(\mathrm{N}+\mathrm{D})$ becomes dominated by distortion at frequencies far beyond Nyquist.

## ANALOG INPUT MULTIPLEXER

The analog input multiplexer is controlled using the singleended/differential pin (DIFF), three MUX address pins (A2, A1, A0), the unipolar/bipolar pin (UNI/BIP) and the gain select pin (PGA). The single-ended/differential pin (DIFF) allows the user to configure the MUX as eight singleended channels relative to the analog input common pin
(COM) when DIFF is low or as four differential pairs (CH0 and $\mathrm{CH} 1, \mathrm{CH} 2$ and $\mathrm{CH} 3, \mathrm{CH} 4$ and $\mathrm{CH} 5, \mathrm{CH} 6$ and CH 7 ) when DIFF is high. The channels (and polarity in the differential case) are selected using the MUX address inputs as shown in Table 1. Unused inputs (including the COM in the differential case) should be grounded to prevent noise coupling.
Table 1. Multiplexer Address Table

| MUX ADDRESS |  |  |  | SINGLE-ENDED CHANNEL SELECTION |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIFF | A2 | A1 | AO | CHO | CH1 | CH2 | CH3 | CH4 | CH5 | CH6 | CH7 | COM |
| 0 | 0 | 0 | 0 | + |  |  |  |  |  |  |  | - |
| 0 | 0 | 0 | 1 |  | + |  |  |  |  |  |  | - |
| 0 | 0 | 1 | 0 |  |  | + |  |  |  |  |  | - |
| 0 | 0 | 1 | 1 |  |  |  | + |  |  |  |  | - |
| 0 | 1 | 0 | 0 |  |  |  |  | + |  |  |  | - |
| 0 | 1 | 0 | 1 |  |  |  |  |  | + |  |  | - |
| 0 | 1 | 1 | 0 |  |  |  |  |  |  | + |  | - |
| 0 | 1 | 1 | 1 |  |  |  |  |  |  |  | + | - |


| MUX ADDRESS |  |  |  | DIFFERENTIAL CHANNEL SELECTION |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIFF | A2 | A1 | A0 | CH0 | CH1 | CH2 | CH3 | CH4 | CH5 | CH6 | CH7 | COM |  |  |  |  |
| 1 | 0 | 0 | 0 | + | - |  |  |  |  |  |  | ${ }^{*}$ |  |  |  |  |
| 1 | 0 | 0 | 1 | - | + |  |  |  |  |  |  | ${ }^{*}$ |  |  |  |  |
| 1 | 0 | 1 | 0 |  |  | + | - |  |  |  |  | ${ }^{*}$ |  |  |  |  |
| 1 | 0 | 1 | 1 |  |  | - | + |  |  |  |  | ${ }^{*}$ |  |  |  |  |
| 1 | 1 | 0 | 0 |  |  |  |  | + | - |  |  | ${ }^{*}$ |  |  |  |  |
| 1 | 1 | 0 | 1 |  |  |  |  | - | + |  |  | ${ }^{*}$ |  |  |  |  |
| 1 | 1 | 1 | 0 |  |  |  |  |  |  | + | - | ${ }^{*}$ |  |  |  |  |
| 1 | 1 | 1 | 1 |  |  |  |  |  |  | - | + | ${ }^{*}$ |  |  |  |  |

${ }^{*}$ Not used in differential mode. Connect to GND.
In addition to selecting the MUX channel, the LTC1850/ LTC1851 also allows the user to select between two gains and unipolar or bipolar inputs for a total of four input spans. PGA high selects a gain of 1 (the input span is equal to the voltage on REFCOMP). PGA low selects a gain of 2 where the input span is equal to half of the voltage on REFCOMP. UNI/BIP low selects a unipolar input span, UNI/BIP high selects a bipolar input span. Table 2 summarizes the possible input spans.

APPLICATIONS INFORMATION

Table 2. Input Span Table

|  |  | INPUT SPAN |  |
| :---: | :---: | :---: | :---: |
| $\overline{\text { UNI/BIP }}$ | PGA |  | REFCOMP $=4.096 \mathrm{~V}$ |
| 0 | 0 | $0-$ REFCOMP/2 | $0-2.048 \mathrm{~V}$ |
| 0 | 1 | $0-$ REFCOMP | $0-4.096 \mathrm{~V}$ |
| 1 | 0 | $\pm$ REFCOMP/4 | $\pm 1.024 \mathrm{~V}$ |
| 1 | 1 | $\pm$ REFCOMP/2 | $\pm 2.048 \mathrm{~V}$ |

It should be noted that the bipolar input span of the LTC1850/LTC1851 does not allow negative inputs with respect to ground. The LTC1850/LTC1851 have a unique differential sample-and-hold circuit that allows rail-to-rail inputs. The ADC will always convert the difference of the " + " and " - " inputs independent of the common mode voltage. The common mode rejection holds up to high frequencies. The only requirement is that both inputs can not exceed the $V_{D D}$ power supply voltage or ground. When a bipolar input span is selected the "+" input can swing $\pm$ full scale relative to the "-" input but neither input can exceed $V_{D D}$ or go below ground.
Integral nonlinearity errors (INL) and differential nonlinearity errors (DNL) are independent of the common mode voltage, however, the bipolar zero error (BZE) will vary. The change in BZE is typically less than $0.1 \%$ of the common mode voltage.
Some AC applications may have their performance limited by distortion. The ADC and many other circuits exhibit higher distortion when signals approach the supply or ground. THD will degrade as the inputs approach either power supply rail. Distortion can be reduced by reducing the signal amplitude and keeping the common mode voltage at approximately midsupply.

## Driving the Analog Inputs

The inputs of the LTC1850/LTC1851 are easy to drive. Each of the analog inputs can be used as a single-ended input relative to the input common pin (CH0-COM, CH1COM, etc.) or in pairs ( CHO and $\mathrm{CH} 1, \mathrm{CH} 2$ and $\mathrm{CH} 3, \mathrm{CH} 4$ and CH 5 , CH6 and CH 7 ) for differential inputs. Regardless of the MUX configuration, the " + " and " - " inputs are
sampled at the same instant. Any unwanted signal that is common mode to both inputs will be reduced by the common mode rejection of the sample-and-hold circuit. The inputs draw only one small current spike while charging the sample-and-hold capacitors at the end of conversion. During conversion, the analog inputs draw only a small leakage current. If the source impedance of the driving circuit is low, then the LTC1850/LTC1851 inputs can be driven directly. As source impedance increases, so will acquisition time. For minimum acquisition time with high source impedance, a buffer amplifier should be used. The only requirement is that the amplifier driving the analog input(s) must settle after the small current spike before the next conversion starts (settling time must be 150ns for full throughput rate).

## Choosing an Input Amplifier

Choosing an input amplifier is easy if a few requirements are taken into consideration. First, to limit the magnitude of the voltage spike seen by the amplifier from charging the sampling capacitor, choose an amplifier that has a low output impedance (<100 $)$ at the closed-loop bandwidth frequency. For example, if an amplifier is used in a gain of +1 and has a unity-gain bandwidth of 50 MHz , then the output impedance at 50 MHz should be less than $100 \Omega$. The second requirement is that the closed-loop bandwidth must be greater than 20 MHz to ensure adequate smallsignal settling for full throughput rate. The following list is a summary of the op amps that are suitable for driving the LTC1850/LTC1851, more detailed information is available in the Linear Technology Databooks, the LinearView ${ }^{\text {TM }}$ CD-ROM and on our web site at www.linear-tech.com.
LT ${ }^{\circledR}$ 1360: 50MHz Voltage Feedback Amplifier. $\pm 2.5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ supplies. 5 mA supply current. Low distortion.
LT1363: 70MHz Voltage Feedback Amplifier. $\pm 2.5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ supplies. 7.5 mA supply current. Low distortion.
LT1364/LT1365: Dual and Quad 70MHz Voltage Feedback Amplifiers. $\pm 2.5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ supplies. 7.5 mA supply current per amplifier. Low distortion.
LinearView is a trademark of Linear Technology Corporation.

## APPLICATIONS InFORMATION

LT1468/LT1469: Single and Dual 90MHz Voltage Feedback Amplifier. $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ supplies. 7 mA supply current per amplifier. Lowest noise and low distortion.
LT1630/LT1631: Dual and Quad 30MHz Rail-to-Rail Voltage Feedback Amplifiers. Single 3 V to $\pm 15 \mathrm{~V}$ supplies. 3.5 mA supply current per amplifier. Low noise and low distortion.
LT1632/LT1633: Dual and Quad 45MHz Rail-to-Rail Voltage Feedback Amplifiers. Single 3 V to $\pm 15 \mathrm{~V}$ supplies. 4.3mA supply current per amplifier. Low distortion.

LT1806/LT1807: Single and Dual 325MHz Rail-to-Rail Voltage Feedback Amplifier. Single 3 V to $\pm 5 \mathrm{~V}$ supplies. 13 mA supply current. Lowest distortion.
LT1809/LT1810: Single and Dual 180MHz Rail-to-Rail Voltage Feedback Amplifier. Single 3 V to $\pm 15 \mathrm{~V}$ supplies. 20 mA supply current. Lowest distortion.
LT1812/LT1813: 100MHz Voltage Feedback Amplifier. Single 5 V to $\pm 5 \mathrm{~V}$ supplies. 3.6 mA supply current. Low noise and low distortion.

## Input Filtering

The noise and the distortion of the input amplifier and other circuitry must be considered since they will add to the LTC1850/LTC1851 noise and distortion. Noisy input circuitry should be filtered prior to the analog inputs to minimize noise. A simple 1-pole RC filter is sufficient for many applications. For instance, a $100 \Omega$ source resistor and a 1000 pF capacitor to ground on the input will limit the input bandwidth to 1.6 MHz . The capacitor also acts as a charge reservoir for the input sample-and-hold and isolates the ADC input from sampling glitch sensitive circuitry. High quality capacitors and resistors should be used since these components can add distortion. NPO and silver mica type dielectric capacitors have excellent linearity. Carbon surface mount resistors can also generate distortion from self heating and from damage that may occur during soldering. Metal film surface mount resistors are much less susceptible to both problems.

## REFERENCE

The LTC1850/LTC1851 include an on-chip, temperature compensated, curvature corrected, bandgap reference that is factory trimmed to 2.500 V and has a very flexible 3 -pin interface. REFOUT is the 2.5 V bandgap output, REFIN is the input to the reference buffer and REFCOMP is the reference buffer output. REFOUT must be bypassed with a $1 \mu$ F or greater capacitor to ground for stability. The input span is determined by the voltage appearing on the REFCOMP pin as shown in Table 2. The reference buffer has a gain of 1.6384 and is factory trimmed by forcing an external 2.500 V on the REFIN pin and trimming REFCOMP to 4.096 V . The 3 -pin interface allows for three pinstrappable Reference modes as well as two additional external Reference modes. For voltages on the REFIN pin ranging from 1 V to 2.6 V , the output voltage on REFCOMP will equal 1.6384 times the voltage on the REFIN pin. In this mode, the REFIN pin can be tied to REFOUT to utilize the internal 2.5 V reference to get 4.096 V on REFCOMP or driven with an external reference or DAC. If REFIN is tied low, the internal 2.5 V reference divided by $2(1.25 \mathrm{~V})$ is connected internally to the input of the reference buffer resulting in 2.048 V on REFCOMP. If REFIN is tied high, the reference buffer is disabled and REFCOMP can be tied to REFOUT to achieve 2.5 V span or driven with an external reference or DAC. Table 3 summarizes the Reference modes.

Table 3. Reference Mode Table

| MODE | REFIN | REFCOMP |
| :--- | :---: | :---: |
| REFIN Tied Low | $=$ GND | 2.048 V Output |
| REFIN is Buffer Input | 1V to 2.6 V Input | 1.6384 V to 4.26 V Output <br> $(1.6384 \bullet$ REFIN $)$ |
| REFIN Tied High | $=V_{D D}$ | Input, $6.4 \mathrm{k} \Omega$ to Ground |

## Full Scale and Offset

In applications where absolute accuracy is important, offset and full-scale errors can be adjusted to zero during a calibration sequence. Offset error must be adjusted before full-scale error. Zero offset is achieved by adjusting

## APPLICATIONS INFORMATION

the offset applied to the "-" input. For single-ended inputs, this offset should be applied to the COM pin. For differential inputs, the "-" input is dictated by the MUX address. For zero offset error, apply 0.5LSB (actual voltage will vary with input span selected) to the " + " input and adjust the offset at the "-" input until the output code flickers between 000000000000 and 000000000001 for the LTC1851 and between 0000000000 and 0000000001 for the LTC1850.

As mentioned earlier, the internal reference is factory trimmed to 2.500 V . To make sure that the reference buffer gain is not compensating for trim errors in the reference, REFCOMP is trimmed to 4.096 V with an accurate external 2.5 V reference applied to REFIN. Likewise, to make sure that the full-scale gain trim is not compensating for errors in the reference buffer gain, the input full-scale gain is trimmed with an accurate 4.096V reference applied to REFCOMP (REFIN = 5V to disable the reference buffer). This allows the use of either a 2.5 V reference applied to REFIN or a 4.096V reference applied to REFCOMP to achieve accurate results. Full-scale errors can be trimmed to zero by adjusting the appropriate reference voltage. For unipolar inputs, an input voltage of FS -1.5 LSBs should be applied to the " + " input and the appropriate reference adjusted until the output code flickers between 11111111 1110 and 111111111111 for the LTC1851 and between 1111111110 and 1111111111 for the LTC1850.
For bipolar inputs, an input voltage of FS-1.5LSBs should be applied to the " + " input and the appropriate reference adjusted until the output code flickers between 01111111 1110 and 011111111111 for the LTC1851 and between 0111111110 and 0111111111 for the LTC1850.

These adjustments as well as the factory trims affect all channels. The channel-to-channel offset and gain error matching are guaranteed by design to meet the specifications in the Converter Characteristics table.

## OUTPUT DATA FORMAT

The LTC1850/LTC1851 have a 14-bit/16-bit parallel output. The output word normally consists of a 10-bit/12-bit conversion result data word and a 4-bit address (three address bits $\mathrm{A}_{\text {OUT }}, \mathrm{A1}_{\text {OUT }}, \mathrm{A} 0_{\text {OUT }}$ and the $\mathrm{DIFF}_{\text {OUT }}$ bit). The output drivers are enabled when $\overline{\mathrm{RD}}$ is low provided the chip is selected ( $\overline{\mathrm{CS}}$ is low). All 14/16 data output pins and BUSY are supplied by OV ${ }_{\text {DD }}$ and OGND to allow easy interface to 3 V or 5 V digital logic.
The data format of the conversion result is automatically selected and determined by the $\overline{U N I} / B I P$ input pin. If the UNI/BIP pin is low indicating a unipolar input span ( 0 - REFCOMP assuming PGA $=1$ ), the format for the data is straight binary with $1 \mathrm{LSB}=\mathrm{FS} / 4096(1 \mathrm{mV}$ for REFCOMP $=4.096 \mathrm{~V}$ ) for the LTC1851 and 1LSB = FS/ 1024 (4mV for REFCOMP = 4.096V) for the LTC1850.
If the $\overline{\mathrm{UNI}} / \mathrm{BIP}$ pin is high indicating a bipolar input span ( $\pm$ REFCOMP/2 for PGA = 1), the format for the data is two's complement binary with 1 LSB $=[(+\mathrm{FS})-(-\mathrm{FS})] /$ 4096 ( 1 mV for REFCOMP $=4.096 \mathrm{~V}$ ) for the LTC1851 and $1 \mathrm{LSB}=[(+\mathrm{FS})-(-\mathrm{FS})] / 1024$ (4mV for REFCOMP $=$ 4.096V) for the LTC1850.

In both cases, the code transitions occur midway between successive integer LSB values (i.e., -FS + 0.5LSB, - FS $+1.5 \mathrm{LSB}, \ldots-1.5 \mathrm{LSB},-0.5 \mathrm{LSB}, 0.5 \mathrm{LSB}, 1.5 \mathrm{LSB}, \ldots$ FS - 1.5LSB, FS - 0.5LSB).
The three most significant bits of the data word (D11, D10, and D9 for the LTC1851; D9, D8 and D7 for the LTC1850) also function as output bits when reading the contents of the programmable sequencer. During readback, a 7-bit status word (S6-S0) containing the contents of the current sequencer location is available when $\overline{\mathrm{RD}}$ is low. The individual bits of the status word are outlined in Figure 1. During readback, the D8 to D0 pins (LTC1851) or D6 to D0 pins (LTC1850) remain high impedance irrespective of the state of $\overline{\mathrm{RD}}$.

## APPLICATIONS InFORMATION



Figure 1. Readback Status Word

## BOARD LAYOUT AND BYPASSING

To obtain the best performance from the LTC1850/ LTC1851, a printed circuit board with ground plane is required. The ground plane under the ADC area should be
as free of breaks and holes as possible, such that a low impedance path between all ADC grounds and all ADC decoupling capacitors is provided. It is critical to prevent digital noise from being coupled to the analog inputs, reference or analog power supply lines. Layout for the printed circuit board should ensure that digital and analog signal lines are separated as much as possible. In particular, care should be taken not to run any digital track alongside an analog signal track or underneath the ADC.
An analog ground plane separate from the logic system ground should be established under and around the ADC. Pin 34 (OGND), Pin 13 (GND), Pin 16 (ADC's GND) and all other analog grounds should be connected to this single analog ground point. The bypass capacitors should also be connected to this analog ground plane. No other digital grounds should be connected to this analog ground plane. In some applications, it may be desirable to connect the $O V_{D D}$ to the logic system supply and OGND to the logic system ground. In these cases, $O V_{D D}$ should be bypassed to OGND instead of the analog ground plane.

Low impedance analog and digital power supply common returns are essential to the low noise operation of the ADC and the foil width for these tracks should be as wide as possible. In applications where the ADC data outputs and control signals are connected to a continuously active microprocessor bus, it is possible to get errors in the conversion results. These errors are due to feedthrough from the microprocessor to the successive approximation comparator. The problem can be eliminated by forcing the microprocessor into a WAIT state during conversions or by using three-state buffers to isolate the ADC bus. The traces connecting the pins and bypass capacitors must be kept short and should be made as wide as possible.

The LTC1850/LTC1851 have differential inputs to minimize noise coupling. Common mode noise on the " + " and "-" inputs will be rejected by the inputCMRR. The LTC1850/ LTC1851 will hold and convert the difference between whichever input is selected as the " + " input and whichever input is selected as the "-" input. Leads to the inputs should be kept as short as possible.

## APPLICATIONS INFORMATION

## SUPPLY BYPASSING

High quality, low series resistance ceramic $10 \mu \mathrm{~F}$ bypass capacitors should be used. Surface mount ceramic capacitors provide excellent bypassing in a small board space. Alternatively, $10 \mu \mathrm{~F}$ tantalum capacitors in parallel with $0.1 \mu \mathrm{~F}$ ceramic capacitors can be used. Bypass capacitors must be located as close to the pins as possible. The traces connecting the pins and the bypass capacitors must be kept short and should be made as wide as possible.

## DIGITAL INTERFACE

## Internal Clock

The A/D converter has an internal clock that eliminates the need of synchronization between the external clock and the $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ signals found in other ADCs. The internal clock is factory trimmed to achieve a typical conversion time of 550ns, and a maximum conversion time over the full operating temperature range of 650ns. No external adjustments are required. The guaranteed maximum acquisition time is 150 ns . In addition, a throughput time of 800 ns and a minimum sampling rate of 1.25 Msps is guaranteed.


Figure 2. $\overline{C S}$ to $\overline{S H D N}$ Timing


Figure 3. $\overline{\text { SHDN }}$ to $\overline{\text { CONVST }}$ Wake-Up Timing


Figure 4. $\overline{\mathrm{CS}}$ to $\overline{\text { CONVST }}$ Setup Timing

## Power Shutdown

The LTC1850/LTC1851 provide two power shutdown modes, Nap and Sleep, to save power during inactive periods. The Nap mode reduces the power to 5 mW and leaves only the digital logic and reference powered up. The wake-up time from Nap to active is 200 ns . In Sleep mode, all bias currents are shut down and only leakage current remains-about $50 \mu \mathrm{~A}$. Wake-up time from sleep mode is much slower since the reference circuit must power-up and settle to $0.005 \%$ for full 12 -bit accuracy ( $0.02 \%$ for full 10-bit accuracy). Sleep mode wake-up time is dependent on the value of the capacitor connected to the REFCOMP (Pin 12). The wake-up time is 10 ms with the recommended $10 \mu \mathrm{~F}$ capacitor.
Shutdown is controlled by Pin 47 ( $\overline{\mathrm{SHDN}}$ ); the ADC is in shutdown when it is low. The shutdown mode is selected with Pin 46 ( $\overline{\mathrm{CS}}$ ); low selects Nap.

## Timing and Control

Conversion start and data read operations are controlled by three digital inputs: $\overline{\mathrm{CONVST}}, \overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$. A transition from 1 to 0 applied to the CONVST pin will start a conversion after the ADC has been selected (i.e., CS is low). Once initiated, it cannot be restarted until the conversion is complete. Converter status is indicated by the $\overline{B U S Y}$ output. $\overline{B U S Y}$ is low during a conversion. If $\overline{C O N V S T}$ returns high at a critical point during the conversion it can create small errors. For the best results, ensure that CONVST returns high either within 400ns after the start of the conversion or after BUSY rises.

## APPLICATIONS INFORMATION

Figures 5 through 9 show several different modes of operation. In modes 1a and 1b (Figures 5 and 6), $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ are both tied low. The falling edge of CONVST starts the conversion. The data outputs are always enabled and data can be latched with the BUSY rising edge. Mode 1a shows operation with a narrow logic low CONVST pulse. Mode 1 ib shows a narrow logic high CONVST pulse.

In mode 2 (Figure 7), $\overline{\mathrm{CS}}$ is tied low. The falling edge of CONVST signal again starts the conversion. Data outputs are in three-state until read by the MPU with the RD signal. Mode 2 can be used for operation with a shared MPU databus.
In slow memory and ROM modes (Figures 8 and 9), $\overline{\mathrm{CS}}$ is tied low and CONVST and $\overline{\mathrm{RD}}$ are tied together. The MPU starts the conversion and reads the output with the $\overline{\mathrm{RD}}$ signal. Conversions are started by the MPU or DSP (no external sample clock).


Figure 5. Mode 1a CONVST Starts a Conversion. Data Outputs Always Enabled



## APPLICATIONS InFORMATION



Figure 7. Mode $2 \overline{\text { CONVST }}$ Starts a Conversion. Data is Read by $\overline{\mathrm{RD}}$


Figure 8. Slow Memory Mode Timing


Figure 9. ROM Mode Timing

## APPLICATIONS InFORMATION

In slow memory mode, the processor applies a logic low to $\overline{\mathrm{RD}}$ ( = $\overline{\mathrm{CONVST}}$ ), starting the conversion. $\overline{\mathrm{BUSY}}$ goes low, forcing the processor into a Wait state. The previous conversion result appears on the data outputs. When the conversion is complete, the new conversion results appear on the data outputs; BUSY goes high releasing the processor, and the processor takes RD ( = CONVST) back high and reads the new conversion data.
In ROM mode, the processor takes $\overline{\mathrm{RD}}(=\overline{\mathrm{CONVST}})$ low, starting a conversion and reading the previous conversion result. After the conversion is complete, the processor can read the new result and initiate another conversion.

## MODES OF OPERATION

## Direct Address Mode

The simplest mode of operation is the Direct Address mode. This mode is selected when both the M1 and M0 pins are low. In this mode, the address input pins directly control the MUX and the configuration input pins directly control the input span. The address and configuration input pins are enabled when WR is low. WR can be tied low if the pins will be constantly driven or the rising edge of WR can be used to latch and hold the inputs for as long as WR is held high.

## Scan Mode

Scan mode is selected when M 1 is low and M 0 is high. This mode allows the converter to scan through all of the input channels sequentially and repeatedly without the user having to provide an address. The address input pins (A2 to AO) are ignored but the DIFF, PGA and UNI/BIP pins are still enabled when WR is low. As in the direct address mode, WR can be held low or the rising edge of WR can be used to latch and hold the information on these pins for as long as $\overline{W R}$ is held high. The DIFF pin selects the scan pattern. If DIFF is held low, the scan pattern will consist of all eight channels in succession, single-ended relative to COM (CHO-COM, CH1-COM, CH2-COM, CH3-COM,

CH4-COM, CH5-COM, CH6-COM, CH7-COM, repeat). At the maximum conversion rate the throughput rate for each channel would be $1.25 \mathrm{Msps} / 8$ or 156.25 ksps . If DIFF is held high, the scan pattern will consist of four differential pairs (CHO-CH1, CH2-CH3, CH4-CH5, CH6-CH7, repeat). At the maximum conversion rate, the throughput rate for each pair would be $1.25 \mathrm{Msps} / 4$ or 312.5 ksps . It is possible to drive the DIFF input pin while the part is in Scan mode to achieve combinations of single-ended and differential inputs. For instance, if the $\mathrm{AO}_{\text {OUT }}$ pin is tied to the DIFF input pin, the scan pattern will consist of four singleended inputs and two differential pairs ( $\mathrm{CHO}-\mathrm{COM}$ singleended, $\mathrm{CH} 1-\mathrm{COM}$ single-ended, $\mathrm{CH} 2-\mathrm{CH} 3$ differential, CH4-COM single-ended, CH5-COM single-ended, CH6CH7 differential, repeat).

The scan counter is reset to zero whenever the M0 pin changes state so that the first conversion after MO rises will be MUXAddress 000 ( $\mathrm{CHO}-\mathrm{COM}$ single-ended or CHO CH 1 differential depending on the state of the DIFF pin). A conversion is initiated by the falling edge of CONVST. After each conversion, the address counter is advanced (by one if DIFF is low, by two if DIFF is high) and the MUX address for the present conversion is available on the address output pins (DIFFout, $\mathrm{A}_{\text {OUt }}$ to $\mathrm{AO}_{\text {OUt }}$ ) along with the conversion result.

## Program/Readback Mode

The LTC1850/LTC1851 include a sequencer that can be programmed to run a sequence of up to 16 locations containing a MUX address and input configuration. The MUX address and input configuration for each location are programmed using the DIFF, A2 to A0, UNI/BIP and PGA pins and are stored in memory along with an end-ofsequence (EOS) bit that is generated automatically. The six input address and configuration bits plus the EOS bit can be read back by accessing the 7-bit readback status word (S6-SO) through the data output pins. The sequencer memory is a $16 \times 7$ block of memory represented by the block diagram in Figure 10.

## APPLICATIONS INFORMATION



Figure 10. Sequencer Memory Block Diagram

The sequencer is accessed by taking the M1 mode pin high. With M1 high, the sequencer memory is accessed by taking the MO mode pin low. This will cause BUSY to go low, disabling conversions during the programming and readback of the sequencer. The sequencer is reset to location 0000 whenever M1 or M0 changes state. One of these signals should be cycled prior to any read or write operation to guarantee that the sequencer will be programmed or read starting at location 0000.
The sequencer is programmed sequentially starting from location 0000. RD and WR should be held high, the appropriate signals applied to the DIFF pin, the A2 to A0 MUX address pins, the UNI/BIP pin and the PGA pin and $\overline{W R}$ taken low to write to the memory. The rising edge of $\overline{W R}$ will latch the data into memory and advance the pointer to the next sequencer location. Up to 16 locations can be programmed and the last location written before MO is taken back high will be the last location in the sequence. After 16 writes, the pointer is reset to location 0000 and any subsequent writes will overwrite the previous contents and start a new sequence.

The sequencer memory can be read by holding $\overline{W R}$ high and driving $\overline{\mathrm{RD}}$. Taking $\overline{\mathrm{RD}}$ low accesses the sequencer memory and enables the data output pins. The sequencer should be reset to location 0000 (by pulsing MO high) before beginning a read operation. The seven output bits will be available on the DIFFFout/S6, A20ut/S5, A1 Out $^{\text {/S4 }}$, A0 ${ }_{\text {Out }} / \mathrm{S} 3, \mathrm{D} 11 / \mathrm{S} 2, \mathrm{D} 10 / \mathrm{S} 1$ and D9/S0 pins (LTC1851) or
 S1 and D7/S0 pins (LTC1850). The D8 to D0 (LTC1851) or D6 to D0 (LTC1850) data output pins will remain high impedance during readback. $\overline{\mathrm{RD}}$ going high will return the data output pins to a high impedance state and advance the pointer to the next location. A logic 1 on the D9/S0 (or D7/ SO) pin indicates the last location in the current sequence but all 16 locations can be read by continuing to clock RD. After 16 reads, the pointer is reset to location 0000. When all programming and/or reading of the sequencer memory is complete, MO is taken high. $\overline{\mathrm{BUSY}}$ will come back high enabling CONVST and indicating that the part is ready to start a conversion.

## APPLICATIONS INFORMATION

## Sequence Run Mode

Once the sequencer is programmed, MO is taken high. $\overline{B U S Y}$ will also come back high enabling CONVST and the next falling CONVST will begin a conversion using the MUX address and input configuration stored in location 0000 of the sequencer memory. After each conversion, the sequencer pointer is advanced by one and the MUX address (the actual channel or channels being converted, not the sequencer pointer) for the present conversion is available on the address output pins along with the conversion result. When the sequencer finishes converting the last programmed location, the sequencer pointer will return to location 0000 for the next conversion. The
sequencer will also reset to location 0000 anytime the M1 or MO pin changes state.
The contents of the sequencer memory will be retained as long as power is continuously applied to the part. This allows the user to switch from Sequence Run mode to either Direct Address or Scan Mode and back without losing the programmed sequence. The part can also be disabled using CS or shutdown in Nap or Sleep mode without losing the programmed sequence. Table 5 outlines the operational modes of the LTC1850/LTC1851. Figures 11 and 12 show the timing diagrams for writing to, reading from and running a sequence with the LTC1850/ LTC1851.

Table 5

| OPERATION MODE | M1 | MO | $\overline{\text { WR }}$ | $\overline{\mathrm{RD}}$ | COMMENTS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Direct Address | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\stackrel{\sim}{5}$ | $\frac{\overline{O E}}{\overline{O E}}$ | Address and Configuration are Driven from External Pins Address and Configuration are Latched on Rising Edge of $\overline{W R}$ or Falling Edge of CONVST |
| Scan | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $0$ | $\overline{\overline{\mathrm{OE}}}$ | Address is Provided by Internal Scan Counter, Configuration is Driven from External Pins Configuration is Latched on Rising Edge of WR or Falling Edge of CONVST |
| Program <br> Readback | 1 1 | 0 0 | $\sim$ 1 | 1 $\square$ | Write Sequencer Location, $\overline{W R}$ Low Enables Inputs, Rising Edge of $\overline{W R}$ Latches Data and Advances to Next Location <br> Read Sequencer Location, Falling Edge of $\overline{\mathrm{RD}}$ Enables Output, Rising Edge of $\overline{\mathrm{RD}}$ Advances to Next Location |
| Sequence Run | 1 | 1 | X | $\overline{\mathrm{OE}}$ | Run Programmed Sequence, Falling Edge of CONVST Starts Conversion and Advances to Next Location |

APPLICATIONS InFORMATION

Figure 11. Sequencer I/O

APPLICATIONS InFORMATION


Figure 12. Programming and Running a Sequence

## PACKAGG DESCRIPTION

## FW Package

48-Lead Plastic TSSOP (6.1mm)
(Reference LTC DWG \# 05-08-1651)


NOTE:

1. CONTROLLING DIMENSION: MILLIMETERS
2. DIMENSIONS ARE IN $\frac{\text { MILLIMETERS }}{\text { (INCHES) }}$
3. DRAWING NOT TO SCALE
*DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED .152mm (.006") PER SIDE
**DIMENSIONS DO NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED . 254 mm (.010") PER SIDE

## TYPICAL APPLICATION

Data buffering using two IDT7202LA15 1k x 9-bit FIFOs allows rapid collection of 1024 samples and simple interface to low power, low speed, 8-bit microcontrollers. Data and channel information are clocked in simultaneously and read out as two bytes using READ HIGH FIFO and READ LOW FIFO lines. In the event of bus contention, resistors limit peak output current. If both FIFOs are read
completely or reset before a burst of conversions, the empty, half full, and full flags from only one FIFO need to be monitored. The retransmit inputs may also be tied together. Retransmit may be used to read data repeatedly, allowing a memory limited processor to perform transform and filtering functions that would otherwise be difficult.


RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :--- | :--- | :--- |
| LTC1410 | 12-Bit, $1.25 \mathrm{Msps}, \pm 5 \mathrm{~V}$ ADC | 71.5 dB SINAD at Nyquist, 150mW Dissipation |
| LTC1415 | 12-Bit, 1.25Msps, Single 5V ADC | 55 mW Power Dissipation, 72 dB SINAD |
| LTC1418 | 14-Bit, 200ksps, Single 5V ADC | 15 mW, Serial/Parallel $\pm 10 \mathrm{~V}$ |
| LTC1419 | Low Power 14-Bit, 800ksps ADC | True 14-Bit Linearity, 81.5dB SINAD, 150mW Dissipation |
| LTC1604 | 16-Bit, 333ksps, $\pm 5 \mathrm{~V}$ ADC | 90dB SINAD, 220mW Power Dissipation, Pin Compatible with LTC1608 |
| LTC1852/LTC1853 | 10-Bit/12-Bit, 8-Channel, 400ksps ADCs | Pin-Compatible, Programmable Multiplexer and Sequencer |

