# Low Voltage PLL Clock Driver

MPC93R51

# The MPC93R51 is a 3.3 V compatible, PLL based clock generator targeted for high performance clock distribution systems. With output frequencies of up to 240 MHz and a maximum output skew of 150 ps, the MPC93R51 is an ideal

solution for the most demanding clock tree designs. The device offers 9 low skew clock outputs, each is configurable to support the clocking needs of the various high-performance microprocessors including the PowerQuicc II integrated communication microprocessor. The devices employ a fully differential PLL design to minimize cycle-to-cycle and long-term jitter.

#### Features

- 9 outputs LVCMOS PLL clock generator •
- . 25-240 MHz output frequency range
- Fully integrated PLL ٠
- Compatible to various microprocessors such as PowerQuicc II
- Supports networking, telecommunications and computer applications
- Configurable outputs: divide-by-2, 4 and 8 of VCO frequency •
- LVPECL and LVCMOS compatible inputs
- External feedback enables zero-delay configurations
- Output enable/disable and static test mode (PLL enable/disable)
- Low skew characteristics: maximum 150 ps output-to-output •
- Cycle-to-cycle jitter max. 22 ps RMS
- 32-lead LQFP package •
- 32-lead Pb-free Package Available •
- Ambient Temperature Range 0°C to +70°C
- Pin & Function Compatible with the MPC951

#### **Functional Description**

The MPC93R51 utilizes PLL technology to frequency and phase lock its outputs onto an input reference clock. Normal operation of the MPC93R51 requires a connection of one of the device outputs to the EXT\_FB input to close the PLL feedback path. The reference clock frequency and the output divider for the feedback path determine the VCO frequency. Both must be selected to match the VCO frequency range. With available output dividers of divide-by-4 and divide-by-8, the internal VCO of the MPC93R51 is running at either 4x or 8x of the reference clock frequency. The frequency of the QA, QB, QC and QD outputs is either the one half, one fourth or one eighth of the selected VCO frequency and can be configured for each output bank using the FSELA, FSELB, FSELC and FSELD pins, respectively. The available output to input frequency ratios are 4:1, 2:1, 1:1, 1:2 and 1:4. The REF\_SEL pin selects the differential LVPECL (PCLK and PCLK) or the LVCMOS compatible reference input (TCLK). The MPC93R51 also provides a static test mode when the PLL enable pin (PLL\_EN) is pulled to logic low state. In test mode, the selected input reference clock is routed directly to the output dividers bypassing the PLL. The test mode is intended for system diagnostics, test and debug purposes. This test mode is fully static and the minimum clock frequency specification does not apply. The outputs can be disabled by deasserting the OE pin (logic high state). In PLL mode, deasserting OE causes the PLL to loose lock due to no feedback signal presence at EXT\_FB. Asserting OE will enable the outputs and close the phase locked loop, also enabling the PLL to recover to normal operation. The MPC93R51 is 3.3 V compatible and requires no external loop filter components. All inputs except PCLK and PCLK accept LVCMOS signals while the outputs provide LVCMOS compatible levels with the capability to drive terminated 50  $\Omega$  transmission lines. For series terminated transmission lines, each of the MPC93R51 outputs can drive one or two traces giving the devices an effective fanout of 1:18. The device is packaged in a 7x7 mm<sup>2</sup> 32-lead LQFP package.

#### **Application Information**

The fully integrated PLL of the MPC93R51 allows the low skew outputs to lock onto a clock input and distribute it with essentially zero propagation delay to multiple components on the board. In zero-delay buffer mode, the PLL minimizes phase offset between the outputs and the reference signal.

1

IDT<sup>™</sup> Low Voltage PLL Clock Driver



Freescale Timing Solutions Organization has been acquired by Integrated Device Technology, Inc



AC SUFFIX

32-LEAD LQFP PACKAGE

**Pb-FREE PACKAGE** CASE 873A-03



The MPC93R51 requires an external RC filter for the analog power supply pin V<sub>CCA</sub>. Please see application section for details.

Figure 1. MPC93R51 Logic Diagram



Figure 2. Pinout: 32-Lead Package Pinout (Top View)

IDT<sup>™</sup> Low Voltage PLL Clock Driver

#### Table 1. Pin Description

| Number           | Name   | Туре            | Description                                                    |  |  |  |
|------------------|--------|-----------------|----------------------------------------------------------------|--|--|--|
| PCLK, PCLK       | Input  | LVPECL          | Differential clock reference<br>Low voltage positive ECL input |  |  |  |
| TCLK             | Input  | LVCMOS          | Single ended reference clock signal or test clock              |  |  |  |
| EXT_FB           | Input  | LVCMOS          | Feedback signal input, connect to a QA, QB, QC, QD output      |  |  |  |
| REF_SEL          | Input  | LVCMOS          | Selects input reference clock                                  |  |  |  |
| FSELA            | Input  | LVCMOS          | Output A divider selection                                     |  |  |  |
| FSELB            | Input  | LVCMOS          | Output B divider selection                                     |  |  |  |
| FSELC            | Input  | LVCMOS          | Outputs C divider selection                                    |  |  |  |
| FSELD            | Input  | LVCMOS          | Outputs D divider selection                                    |  |  |  |
| OE               | Input  | LVCMOS          | Output enable/disable                                          |  |  |  |
| QA               | Output | LVCMOS          | Bank A clock output                                            |  |  |  |
| QB               | Output | LVCMOS          | Bank B clock output                                            |  |  |  |
| QC0, QC1         | Output | LVCMOS          | Bank C clock outputs                                           |  |  |  |
| QD0 – QD4        | Output | LVCMOS          | Bank D clock outputs                                           |  |  |  |
| V <sub>CCA</sub> | Supply | V <sub>CC</sub> | Positive power supply for the PLL                              |  |  |  |
| V <sub>CC</sub>  | Supply | V <sub>CC</sub> | Positive power supply for I/O and core                         |  |  |  |
| GND              | Supply | Ground          | Negative power supply                                          |  |  |  |

#### Table 2. Function Table

| Control | Default | 0                                                                                      | 1                                                                            |  |  |
|---------|---------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--|--|
| REF_SEL | 0       | Selects PCLK as reference clock                                                        | Selects TCLK as reference clock                                              |  |  |
| PLL_EN  | 1       | Test mode with PLL disabled. The input clock is directly routed to the output dividers | PLL enabled. The VCO output is routed to the output dividers                 |  |  |
| ŌĒ      | 0       | Outputs enabled                                                                        | Outputs disabled, PLL loop is open<br>VCO is forced to its minimum frequency |  |  |
| FSELA   | 0       | QA = VCO ÷ 2                                                                           | QA = VCO ÷ 4                                                                 |  |  |
| FSELB   | 0       | QB = VCO ÷ 4                                                                           | QB = VCO ÷ 8                                                                 |  |  |
| FSELC   | 0       | QC = VCO ÷ 4                                                                           | QC = VCO ÷ 8                                                                 |  |  |
| FSELD   | 0       | QD = VCO ÷ 4                                                                           | QD = VCO ÷ 8                                                                 |  |  |

## Table 3. Absolute Maximum Ratings<sup>(1)</sup>

| Symbol           | Characteristics     | Min  | Мах                  | Unit | Condition |
|------------------|---------------------|------|----------------------|------|-----------|
| V <sub>CC</sub>  | Supply Voltage      | -0.3 | 4.6                  | V    |           |
| V <sub>IN</sub>  | DC Input Voltage    | -0.3 | V <sub>CC</sub> +0.3 | V    |           |
| V <sub>OUT</sub> | DC Output Voltage   | -0.3 | V <sub>CC</sub> +0.3 | V    |           |
| I <sub>IN</sub>  | DC Input Current    |      | ±20                  | mA   |           |
| I <sub>OUT</sub> | DC Output Current   |      | ±50                  | mA   |           |
| Τ <sub>S</sub>   | Storage Temperature | -55  | 150                  | °C   |           |

1. Absolute maximum continuous ratings are those maximum values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute-maximum-rated conditions is not implied.

#### **Table 4. General Specifications**

| Symbol          | Characteristics               | Min  | Тур                 | Max | Unit | Condition  |
|-----------------|-------------------------------|------|---------------------|-----|------|------------|
| V <sub>TT</sub> | Output Termination Voltage    |      | V <sub>CC</sub> ÷ 2 |     | V    |            |
| MM              | ESD (Machine Model)           | 200  |                     |     | V    |            |
| HBM             | ESD (Human Body Model)        | 2000 |                     |     | V    |            |
| LU              | Latch-Up                      | 200  |                     |     | mA   |            |
| C <sub>PD</sub> | Power Dissipation Capacitance |      | 10                  |     | pF   | Per output |
| C <sub>IN</sub> |                               |      | 4.0                 |     | pF   | Inputs     |

# Table 5. DC Characteristics (V $_{CC}$ = 3.3 V $\pm$ 5%, T $_{A}$ = 0° to 70°C)

| Symbol                          | Characteristics                       | Min | Тур    | Max                   | Unit   | Condition                                          |
|---------------------------------|---------------------------------------|-----|--------|-----------------------|--------|----------------------------------------------------|
| V <sub>IH</sub>                 | Input High Voltage                    | 2.0 |        | V <sub>CC</sub> + 0.3 | V      | LVCMOS                                             |
| V <sub>IL</sub>                 | Input Low Voltage                     |     |        | 0.8                   | V      | LVCMOS                                             |
| V <sub>PP</sub>                 | Peak-to-Peak Input Voltage PCLK, PCLK | 250 |        |                       | mV     | LVPECL                                             |
| V <sub>CMR</sub> <sup>(1)</sup> | Common Mode Range PCLK, PCLK          | 1.0 |        | V <sub>CC</sub> -0.6  | V      | LVPECL                                             |
| V <sub>OH</sub>                 | Output High Voltage                   | 2.4 |        |                       | V      | I <sub>OH</sub> = -24 mA <sup>(2)</sup>            |
| V <sub>OL</sub>                 | Output Low Voltage                    |     |        | 0.55<br>0.30          | V<br>V | I <sub>OL</sub> = 24 mA<br>I <sub>OL</sub> = 12 mA |
| Z <sub>OUT</sub>                | Output Impedance                      |     | 14 –17 |                       | Ω      |                                                    |
| I <sub>IN</sub>                 | Input Leakage Current                 |     |        | ±150                  | μA     | V <sub>IN</sub> = V <sub>CC</sub> or GND           |
| I <sub>CCA</sub>                | Maximum PLL Supply Current            |     | 3.0    | 5.0                   | mA     | V <sub>CCA</sub> Pin                               |
| I <sub>CCQ</sub>                | Maximum Quiescent Supply Current      |     | 7.0    | 10                    | mA     | All V <sub>CC</sub> Pins                           |

1. V<sub>CMR</sub> (DC) is the crosspoint of the differential input signal. Functional operation is obtained when the crosspoint is within the V<sub>CMR</sub> range and the input swing lies within the V<sub>PP</sub> (DC) specification.

2. The MPC93R51 is capable of driving 50  $\Omega$  transmission lines on the incident edge. Each output drives one 50  $\Omega$  parallel terminated transmission line to a termination voltage of V<sub>TT</sub>. Alternatively, the device drives up to two 50  $\Omega$  series terminated transmission lines.

# Table 6. AC Characteristics (V $_{CC}$ = 3.3 V $\pm$ 5%, T $_{A}$ = 0° to 70°C)(1)

| Symbol                                         | Characteristics                                                                 | Min                 | Тур                    | Max                  | Unit              | Condition                                                               |
|------------------------------------------------|---------------------------------------------------------------------------------|---------------------|------------------------|----------------------|-------------------|-------------------------------------------------------------------------|
| f <sub>ref</sub>                               | Input Frequency <sup>(2)</sup> ÷ 4 feedback<br>÷ 8 feedback<br>Static test mode | 50<br>25<br>0       |                        | 120<br>60<br>300     |                   | PLL_EN = 1<br>PLL_EN = 1<br>PLL_EN = 0                                  |
| f <sub>VCO</sub>                               | VCO Frequency                                                                   | 200                 |                        | 480                  | MHz               |                                                                         |
| f <sub>MAX</sub>                               | Maximum Output Frequency <sup>2</sup> ÷ 2 output<br>÷ 4 output<br>÷ 8 output    | 100<br>50<br>25     |                        | 240<br>120<br>60     | MHz<br>MHz<br>MHz |                                                                         |
| f <sub>refDC</sub>                             | Reference Input Duty Cycle                                                      | 25                  |                        | 75                   | %                 |                                                                         |
| V <sub>PP</sub>                                | Peak-to-Peak Input Voltage PCLK, PCLK                                           | 500                 |                        | 1000                 | mV                | LVPECL                                                                  |
| V <sub>CMR</sub> <sup>(3)</sup>                | Common Mode Range PCLK, PCLK                                                    | 1.2                 |                        | V <sub>CC</sub> -0.9 | V                 | LVPECL                                                                  |
| t <sub>r</sub> , t <sub>f</sub> <sup>(4)</sup> | TCLK Input Rise/Fall Time                                                       |                     |                        | 1.0                  | ns                | 0.8 to 2.0 V                                                            |
| t <sub>(∅)</sub>                               | Propagation Delay (static phase offset)<br>TCLK to EXT_FB<br>PCLK to EXT_FB     | -50<br>+25          |                        | +150<br>+325         | ps<br>ps          | PLL locked<br>PLL locked                                                |
| t <sub>sk(o)</sub>                             | Output-to-Output Skew                                                           |                     |                        | 150                  | ps                |                                                                         |
| DC                                             | Output Duty Cycle 100 – 240 MHz<br>50 – 120 MHz<br>25 – 60 MHz                  | 45<br>47.5<br>48.75 | 50<br>50<br>50         | 55<br>52.5<br>51.75  | %<br>%<br>%       |                                                                         |
| t <sub>r</sub> , t <sub>f</sub>                | Output Rise/Fall Time                                                           | 0.1                 |                        | 1.0                  | ns                | 0.55 to 2.4 V                                                           |
| t <sub>PLZ, HZ</sub>                           | Output Disable Time                                                             |                     |                        | 7.0                  | ns                |                                                                         |
| t <sub>PZL, ZH</sub>                           | Output Enable Time                                                              |                     |                        | 6.0                  | ns                |                                                                         |
| BW                                             | PLL closed loop bandwidth ÷ 4 feedback<br>÷ 8 feedback                          |                     | 3.0 – 9.5<br>1.2 – 2.1 |                      | MHz<br>MHz        | <ul> <li>–3 db point of</li> <li>PLL transfer characteristic</li> </ul> |
| t <sub>JIT(CC)</sub>                           | Cycle-to-cycle jitter ÷ 4 feedback<br>Single Output Frequency Configuration     |                     | 10                     | 22                   | ps                | RMS value                                                               |
| t <sub>JIT(PER)</sub>                          | Period Jitter ÷ 4 feedback<br>Single Output Frequency Configuration             |                     | 8.0                    | 15                   | ps                | RMS value                                                               |
| t <sub>JIT(∅)</sub>                            | I/O Phase Jitter                                                                |                     | 4.0 – 17               |                      | ps                | RMS value                                                               |
| t <sub>LOCK</sub>                              | Maximum PLL Lock Time                                                           |                     |                        | 1.0                  | ms                |                                                                         |

1. AC characteristics apply for parallel output termination of 50  $\Omega$  to V\_{TT.}

2. The PLL will be unstable with a divide by 2 feedback rati,o

3. V<sub>CMR</sub> (AC) is the crosspoint of the differential input signal. Normal AC operation is obtained when the crosspoint is within the V<sub>CMR</sub> range

and the input swing lies within the V<sub>PP</sub> (AC) specification. Violation of V<sub>CMR</sub> or V<sub>PP</sub> impacts static phase offset  $t_{(\emptyset)}$ . 4. The MPC93R51 will operate with input rise/fall times up to 3.0 ns, but the AC characteristics, specifically  $t_{(\emptyset)}$ , can only be guaranteed if  $t_r/t_f$ are within the specified range.

# **APPLICATIONS INFORMATION**

#### Programming the MPC93R51

The MPC93R51 clock driver outputs can be configured into several divider modes. In addition, the external feedback of the device allows for flexibility in establishing various input to output frequency relationships. The output divider of the four output groups allows the user to configure the outputs into 1:1, 2:1, 4:1 and 4:2:1 frequency ratios. The use of even dividers ensure that the output duty cycle is always 50%. Table 7 illustrates the various output configurations. The table describes the outputs using the input clock frequency CLK as a reference. The output division settings establish the output relationship. In addition, it must be ensured that the VCO will be stable given the frequency of the outputs desired. The feedback frequency should be used to situate the VCO into a frequency range in which the PLL will be stable. The design of the PLL supports output frequencies from 25 MHz to 240 MHz while the VCO frequency range is specified from 200 MHz to 480 MHz and should not be exceeded for stable operation.

|       | Inp   | uts   |       | Outputs |         |     |         |
|-------|-------|-------|-------|---------|---------|-----|---------|
| FSELA | FSELB | FSELC | FSELD | QA      | QB      | QC  | QD      |
| 0     | 0     | 0     | 0     | 2 * CLK | CLK     | CLK | CLK     |
| 0     | 0     | 0     | 1     | 2 * CLK | CLK     | CLK | CLK ÷ 2 |
| 0     | 0     | 1     | 0     | 4 * CLK | 2 * CLK | CLK | 2* CLK  |
| 0     | 0     | 1     | 1     | 4 * CLK | 2 * CLK | CLK | CLK     |
| 0     | 1     | 0     | 0     | 2 * CLK | CLK ÷ 2 | CLK | CLK     |
| 0     | 1     | 0     | 1     | 2 * CLK | CLK ÷ 2 | CLK | CLK ÷ 2 |
| 0     | 1     | 1     | 0     | 4 * CLK | CLK     | CLK | 2 * CLK |
| 0     | 1     | 1     | 1     | 4 * CLK | CLK     | CLK | CLK     |
| 1     | 0     | 0     | 0     | CLK     | CLK     | CLK | CLK     |
| 1     | 0     | 0     | 1     | CLK     | CLK     | CLK | CLK ÷ 2 |
| 1     | 0     | 1     | 0     | 2 * CLK | 2 * CLK | CLK | 2 * CLK |
| 1     | 0     | 1     | 1     | 2 * CLK | 2 * CLK | CLK | CLK     |
| 1     | 1     | 0     | 0     | CLK     | CLK ÷ 2 | CLK | CLK     |
| 1     | 1     | 0     | 1     | CLK     | CLK ÷ 2 | CLK | CLK ÷ 2 |
| 1     | 1     | 1     | 0     | 2 * CLK | CLK     | CLK | 2 * CLK |
| 1     | 1     | 1     | 1     | 2 * CLK | CLK     | CLK | CLK     |

#### Table 7. Output Frequency Relationship<sup>(1)</sup> for an Example Configuration

1. Output frequency relationship with respect to input reference frequency CLK. QC1 is connected to EXT\_FB.

#### Using the MPC93R51 in Zero-Delay Applications

Nested clock trees are typical applications for the MPC93R51. For these applications the MPC93R51 offers a differential LVPECL clock input pair as a PLL reference. This allows for the use of differential LVPECL primary clock distribution devices such as the Freescale MC100EP111 or MC10EP222, taking advantage of its superior low-skew performance. Clock trees using LVPECL for clock distribution and the MPC93R51 as LVCMOS PLL fanout buffer with zero insertion delay will show significantly lower clock skew than clock distributions developed from CMOS fanout buffers.

The external feedback option of the MPC93R51 PLL allows for its use as a zero delay buffer. The PLL aligns the feedback clock output edge with the clock input reference edge and virtually eliminates the propagation delay through the device.

The remaining insertion delay (skew error) of the MPC93R51 in zero-delay applications is measured between the reference clock input and any output. This effective delay consists of the static phase offset (SPO or  $t_{(\oslash)}$ ), I/O jitter

 $(t_{JIT(\varnothing)},$  phase or long-term jitter), feedback path delay and the output-to-output skew  $(t_{SK(O)} \mbox{ relative to the feedback output.}$ 





#### Calculation of Part-to-Part Skew

The MPC93R51 zero delay buffer supports applications where critical clock signal timing can be maintained across several devices. If the reference clock inputs (TCLK or PCLK) of two or more MPC93R51 are connected together, the maximum overall timing uncertainty from the common TCLK input to any output is:

 $t_{SK(PP)} = t_{(\emptyset)} + t_{SK(O)} + t_{PD, LINE(FB)} + t_{JIT(\emptyset)} \cdot CF$ This maximum timing uncertainty consists of 4 components: static phase offset, output skew, feedback board trace delay and I/O (phase) jitter.



Figure 4. MPC93R51 Max. Device-to-Device Skew

Due to the statistical nature of I/O jitter, a RMS value (1  $\sigma$ ) is specified. I/O jitter numbers for other confidence factors (CF) can be derived from Table 8.

#### Table 8. Confidence Factor CF

| CF            | Probability of clock edge within the distribution |
|---------------|---------------------------------------------------|
| $\pm 1\sigma$ | 0.68268948                                        |
| $\pm 2\sigma$ | 0.95449988                                        |
| $\pm 3\sigma$ | 0.99730007                                        |
| $\pm 4\sigma$ | 0.99993663                                        |
| $\pm5\sigma$  | 0.99999943                                        |
| $\pm6\sigma$  | 0.9999999                                         |

The feedback trace delay is determined by the board layout and can be used to fine-tune the effective delay through each device. In the following example calculation, an I/O jitter confidence factor of 99.7% ( $\pm 3\sigma$ ) is assumed, resulting in a worst case timing uncertainty from input to any output of –251 ps to 351 ps relative to TCLK (V<sub>CC</sub> = 3.3 V and f<sub>VCO</sub> = 400 MHz):

 $t_{SK(PP)} = [-50ps...150ps] + [-150ps...150ps] + \\ [(17ps \cdot -3)...(17ps \cdot 3)] + t_{PD, LINE(FB)}$ 

 $t_{SK(PP)} = [-251ps...351ps] + t_{PD, LINE(FB)}$ 

Above equation uses the maximum I/O jitter number shown in the AC characteristic table for  $V_{CC}$  = 3.3 V (17 ps RMS). I/O jitter is frequency dependent with a maximum at

the lowest VCO frequency (200 MHz for the MPC93R51). Applications using a higher VCO frequency exhibit less I/O jitter than the AC characteristic limit. The I/O jitter characteristics in Figure 5 can be used to derive a smaller I/O jitter number at the specific VCO frequency, resulting in tighter timing limits in zero-delay mode and for part-to-part skew  $t_{SK(PP)}$ .



Figure 5. Max. I/O Jitter (RMS) Versus Frequency for V<sub>CC</sub> = 3.3 V

#### **Power Supply Filtering**

The MPC93R51 is a mixed analog/digital product. Its analog circuitry is naturally susceptible to random noise, especially if this noise is seen on the power supply pins. Noise on the V<sub>CCA</sub> (PLL) power supply impacts the device characteristics, for instance, I/O jitter. The MPC93R51 provides separate power supplies for the output buffers (V<sub>CC</sub>) and the phase-locked loop (V<sub>CCA</sub>) of the device. The purpose of this design technique is to isolate the high switching noise digital outputs from the relatively sensitive internal analog phase-locked loop. In a digital system environment where it is more difficult to minimize noise on the power supplies, a second level of isolation may be required. The simple but effective form of isolation is a power supply filter on the V<sub>CCA</sub> pin for the MPC93R51.

Figure 6 illustrates a typical power supply filter scheme. The MPC93R51 frequency and phase stability is most susceptible to noise with spectral content in the 100 kHz to 20 MHz range; therefore, the filter should be designed to target this range. The key parameter that needs to be met in the final filter design is the DC voltage drop across the series filter resistor R<sub>F</sub>. From the data sheet, the I<sub>CCA</sub> current (the current sourced through the V<sub>CCA</sub> pin) is typically 3 mA (5 mA maximum), assuming that a minimum of 3.0 V must be maintained on the V<sub>CCA</sub> pin. The resistor R<sub>F</sub> shown in Figure 6 must have a resistance of 5-15  $\Omega$  to meet the voltage drop criteria.



Figure 6. V<sub>CCA</sub> Power Supply Filter

As the noise frequency crosses the series resonant point of an individual capacitor, its overall impedance begins to look inductive, and thus, increases with increasing frequency. The parallel capacitor combination shown ensures that a low impedance path to ground exists for frequencies well above the bandwidth of the PLL. Although the MPC93R51 has several design features to minimize the susceptibility to power supply noise (isolated power and grounds and fully differential PLL), there still may be applications in which overall performance is being degraded due to system power supply noise. The power supply filter schemes discussed in this section should be adequate to eliminate power supply noise related problems in most designs.

#### **Driving Transmission Lines**

The MPC93R51 clock driver was designed to drive high speed signals in a terminated transmission line environment. To provide the optimum flexibility to the user, the output drivers were designed to exhibit the lowest impedance possible. With an output impedance of less than 20  $\Omega$ , the drivers can drive either parallel or series terminated transmission lines. For more information on transmission lines the reader is referred to Freescale application note AN1091. In most high performance clock networks, point-to-point distribution of signals is the method of choice. In a point-to-point scheme, either series terminated or parallel terminated transmission lines the signal at the end of the line with a 50  $\Omega$  resistance to V<sub>CC</sub>÷2.

This technique draws a fairly high level of DC current and thus only a single terminated line can be driven by each output of the MPC93R51 clock driver. For the series terminated case, however, there is no DC current draw, thus the outputs can drive multiple series terminated lines. Figure 7 illustrates an output driving a single series terminated line versus two series terminated lines in parallel. When taken to its extreme the fanout of the MPC93R51 clock driver is effectively doubled due to its capability to drive multiple lines.



Figure 7. Single versus Dual Transmission Lines

The waveform plots in Figure 8 show the simulation results of an output driving a single line versus two lines. In both cases, the drive capability of the MPC93R51 output buffer is more than sufficient to drive 50  $\Omega$  transmission lines on the incident edge. Note from the delay measurements in the simulations, a delta of only 43 ps exists between the two differently loaded outputs. This suggests that the dual line driving need not be used exclusively to maintain the tight output-to-output skew of the MPC93R51. The output waveform in Figure 8 shows a step in the waveform. This step is caused by the impedance mismatch seen looking into the driver. The parallel combination of the 36  $\Omega$  series resistor, plus the output impedance, does not match the parallel combination of the line impedances. The voltage wave launched down the two lines will equal:

$$V_{L} = V_{S} (Z_{0} \div (R_{S} + R_{0} + Z_{0}))$$
  

$$Z_{0} = 50 \ \Omega \parallel 50 \ \Omega$$
  

$$R_{S} = 36 \ \Omega \parallel 36 \ \Omega$$
  

$$R_{0} = 14 \ \Omega$$
  

$$V_{L} = 3.0 (25 \div (18 + 17 + 25))$$
  

$$= 1.31 \ V$$

At the load end the voltage will double, due to the near unity reflection coefficient, to 2.6 V. It will then increment towards the quiescent 3.0 V in steps separated by one round trip delay (in this case 4.0 ns).



Since this step is well above the threshold region it will not cause any false clock triggering; however, designers may be uncomfortable with unwanted reflections on the line. To better match the impedances when driving multiple lines, the situation in Figure 9 should be used. In this case, the series terminating resistors are reduced such that when the parallel combination is added to the output buffer impedance, the line impedance is perfectly matched.



Figure 8. Single versus Dual Waveforms





Figure 10. TCLK MPC93R51 AC Test Reference for V<sub>CC</sub> = 3.3 V



Figure 11. PCLK MPC9R351 AC Test Reference



Figure 12. Propagation Delay (t<sub>PD</sub>, Static Phase Offset) Test Reference



The time from the PLL controlled edge to the non controlled edge, divided by the time between PLL controlled edges, expressed as a percentage.

#### Figure 14. Output Duty Cycle (DC)



The variation in cycle time of a signal between adjacent cycles, over a random sample of adjacent cycle pairs.

#### Figure 16. Cycle-to-Cycle Jitter



The deviation in  $t_0$  for a controlled edge with respect to a  $t_0$  mean in a random sample of cycles.





NETCOM





The pin-to-pin skew is defined as the worst case difference in propagation delay between any similar delay path within a single device.

#### Figure 15. Output-to-Output Skew t<sub>SK(O)</sub>



The deviation in cycle time of a signal with respect to the ideal period over a random sample of cycles.

#### Figure 17. Period Jitter



Figure 19. Transition Time Test Reference

IDT<sup>™</sup> Low Voltage PLL Clock Driver

10

F

## PACKAGE DIMENSIONS



CASE 873A-03 **ISSUE B** 32-LEAD LQFP PACKAGE

# Innovate with IDT and accelerate your future networks. Contact:

# www.IDT.com

## For Sales

800-345-7015 408-284-8200 Fax: 408-284-2775

## For Tech Support

netcom@idt.com 480-763-2056

#### **Corporate Headquarters**

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.)

#### Asia Pacific and Japan

Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505

#### Europe

IDT Europe, Limited Prime House Barnett Wood Lane Leatherhead, Surrey United Kingdom KT22 7DE +44 1372 363 339



© 2006 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. Acelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners. Printed in USA