

### LMK03002/LMK03002C

## Precision Clock Conditioner with Integrated VCO

### **General Description**

The LMK03002/LMK03002C precision clock conditioners combine the functions of jitter cleaning/reconditioning, multiplication, and distribution of a reference clock. The devices integrate a Voltage Controlled Oscillator (VCO), a high performance Integer-N Phase Locked Loop (PLL), a partially integrated loop filter, and four LVPECL clock output distribution blocks.

The VCO output is optionally accessible on the Fout port. Internally, the VCO output goes through a VCO Divider to feed the various clock distribution blocks.

Each clock distribution block includes a programmable divider, a phase synchronization circuit, a programmable delay, a clock output mux, and an LVPECL output buffer. This allows multiple integer-related and phase-adjusted copies of the reference to be distributed to four system components.

The clock conditioners come in a 48-pin LLP package and are footprint compatible with other clocking devices in the same family.

#### **Features**

- Integrated VCO with very low phase noise floor
- Integrated Integer-N PLL with outstanding normalized phase noise contribution of -224 dBc/Hz
- Clock generator performance (10 Hz 20 MHz)
  - \_\_ LMK03002C: 200 fs RMS jitter
- Jitter cleaner performance grade (12 kHz to 20 MHz)
  - LMK03002: 800 fs RMS jitter
  - LMK03002C: 400 fs RMS jitter
- VCO frequency: 1566 to 1724 MHz
- Clock output frequency range of 1 to 862 MHz
- 4 LVPECL clock outputs
- Partially integrated loop filter
- Dedicated divider and delay blocks on each clock output
- Pin compatible family of clocking devices
- 3.15 to 3.45 V operation
- Package: 48 pin LLP (7.0 x 7.0 x 0.8 mm)

### Target Applications

- Data Converter Clocking
- Networking, SONET/SDH, DSLAM
- Wireless Infrastructure
- Medical
- Test and Measurement
- Military / Aerospace

### **System Diagram**



TRI-STATE® is a registered trademark of National Semiconductor Corporation.

#### **Functional Block Diagram** Partially Integrated Internal VCO Loop Filter OSCin S-OSCin\* S-R Divider Phase -⊠ Fout Detector N Divider VCO Divider Distribution Path CLKout0 Divider ☑ CLKout0\* Delay CLK 🔼 μWire Control DATA 🔼 Registers LE - CLKout1 Divider CLKout1\* Delay -⊠ CLKout2 Divider ☑ CLKout2\* Delay GOE 🔀 -⊠ LD Device Control SYNC\* CLKout3 Divider CLKout3\* Delay Clock Buffers -----30020601

## **Connection Diagram**



## **Pin Descriptions**

| Pin #                                                   | Pin Name                                                                                | I/O | Description                                |  |  |
|---------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|--------------------------------------------|--|--|
| 1, 25                                                   | GND                                                                                     | -   | Ground                                     |  |  |
| 2                                                       | Fout                                                                                    | 0   | Internal VCO Frequency Output              |  |  |
| 3, 8, 13, 16, 19, 22, 26,<br>30, 31, 33, 37, 40, 43, 46 | Vcc1, Vcc2, Vcc3, Vcc4, Vcc5, Vcc6, Vcc7, Vcc8, Vcc9, Vcc10, Vcc11, Vcc12, Vcc13, Vcc14 | -   | Power Supply                               |  |  |
| 4                                                       | CLKuWire                                                                                | I   | MICROWIRE Clock Input                      |  |  |
| 5                                                       | DATAuWire                                                                               | I   | MICROWIRE Data Input                       |  |  |
| 6                                                       | LEuWire                                                                                 | I   | MICROWIRE Latch Enable Input               |  |  |
| 7, 14, 15, 17, 18, 20, 21, 23, 24, 34, 35               | NC                                                                                      | -   | No Connection to these pins                |  |  |
| 9, 10                                                   | LDObyp1, LDObyp2                                                                        | -   | LDO Bypass                                 |  |  |
| 11                                                      | GOE                                                                                     | I   | Global Output Enable                       |  |  |
| 12                                                      | LD                                                                                      | 0   | Lock Detect and Test Output                |  |  |
| 27                                                      | SYNC*                                                                                   | I   | Global Clock Output Synchronization        |  |  |
| 28, 29                                                  | OSCin, OSCin*                                                                           | I   | Oscillator Clock Input; Must be AC coupled |  |  |
| 32                                                      | CPout                                                                                   | 0   | Charge Pump Output                         |  |  |
| 36                                                      | Bias                                                                                    | I   | Bias Bypass                                |  |  |
| 38, 39                                                  | CLKout0, CLKout0*                                                                       | 0   | LVPECL Clock Output 0                      |  |  |
| 41, 42                                                  | CLKout1, CLKout1*                                                                       | 0   | LVPECL Clock Output 1                      |  |  |
| 44, 45                                                  | CLKout2, CLKout2*                                                                       | 0   | LVPECL Clock Output 2                      |  |  |
| 47, 48                                                  | CLKout3, CLKout3*                                                                       | 0   | LVPECL Clock Output 3                      |  |  |
| DAP                                                     | DAP                                                                                     | -   |                                            |  |  |

3

### Absolute Maximum Ratings (Note 1, Note 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Parameter                     | Symbol           | Ratings                         | Units |
|-------------------------------|------------------|---------------------------------|-------|
| Power Supply Voltage          | V <sub>cc</sub>  | -0.3 to 3.6                     | V     |
| Input Voltage                 | V <sub>IN</sub>  | -0.3 to (V <sub>CC</sub> + 0.3) | V     |
| Storage Temperature Range     | T <sub>STG</sub> | -65 to 150                      | °C    |
| Lead Temperature (solder 4 s) | T <sub>L</sub>   | +260                            | °C    |
| Junction Temperature          | T <sub>J</sub>   | 125                             | °C    |

### **Recommended Operating Conditions**

| Parameter            | Symbol          | Min  | Тур | Max  | Units |
|----------------------|-----------------|------|-----|------|-------|
| Ambient Temperature  | T <sub>A</sub>  | -40  | 25  | 85   | °C    |
| Power Supply Voltage | V <sub>cc</sub> | 3.15 | 3.3 | 3.45 | V     |

**Note 1:** "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions at which the device is functional and the device should not be operated beyond such conditions.

Note 2: This device is a high performance integrated circuit with ESD handling precautions. Handling of this device should only be done at ESD protected work stations. The device is rated to a HBM-ESD of > 2 kV, a MM-ESD of > 200 V, and a CDM-ESD of > 1.2 kV.

### **Package Thermal Resistance**

| Package              | $\theta_{JA}$ | θ <sub>J-PAD (Thermal Pad)</sub> |  |  |  |
|----------------------|---------------|----------------------------------|--|--|--|
| 48-Lead LLP (Note 3) | 27.4° C/W     | 5.8° C/W                         |  |  |  |

Note 3: Specification assumes 16 thermal vias connect the die attach pad to the embedded copper plane on the 4-layer JEDEC board. These vias play a key role in improving the thermal performance of the LLP. It is recommended that the maximum number of vias be used in the board layout.

### **Electrical Characteristics** (Note 4)

 $(3.15 \text{ V} \leq \text{Vcc} \leq 3.45 \text{ V}, -40 ^{\circ}\text{C} \leq \text{T}_{A} \leq 85 ^{\circ}\text{C}, \text{ Differential Inputs/Outputs; Vboost=0; except as specified. Typical values represent most likely parametric norms at Vcc = 3.3 V, T<sub>A</sub> = 25 °C, and at the Recommended Operation Conditions at the time of product characterization and are not guaranteed).$ 

| Symbol                    | Parameter                                                                                   | Conditions                                                   | Min | Тур  | Max | Units |  |
|---------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----|------|-----|-------|--|
| Current Consumption       |                                                                                             |                                                              |     |      |     |       |  |
| I <sub>cc</sub>           | Power Supply Current                                                                        | Entire device; CLKout0 & CLKout3 enabled in Bypass Mode      |     | 175  |     |       |  |
|                           | (Note 5)                                                                                    | Entire device; All Outputs Off (no emitter resistors placed) |     | 86   |     | - mA  |  |
| I <sub>CC</sub> PD        | Power Down Current                                                                          | POWERDOWN = 1                                                |     | 1    |     | mA    |  |
|                           | Re                                                                                          | eference Oscillator                                          | -   |      |     |       |  |
| f <sub>OSCin</sub> square | Reference Oscillator Input Frequency Range for Square Wave                                  | AC coupled Differential (V                                   | 1   |      | 200 | MHz   |  |
| V <sub>OSCin</sub> square | Square Wave Input Voltage for OSCin and OSCin*  AC coupled; Differential (V <sub>OD</sub> ) |                                                              | 0.2 |      | 1.6 | Vpp   |  |
|                           |                                                                                             | PLL                                                          |     |      |     |       |  |
| f <sub>COMP</sub>         | Phase Detector Frequency                                                                    |                                                              |     |      | 40  | MHz   |  |
|                           |                                                                                             | V <sub>CPout</sub> = Vcc/2, PLL_CP_GAIN = 1x                 |     | 100  |     |       |  |
| L CDavit                  | Observed Burney Courses                                                                     | V <sub>CPout</sub> = Vcc/2, PLL_CP_GAIN = 4x                 |     | 400  |     |       |  |
| I <sub>SRCE</sub> CPout   | Charge Pump Source Current                                                                  | V <sub>CPout</sub> = Vcc/2, PLL_CP_GAIN = 16x                |     | 1600 |     | μA    |  |
|                           |                                                                                             | V <sub>CPout</sub> = Vcc/2, PLL_CP_GAIN = 32x                |     | 3200 |     | 1     |  |

| Symbol                   | Parameter                                                                                                                                                                            | Condi                                                                 | tions                         | Min      | Тур                                              | Max  | Units           |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------|----------|--------------------------------------------------|------|-----------------|
|                          |                                                                                                                                                                                      | PLL (Continued)                                                       |                               | !        |                                                  |      | ·               |
|                          |                                                                                                                                                                                      | V <sub>CPout</sub> = Vcc/2, PLL                                       | _CP_GAIN = 1x                 |          | -100                                             |      |                 |
|                          |                                                                                                                                                                                      | V <sub>CPout</sub> = Vcc/2, PLL                                       |                               |          | -400                                             |      |                 |
| I <sub>SINK</sub> CPout  | Charge Pump Sink Current                                                                                                                                                             | V <sub>CPout</sub> = Vcc/2, PLL                                       |                               |          | -1600                                            |      | <del> </del> μΑ |
|                          |                                                                                                                                                                                      | V <sub>CPout</sub> = Vcc/2, PLL                                       |                               | -3200    |                                                  |      |                 |
| I <sub>CPout</sub> TRI   | Charge Pump TRI-STATE® Current                                                                                                                                                       | 0.5 V < V <sub>CPout</sub> < Vcc                                      |                               |          | 2                                                | 10   | nA              |
| I <sub>CPout</sub> %MIS  | Magnitude of Charge Pump<br>Sink vs. Source Current Mismatch                                                                                                                         | V <sub>CPout</sub> = Vcc / 2<br>T <sub>A</sub> = 25°C                 |                               |          | 3                                                |      | %               |
| I <sub>CPout</sub> VTUNE | Magnitude of Charge Pump<br>Current vs. Charge Pump Voltage<br>Variation                                                                                                             | 0.5 V < V <sub>CPout</sub> < Vcc<br>T <sub>A</sub> = 25°C             | c - 0.5 V                     |          | 4                                                |      | %               |
| I <sub>CPout</sub> TEMP  | Magnitude of Charge Pump Current vs. Temperature Variation                                                                                                                           |                                                                       |                               |          | 4                                                |      | %               |
| PN10kHz                  | PLL 1/f Noise at 10 kHz Offset (Note 6)                                                                                                                                              | PLL_CP_GAIN = 1>                                                      | (                             |          | -117                                             |      | dBc/Hz          |
|                          | Normalized to 1 GHz Output Frequency                                                                                                                                                 | PLL_CP_GAIN = 32                                                      | 2x                            |          | -122                                             |      | UDC/112         |
| PN1Hz                    | Normalized Phase Noise Contribution                                                                                                                                                  | PLL_CP_GAIN = 1x                                                      |                               |          | -219                                             |      | dBc/Hz          |
|                          | (Note 7)                                                                                                                                                                             | PLL_CP_GAIN = 32x                                                     |                               |          | -224                                             |      |                 |
|                          |                                                                                                                                                                                      | VCO                                                                   |                               | 1        |                                                  |      |                 |
| f <sub>Fout</sub>        | VCO Tuning Range                                                                                                                                                                     | LMK03002/LMK030                                                       | 002C                          | 1566     |                                                  | 1724 | MHz             |
|                          | . 5.67                                                                                                                                                                               | After programming                                                     |                               |          |                                                  |      |                 |
| ΔT <sub>CL</sub>         | Allowable Temperature Drift for Continuous Lock                                                                                                                                      | changes to output configuration are permitted to guarantee continuous |                               |          |                                                  | 125  | °C              |
|                          | Continuous Lock                                                                                                                                                                      | lock. ( <i>Note 8</i> )                                               |                               |          |                                                  |      |                 |
| p <sub>Fout</sub>        | Output Power to a 50 $\Omega$ load driven by Fout                                                                                                                                    | <u> </u>                                                              | 002C; T <sub>A</sub> = 25 °C  |          | 2                                                |      | dBm             |
| K <sub>Vtune</sub>       | Fine Tuning Sensitivity (The lower sensitivity indicates the typical sensitivity at the lower end of the tuning range, the higher sensitivity at the higher end of the tuning range) | LMK03002/LMK03002C                                                    |                               |          | 11 to 15                                         |      | MHz/V           |
|                          |                                                                                                                                                                                      | LMK03002                                                              |                               |          | 800                                              |      |                 |
| J <sub>RMS</sub> Fout    | Fout RMS Period Jitter                                                                                                                                                               | 12 kHz to 20 MHz b                                                    | andwidth                      |          | 800                                              |      | fs              |
| ORMS! Out                | Tour rivior chod bitter                                                                                                                                                              | LMK03002C                                                             |                               |          | 400                                              |      | 13              |
|                          |                                                                                                                                                                                      | 12 kHz to 20 MHz b                                                    | 1                             |          | 00                                               |      |                 |
|                          |                                                                                                                                                                                      | LMK03002C                                                             | 10 kHz Offset                 |          | -89                                              |      | _               |
|                          |                                                                                                                                                                                      | f <sub>Fout</sub> = 1724 MHz                                          | 100 kHz Offset                |          | -113                                             |      | _               |
|                          |                                                                                                                                                                                      | (Note 9)                                                              | 1 MHz Offset<br>10 MHz Offset |          | -135<br>-155                                     |      | -               |
| L(f) <sub>Fout</sub>     | Fout Single Side Band Phase Noise                                                                                                                                                    |                                                                       | +                             |          | <del>                                     </del> |      | dBc/Hz          |
|                          |                                                                                                                                                                                      | LMK03002C                                                             | 10 kHz Offset                 |          | -91<br>-115                                      |      | -<br>-<br>-     |
|                          |                                                                                                                                                                                      | f <sub>Fout</sub> = 1566 MHz                                          | 1 MHz Offset                  |          | -137                                             |      |                 |
|                          |                                                                                                                                                                                      | (Note 9)                                                              | 10 MHz Offset                 |          | -156                                             |      |                 |
|                          |                                                                                                                                                                                      |                                                                       | TO MILIZ OIISEL               | <u> </u> | -100                                             |      |                 |

| Symbol                | Parameter                              | Condi                                                                           | tions                                                                 | Min  | Тур           | Max | Units |
|-----------------------|----------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------|------|---------------|-----|-------|
|                       | Clock Distribution                     | on Section (Note 10) - LVP                                                      | PECL Clock Outpu                                                      | ts   |               | •   |       |
| Jitter <sub>ADD</sub> | Additive RMS Jitter ( <i>Note 10</i> ) | R <sub>L</sub> = 100 Ω Distribution Path = 800 MHz Bandwidth = 12 kHz to 20 MHz | CLKoutX_MUX<br>= Bypass<br>CLKoutX_MUX<br>= Divided<br>CLKoutX_DIV =  |      | 20<br>75      |     | fs    |
| t <sub>SKEW</sub>     | CLKoutX to CLKoutY (Note 11)           | Equal loading and ic configuration Termination = $50 \Omega$                    |                                                                       | -30  | ±3            | 30  | ps    |
| V <sub>OH</sub>       | Output High Voltage                    |                                                                                 | Termination = 50 Ω to Vcc - 2 V<br>CLKoutX output frequency = 200 MHz |      | Vcc -<br>0.98 |     | V     |
| V <sub>OL</sub>       | Output Low Voltage                     |                                                                                 |                                                                       |      | Vcc -<br>1.8  |     | ٧     |
| V <sub>OD</sub>       | Differential Output Voltage            |                                                                                 | 7                                                                     |      |               | 965 | mV    |
|                       | Di                                     | gital LVTTL Interfaces (No                                                      | ote 12)                                                               |      | •             | •   |       |
| V <sub>IH</sub>       | High-Level Input Voltage               |                                                                                 |                                                                       | 2.0  |               | Vcc | V     |
| V <sub>IL</sub>       | Low-Level Input Voltage                |                                                                                 |                                                                       |      |               | 0.8 | ٧     |
| I <sub>IH</sub>       | High-Level Input Current               | V <sub>IH</sub> = Vcc                                                           | V <sub>IH</sub> = Vcc                                                 |      |               | 5.0 | μΑ    |
| I <sub>IL</sub>       | Low-Level Input Current                | V <sub>IL</sub> = 0                                                             | V <sub>IL</sub> = 0                                                   |      |               | 5.0 | μA    |
| V <sub>OH</sub>       | High-Level Output Voltage              | I <sub>OH</sub> = +500 μA                                                       |                                                                       |      |               |     | V     |
| V <sub>OL</sub>       | Low-Level Output Voltage               | I <sub>OL</sub> = -500 μA                                                       | I <sub>OL</sub> = -500 μA                                             |      |               | 0.4 | ٧     |
|                       | Digita                                 | I MICROWIRE Interfaces                                                          | (Note 13)                                                             |      |               | ,   |       |
| V <sub>IH</sub>       | High-Level Input Voltage               |                                                                                 |                                                                       | 1.6  |               | Vcc | ٧     |
| V <sub>IL</sub>       | Low-Level Input Voltage                |                                                                                 |                                                                       |      |               | 0.4 | V     |
| I <sub>IH</sub>       | High-Level Input Current               | V <sub>IH</sub> = Vcc                                                           |                                                                       | -5.0 |               | 5.0 | μA    |
| I <sub>IL</sub>       | Low-Level Input Current                | V <sub>IL</sub> = 0                                                             |                                                                       | -5.0 |               | 5.0 | μΑ    |
|                       | •                                      | MICROWIRE Timing                                                                |                                                                       |      | ,             | ţ   |       |
| t <sub>CS</sub>       | Data to Clock Set Up Time              | See Data Input Timi                                                             | ing                                                                   | 25   |               |     | ns    |
| t <sub>CH</sub>       | Data to Clock Hold Time                | See Data Input Timi                                                             | See Data Input Timing                                                 |      |               |     | ns    |
| t <sub>CWH</sub>      | Clock Pulse Width High                 | See Data Input Timi                                                             | See Data Input Timing                                                 |      |               |     | ns    |
| t <sub>CWL</sub>      | Clock Pulse Width Low                  | See Data Input Timi                                                             | See Data Input Timing                                                 |      |               |     | ns    |
| t <sub>ES</sub>       | Clock to Enable Set Up Time            | See Data Input Timi                                                             | ng                                                                    | 25   |               |     | ns    |
| t <sub>CES</sub>      | Enable to Clock Set Up Time            | See Data Input Timi                                                             | ng                                                                    | 25   |               |     | ns    |
| t <sub>EWH</sub>      | Enable Pulse Width High                | See Data Input Timi                                                             | See Data Input Timing                                                 |      |               |     | ns    |

**Note 4:** The Electrical Characteristics table lists guaranteed specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not guaranteed.

**Note 5:** See 3.5 for more current consumption / power dissipation calculation information.

Note 6: A specification in modeling PLL in-band phase noise is the 1/f flicker noise,  $L_{\text{PLL\_flicker}}(f)$ , which is dominant close to the carrier. Flicker noise has a 10 dB/decade slope. PN10kHz is normalized to a 10 kHz offset and a 1 GHz carrier frequency. PN10kHz =  $L_{\text{PLL\_flicker}}(10 \text{ kHz})$  - 20log(Fout / 1 GHz), where  $L_{\text{PLL\_flicker}}(f)$  is the single side band phase noise of only the flicker noise's contribution to total noise, L(f). To measure  $L_{\text{PLL\_flicker}}(f)$  it is important to be on the 10 dB/decade slope close to the carrier. A high compare frequency and a clean crystal are important to isolating this noise source from the total phase noise, L(f).  $L_{\text{PLL\_flicker}}(f)$  can be masked by the reference oscillator performance if a low power or noisy source is used. The total PLL inband phase noise performance is the sum of  $L_{\text{PLL\_flicker}}(f)$  and  $L_{\text{PLL\_flicker}}(f)$ .

Note 7: A specification in modeling PLL in-band phase noise is the Normalized Phase Noise Contribution,  $L_{PLL\_flat}(f)$ , of the PLL and is defined as PN1Hz =  $L_{PLL\_flat}(f) - 20\log(N) - 10\log(f_{COMP})$ .  $L_{PLL\_flat}(f)$  is the single side band phase noise measured at an offset frequency, f, in a 1 Hz Bandwidth and  $f_{COMP}$  is the phase detector frequency of the synthesizer.  $L_{PLL\_flat}(f)$  contributes to the total noise, L(f). To measure  $L_{PLL\_flat}(f)$  the offset frequency, f, must be chosen sufficiently smaller then the loop bandwidth of the PLL, and yet large enough to avoid a substantial noise contribution from the reference and flicker noise.  $L_{PLL\_flat}(f)$  can be masked by the reference oscillator performance if a low power or noisy source is used.

Note 8: Allowable Temperature Drift for Continuous Lock is how far the temperature can drift in either direction and stay in lock from the ambient temperature and programmed state at which the device was when register R15 was programmed. The action of programming the R15 register, even to the same value, activates a frequency calibration routine. This implies that the device will work over the entire frequency range, but if the temperature drifts more than the maximum allowable drift for continuous lock, then it will be necessary to reprogram the R15 register to ensure that the device stays in lock. Regardless of what temperature the device was initially programmed at, the ambient temperature can never drift outside the range of -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C without violating specifications. For this specification to be valid, the programmed state of the device must not change after R15 is programmed.

**Note 9:** VCO phase noise is measured assuming the VCO is the dominant noise source due to a 75 Hz loop bandwidth. Over frequency, the phase noise typically varies by 1 to 2 dB, with the worst case performance typically occurring at the highest frequency. Over temperature, the phase noise typically varies by 1 to 2 dB, assuming the device is not reprogrammed. Reprogramming R15 will run the frequency calibration routine for optimum phase noise.

Note 10: The Clock Distribution Section includes all parts of the device except the PLL and VCO sections. Typical Additive Jitter specifications apply to the clock distribution section only and is in RMS form addition to the jitter from the VCO.

Note 11: Specification is guaranteed by characterization and is not tested in production.

Note 12: Applies to GOE, LD, and SYNC\*.

Note 13: Applies to CLKuWire, DATAuWire, and LEuWire.

### **Serial Data Timing Diagram**



Data bits set on the DATAuWire signal are clocked into a shift register, MSB first, on each rising edge of the CLKuWire signal. On the rising edge of the LEuWire signal, the data is sent from the shift register to the addressed register determined by the LSB bits. After the programming is complete the CLKuWire, DATAuWire, and LEuWire signals should be returned to a low state. It is recommended that the slew rate of CLKuWire, DATAuWire, and LEuWire should be at least 30 V/µs.

### **Charge Pump Current Specification Definitions**



I1 = Charge Pump Sink Current at  $V_{CPout} = Vcc - \Delta V$ 

I2 = Charge Pump Sink Current at V<sub>CPout</sub> = Vcc/2

I3 = Charge Pump Sink Current at  $V_{CPout} = \Delta V$ 

I4 = Charge Pump Source Current at  $V_{CPout} = Vcc - \Delta V$ 

I5 = Charge Pump Source Current at V<sub>CPout</sub> = Vcc/2

I6 = Charge Pump Source Current at  $V_{CPout} = \Delta V$ 

 $\Delta V$  = Voltage offset from the positive and negative supply rails. Defined to be 0.5 V for this device.

#### Charge Pump Output Current Magnitude Variation vs. Charge Pump Output Voltage

$$I_{CPout}$$
 Vs  $V_{CPout} = \frac{|I1| - |I3|}{|I1| + |I3|} \times 100\%$   
=  $\frac{|I4| - |I6|}{|I4| + |I6|} \times 100\%$ 

#### Charge Pump Sink Current vs. Charge Pump Output Source Current Mismatch

$$I_{CPout}$$
 Sink Vs  $I_{CPout}$  Source = 
$$\frac{||2| - ||5|}{||2| + ||5|} \times 100\%$$
30020633

#### **Charge Pump Output Current Magnitude Variation vs. Temperature**

$$I_{CPout} \text{ Vs } T_{A} = \frac{|I_{2}||_{T_{A}} - |I_{2}||_{T_{A} = 25 \text{ °C}}}{|I_{2}||_{T_{A} = 25 \text{ °C}}} \times 100\%$$

$$= \frac{|I_{5}||_{T_{A}} - |I_{5}||_{T_{A} = 25 \text{ °C}}}{|I_{5}||_{T_{A} = 25 \text{ °C}}} \times 100\%$$

8

## **Typical Performance Characteristics**

### LVPECL Differential Output Voltage (V<sub>OD</sub>)



## NOISE FLOOR (dBc/Hz) -150 -152 -154 -156 -158

Vboost = 1

200 400 600 800 1000 1200 1400 1600 1800 2000

Vboost = 0

**LVPECL Output Noise Floor** 

-146

-148

FREQUENCY (MHz) 30020610

#### **Delay Noise Floor (Adds to Output Noise Floor)**



30020611

### 1.0 Functional Description

The LMK03002/LMK03002C precision clock conditioners combine the functions of jitter cleaning/reconditioning, multiplication, and distribution of a reference clock. The devices integrate a Voltage Controlled Oscillator (VCO), a high performance Integer-N Phase Locked Loop (PLL), a partially integrated loop filter, and four LVPECL clock output distribution blocks.

The devices include internal 3rd and 4th order poles to simplify loop filter design and improve spurious performance. The 1st and 2nd order poles are off-chip to provide flexibility for the design of various loop filter bandwidths.

The LMK03002/LMK03002C includes a 1.64 GHz VCO. The VCO output is optionally accessible on the Fout port. Internally, the VCO output goes through an VCO Divider to feed the various clock distribution blocks.

Each clock distribution block includes a programmable divider, a phase synchronization circuit, a programmable delay, a clock output mux, and an LVPECL output buffer. This allows multiple integer-related and phase-adjusted copies of the reference to be distributed to four system components.

The clock conditioners come in a 48-pin LLP package and are footprint compatible with other clocking devices in the same family.

#### 1.1 BIAS PIN

To properly use the device, bypass Bias (pin 36) with a low leakage 1  $\mu$ F capacitor connected to Vcc. This is important for low noise performance.

#### 1.2 LDO BYPASS

To properly use the device, bypass LDObyp1 (pin 9) with a  $10 \,\mu F$  capacitor and LDObyp2 (pin 10) with a  $0.1 \,\mu F$  capacitor.

#### 1.3 OSCILLATOR INPUT PORT (OSCin, OSCin\*)

The purpose of OSCin is to provide the PLL with a reference signal. The OSCin port must be AC coupled, refer to the System Level Diagram in the Application Information section. The OSCin port may be driven single endedly by AC grounding OSCin\* with a 0.1  $\mu F$  capacitor.

#### 1.4 LOW NOISE, FULLY INTEGRATED VCO

The LMK03002/LMK03002C devices contain a fully integrated VCO. In order for proper operation the VCO uses a frequency calibration algorithm. The frequency calibration algorithm is activated any time that the R15 register is programmed. Once R15 is programmed the temperature may not drift more than the maximum allowable drift for continuous lock,  $\Delta T_{CL}$ , or else the VCO is not guaranteed to stay in lock. For the frequency calibration algorithm to work properly OSC in must be driven by a valid signal when R15 is programmed.

#### 1.5 CLKout DELAYS

Each individual clock output includes a delay adjustment. Clock output delay registers (CLKoutX\_DLY) support a 150 ps step size and range from 0 to 2250 ps of total delay.

#### 1.6 LVPECL OUTPUTS

Each LVPECL output may be disabled individually by programming the CLKoutX\_EN bits. All the outputs may be disabled simultaneously by pulling the GOE pin low or programming EN\_CLKout\_Global to 0.

The duty cycle of the LVPECL clock outputs are shown in the table below.

| VCO_DIV    | CLKoutX_MUX                     | Duty<br>Cycle |
|------------|---------------------------------|---------------|
| Any        | Divided, or Divided and Delayed | 50%           |
| 2, 4, 6, 8 | Any                             | 50%           |
| 3          | Bypassed, or Delayed            | 33%           |
| 5          | Bypassed, or Delayed            | 40%           |
| 7          | Bypassed, or Delayed            | 43%           |

#### 1.7 GLOBAL CLOCK OUTPUT SYNCHRONIZATION

The SYNC\* pin synchronizes the clock outputs. When the SYNC\* pin is held in a logic low state, the divided outputs are also held in a logic low state. The bypassed outputs will continue to operate normally. Shortly after the SYNC\* pin goes high, the divided clock outputs are activated and will all transition to a high state simultaneously. All the outputs, divided and bypassed, will now be synchronized. Clocks in the bypassed state are not affected by SYNC\* and are always synchronized with the divided outputs.

TThe SYNC\* pin must be held low for greater than one clock cycle of the output of the VCO Divider, also known as the distribution path. Once this low event has been registered, the outputs will not reflect the low state for four more cycles. This means that the outputs will be low on the fifth rising edge of the distribution path. Similarly once the SYNC\* pin becomes high, the outputs will not simultaneously transition high until four more distribution path clock cycles have passed, which is the fifth rising edge of the distribution path. See the timing diagram in *Figure 1* for further detail. The clocks are programmed as CLKout0\_MUX = Bypassed, CLKout1\_MUX = Divided, CLKout1\_DIV = 2, CLKout2\_MUX = Divided, and CLKout2\_DIV = 4. To synchronize the outputs, after the low SYNC\* event has been registered, it is not required to wait for the outputs to go low before SYNC\* is set high.



FIGURE 1. SYNC\* Timing Diagram

The SYNC\* pin provides an internal pull-up resistor as shown on the functional block diagram. If the SYNC\* pin is not terminated externally the clock outputs will operate normally. If the SYNC\* function is not used, clock output synchronization is not guaranteed.

#### **1.8 CLKout OUTPUT STATES**

Each clock output may be individually enabled with the CLKoutX\_EN bits. Each individual output enable control bit is gated with the Global Output Enable input pin (GOE) and the Global Output Enable bit (EN\_CLKout\_Global).

All clock outputs can be disabled simultaneously if the GOE pin is pulled low by an external signal or EN\_CLKout\_Global is set to 0.

| CLKoutX<br>_EN bit | EN_CLKout GOE pin Global bit |                      | Clock X<br>Output State |
|--------------------|------------------------------|----------------------|-------------------------|
| 1                  | 1                            | Low                  | Low                     |
| Don't care         | 0                            | Don't care           | Off                     |
| 0                  | Don't care                   | Don't care           | Off                     |
| 1                  | 1                            | High / No<br>Connect | Enabled                 |

When an LVPECL output is in the Off state, the outputs are at a voltage of approximately 1 volt.

#### 1.9 GLOBAL OUTPUT ENABLE AND LOCK DETECT

The GOE pin provides an internal pull-up resistor as shown on the functional block diagram. If it is not terminated externally, the clock output states are determined by the Clock Output Enable bits (CLKoutX\_EN) and the EN\_CLKout\_Global bit.

By programming the PLL\_MUX register to Digital Lock Detect Active High (See 2.8.2), the Lock Detect (LD) pin can be connected to the GOE pin in which case all outputs are set low automatically if the synthesizer is not locked.

#### 1.10 POWER ON RESET

When supply voltage to the device increases monotonically from ground to Vcc, the power on reset circuit sets all registers to their default values, see 2.3.1 for more information on default register values. Voltage should be applied to all Vcc pins simultaneously.

#### 1.11 DIGITAL LOCK DETECT

The PLL digital lock detect circuitry compares the difference between the phase of the inputs of the phase detector to a RC generated delay of  $\epsilon.$  To indicate a locked state the phase error must be less than the  $\epsilon$  RC delay for 5 consecutive reference cycles. Once in lock, the RC delay is changed to approximately  $\delta.$  To indicate an out of lock state, the phase error must become greater  $\delta.$  The values of  $\epsilon$  and  $\delta$  are shown in the table below:

| 3     | δ     |
|-------|-------|
| 10 ns | 20 ns |

To utilize the digital lock detect feature, PLL\_MUX must be programmed for "Digital Lock Detect (Active High)" or "Digital Lock Detect (Active Low)." When one of these modes is programmed the state of the LD pin will be set high or low as determined by the description above as shown in *Figure 2*.

When the device is in power down mode and the LD pin is programmed for a digital lock detect function, LD will show a "no lock detected" condition which is low or high given active high or active low circuitry respectively.

The accuracy of this circuit degrades at higher comparison frequencies. To compensate for this, the DIV4 word should be set to one if the comparison frequency exceeds 20 MHz. The function of this word is to divide the comparison frequency presented to the lock detect circuit by 4.



FIGURE 2. Digital Lock Detect Flowchart

# 2.0 General Programming Information

The LMK03002/LMK03002C devices are programmed using several 32-bit registers which control the device's operation. The registers consist of a data field and an address field. The last 4 register bits, ADDR[3:0] form the address field. The remaining 28 bits form the data field DATA[27:0].

During programming, LEuWire is low and serial data is clocked in on the rising edge of CLKuWire (MSB first). When LEuWire goes high, data is transferred to the register bank selected by the address field. Only registers R0, R4 to R8, R11, and R13 to R15 need to be programmed for proper device operation. After programming, CLKuWire, DATAuWire, LEuWire should remain low to prevent spurious.

For the frequency calibration algorithm to work properly OS-Cin must be driven by a valid signal when R15 is programmed. Any changes to the PLL R divider or OSCin require R15 to be programmed again to activate the frequency calibration routine

#### 2.1 RECOMMENDED PROGRAMMING SEQUENCE

The recommended programming sequence involves programming R0 with the reset bit set (RESET = 1) to ensure the device is in a default state. Registers are programmed in order with R15 being the last register programmed. An example programming sequence is shown below.

- Program R0 with the reset bit set (RESET = 1). This
  ensures the device is in a default state.
- Program R4 to R7 as necessary with desired clocks with appropriate enable, mux, divider, and delay settings.
- · Program R8 for optiumum phase noise performance.
- Program R9 with Vboost setting if necessary. Optional, only needed to set Vboost = 1.
- Program R11 with DIV4 setting if necessary.
- Program R13 with oscillator input frequency and internal loop filter values.
- Program R14 with Fout enable bit, global clock output bit, power down setting, PLL mux setting, and PLL R divider.
- Program R15 with PLL charge pump gain, VCO divider, and PLL N divider. Also starts frequency calibration routine.

| [    | 0                                          | AO          | 0     | 0                        | -                        | 0                        | -                        | 0  | -      | -    | -                         |
|------|--------------------------------------------|-------------|-------|--------------------------|--------------------------|--------------------------|--------------------------|----|--------|------|---------------------------|
| •    | -                                          | A1          | 0     | 0                        | 0                        | -                        | <del>-</del>             | 0  | 0      | -    | 0                         |
| •    | 7                                          | A2          | 0     | -                        | -                        | -                        | <del>-</del>             | 0  | 0      | 0    | 1                         |
| •    | ဗ                                          | A3          | 0     | 0                        | 0                        | 0                        | 0                        | 1  | -      | -    | -                         |
| Ī    | 4                                          |             | 0     |                          |                          |                          |                          | 0  | 0      | 0    |                           |
| Ī    | 2                                          |             | 0     | )DL\                     | 1_DL\<br>0]              | 2_DL\<br>0]              | 3_DL\<br>0]              | 0  | 0      | 0    | )<br>4_LF<br>)]           |
| Ī    | 9                                          |             | 0     | CLKout0_DLY<br>[3:0]     | CLKout1_DLY<br>[3:0]     | CLKout2_DLY<br>[3:0]     | CLKout3_DLY<br>[3:0]     | 0  | 0      | 0    | VCO_<br>C3_C4_LF<br>[3:0] |
|      | 7                                          |             | 0     | ŭ                        | ט<br>ט                   | ี                        | Ö                        | 0  | 0      | 0    | J                         |
| ŀ    | 8                                          |             | 0     |                          |                          |                          |                          | 1  | 0      | 0    |                           |
| Ī    | 6                                          |             | 0     |                          |                          |                          |                          | 0  | 1      | 0    | VCO_<br>R3_LF<br>[2:0]    |
| ŀ    | 10                                         |             | 0     | ,                        | ,                        |                          | ,                        | 0  | 0      | 0    | / ц                       |
| ľ    | 1                                          |             | 0     | CLKout0_DIV<br>[7:0]     | CLKout1_DIV<br>[7:0]     | CLKout2_DIV<br>[7:0]     | CLKout3_DIV<br>[7:0]     | 1  | 1      | 0    |                           |
|      | 12                                         |             | 0     | LKout0_<br>[7:0]         | LKout<br>[7:             | LKout<br>[7:             | LKout<br>[7:             | 0  | 0      | 0    | VCO_<br>R4_LF<br>[2:0]    |
| Ī    | 13                                         |             | 0     | O                        | O                        | O                        | O                        | 0  | 1      | 0    | · E                       |
|      | 14                                         |             | 0     |                          |                          |                          |                          | 0  | 0      | 0    |                           |
|      | 15                                         |             | 0     |                          |                          |                          |                          | 0  | 0      | DIΛ¢ |                           |
|      | 16                                         |             | 0     | CLKout0_EN               | CLKout1_EN               | CLKout2_EN               | CLKout3_EN               | 0  | teoodV | 0    | Ø                         |
|      | 17                                         | Data [27:0] | 0     | CLKout0<br>_MUX<br>[1:0] | CLKout1<br>_MUX<br>[1:0] | CLKout2<br>_MUX<br>[1:0] | CLKout3<br>_MUX<br>[1:0] | 0  | 1      | 1    | OSCin_FREQ<br>[7:0]       |
|      | 18                                         | Data        | 0     | CLK<br>_M                | CLK<br>_M                | OLK<br>M_                | CLK<br>_M                | 0  | 0      | 0    | SCin<br>[7                |
|      | 19                                         |             | 0     | 0                        | 0                        | 0                        | 0                        | 0  | 0      | 0    | 0                         |
| Q    | 20                                         |             | 0     | 0                        | 0                        | 0                        | 0                        | 0  | 0      | 0    |                           |
| Ma   | 21                                         |             | 0     | 0                        | 0                        | 0                        | 0                        | 0  | 0      | 0    |                           |
| ter  | 22                                         |             | 0     | 0                        | 0                        | 0                        | 0                        | 0  | 0      | 0    | 0                         |
| gis  | 23                                         |             | 0     | 0                        | 0                        | 0                        | 0                        | 0  | 0      | -    | 1                         |
| ) Re | 24                                         |             | 0     | 0                        | 0                        | 0                        | 0                        | 0  | 0      | 0    | 0                         |
| 020  | 25                                         |             | 0     | 0                        | 0                        | 0                        | 0                        | 0  | 0      | 0    | 1                         |
| 030  | 26                                         |             | 0     | 0                        | 0                        | 0                        | 0                        | 0  | 0      | 0    | 0                         |
| ¥    | 27                                         |             | 0     | 0                        | 0                        | 0                        | 0                        | 0  | 0      | 0    | 0                         |
| 2/L  | 28                                         |             | 0     | 0                        | 0                        | 0                        | 0                        | -  | 0      | 0    | 0                         |
| 300  | 29                                         |             | 0     | 0                        | 0                        | 0                        | 0                        | 0  | 1      | 0    | 0                         |
| IK0  | 30                                         |             | 0     | 0                        | 0                        | 0                        | 0                        | 0  | 0      | 0    | 0                         |
| L    | 章<br>· · · · · · · · · · · · · · · · · · · |             | TESET | 0                        | 0                        | 0                        | 0                        | 0  | 1      | 0    | 0                         |
| 2.2  | Register                                   |             | RO    | R4                       | R5                       | R6                       | R7                       | R8 | R9     | H11  | R13                       |

| 0                               | 0                | -                            |
|---------------------------------|------------------|------------------------------|
| -                               | -                | -                            |
| 8                               | -                | -                            |
| က                               | -                | <del>-</del>                 |
| 4                               | 0                | 0                            |
| ro                              | 0                | 0                            |
| 9                               | 0                | 0                            |
| 2                               | 0                | 0                            |
| 8                               |                  |                              |
| 6                               |                  |                              |
| 10                              |                  |                              |
| 19 18 17 16 15 14 13 12 11 10 9 |                  |                              |
| 12                              |                  |                              |
| 13                              | PLL_R<br>[11:0]  |                              |
| 14                              | PLL<br>[11       |                              |
| 15                              |                  |                              |
| 16                              |                  | PLL_N<br>[17:0]              |
| 17                              |                  | PLL<br>[17                   |
| 18                              |                  |                              |
| 19                              |                  |                              |
| 20                              |                  |                              |
| 21                              | PLL_MUX<br>[3:0] |                              |
| 22                              | PLL_<br>[3:      |                              |
| 23                              |                  |                              |
| 24                              | 0                |                              |
| 25                              | 0                |                              |
| 26                              | ЬОМЕВDOMN        |                              |
| 27                              | EN_CLKout_Global | VCO_DIV<br>[3:0]             |
| 28                              | EN_Fout          | VCO<br>[3:                   |
| 29                              | 0                |                              |
| 30                              | 0                | PLL_<br>CP_<br>GAIN<br>[1:0] |
| 31                              | 0                |                              |
| Register                        | R14              | R15                          |
|                                 |                  |                              |

#### 2.3 REGISTERS R0, R4 to R7

Registers R4 through R7 control the four clock outputs. Register R3 controls CLKout0, Register R4 controls CLKout1, and so on. There is one additional bit in register R0 called RESET.

The X in CLKoutX\_MUX, CLKoutX\_DIV, CLKoutX\_DLY, and CLKoutX\_EN denote the actual clock output which may be from 0 to 3.

| Bit Name             | Default<br>Bit Value                    | Bit State                                | Bit Description                       | Register | Bit<br>Location |
|----------------------|-----------------------------------------|------------------------------------------|---------------------------------------|----------|-----------------|
| RESET                | 0                                       | No reset, normal operation               | Reset to power on defaults            | R0       | 31              |
| CLKoutX_MUX          | 0                                       | Bypassed                                 | CLKoutX mux mode                      |          | 18:17           |
| CLKoutX_EN 0         |                                         | Disabled                                 | CLKoutX enable                        | DO 4- D7 | 16              |
| CLKoutX_DIV          | 1                                       | Divide by 2                              | CLKoutX clock divide                  | R0 to R7 | 15:8            |
| CLKoutX_DLY          | 0                                       | 0 ps CLKoutX clock delay                 |                                       |          | 7:4             |
| Vboost               | 0                                       | Normal Mode                              | Output Power Control                  | R9       | 16              |
| DIV4                 | 0                                       | PDF ≤ 20 MHz                             | Phase Detector Frequency              | R11      | 15              |
| OSCin_FREQ           | 10                                      | 10 MHz OSCin                             | OSCin Frequency in MHz                |          | 21:14           |
| VCO_R4_LF 0          |                                         | Low (~200 Ω)                             | R4 internal loop filter values        | R13      | 13:11           |
| VCO_R3_LF 0          |                                         | Low (~600 Ω)                             | R3 internal loop filter values        |          | 10:8            |
| VCO_C3_C4_LF 0       |                                         | C3 = 0 pF, C4 = 10 pF                    | C3 and C4 internal loop filter values |          | 7:4             |
| EN_Fout 0 F          |                                         | Fout disabled Fout enable                |                                       |          | 28              |
| EN_CLKout_Global     | 1                                       | Normal - CLKouts normal                  | Global clock output enable            |          | 27              |
| POWERDOWN            | 0                                       | Normal - Device active Device power down |                                       | R14      | 26              |
| PLL_MUX              | 0                                       | Disabled Multiplexer control for LD pin  |                                       |          | 23:20           |
| PLL_R 10 R divider = |                                         | R divider = 10                           | PLL R divide value                    |          | 19:8            |
| PLL_CP_GAIN          | LL_CP_GAIN 0 100 uA Charge pump current |                                          | Charge pump current                   |          | 31:30           |
| VCO_DIV 2            |                                         | Divide by 2                              | VCO divide value                      | R15      | 29:26           |
| PLL_N                | 760                                     | N divider = 760 PLL N divide value       |                                       |          | 25:8            |

#### 2.3.1 RESET bit -- R0 only

This bit is only in register R0. The use of this bit is optional and it should be set to '0' if not used. Setting this bit to a '1' forces all registers to their power on reset condition and therefore automatically clears this bit. If this bit is set, all other R0 bits are ignored and R0 needs to be programmed again if used with its proper values and RESET = 0.

#### 2.3.2 CLKoutX\_MUX[1:0] -- Clock Output Multiplexers

These bits control the Clock Output Multiplexer for each clock output. Changing between the different modes changes the blocks in the signal path and therefore incurs a delay relative to the bypass mode. The different MUX modes and associated delays are listed below.

| CLKoutX_MUX<br>[1:0] | Mode                   | Added Delay<br>Relative to<br>Bypass Mode             |  |  |
|----------------------|------------------------|-------------------------------------------------------|--|--|
| 0                    | Bypassed (default)     | 0 ps                                                  |  |  |
| 1                    | Divided                | 100 ps                                                |  |  |
| 2                    | Delayed                | 400 ps<br>(In addition to the<br>programmed<br>delay) |  |  |
| 3                    | Divided and<br>Delayed | 500 ps<br>(In addition to the<br>programmed<br>delay) |  |  |

#### 2.3.3 CLKoutX\_DIV[7:0] -- Clock Output Dividers

These bits control the clock output divider value. In order for these dividers to be active, the respective CLKoutX\_MUX (See 2.3.2) bit must be set to either "Divided" or "Divided and Delayed" mode. After all the dividers are programed, the SYNC\* pin must be used to ensure that all edges of the clock outputs are aligned (See 1.7). The Clock Output Dividers follow the VCO Divider so the final clock divide for an output is VCO Divider  $\times$  Clock Output Divider. By adding the divider block to the output path a fixed delay of approximately 100 ps is incurred.

The actual Clock Output Divide value is twice the binary value programmed as listed in the table below.

|   |   | Clock Output<br>Divider value |   |   |   |   |   |             |
|---|---|-------------------------------|---|---|---|---|---|-------------|
| 0 | 0 | 0                             | 0 | 0 | 0 | 0 | 0 | Invalid     |
| 0 | 0 | 0                             | 0 | 0 | 0 | 0 | 1 | 2 (default) |
| 0 | 0 | 0                             | 0 | 0 | 0 | 1 | 0 | 4           |
| 0 | 0 | 0                             | 0 | 0 | 0 | 1 | 1 | 6           |
| 0 | 0 | 0                             | 0 | 0 | 1 | 0 | 0 | 8           |
| 0 | 0 | 0                             | 0 | 0 | 1 | 0 | 1 | 10          |
|   |   |                               |   |   |   |   |   |             |
| 1 | 1 | 1                             | 1 | 1 | 1 | 1 | 1 | 510         |

#### 2.3.4 CLKoutX\_DLY[3:0] -- Clock Output Delays

These bits control the delay stages for each clock output. In order for these delays to be active, the respective CLKoutX\_MUX (See 2.3.2) bit must be set to either "Delayed" or "Divided and Delayed" mode. By adding the delay block to the output path a fixed delay of approximately 400 ps is incurred in addition to the delay shown in the table below.

| CLKoutX_DLY[3:0] | Delay (ps)   |  |  |  |  |
|------------------|--------------|--|--|--|--|
| 0                | 0 (default)  |  |  |  |  |
| 1                | 150          |  |  |  |  |
| 2                | 300          |  |  |  |  |
| 3                | 450          |  |  |  |  |
| 4                | 600          |  |  |  |  |
| 5                | 750          |  |  |  |  |
| 6                | 900          |  |  |  |  |
| 7                | 1050         |  |  |  |  |
| 8                | 1200<br>1350 |  |  |  |  |
| 9                |              |  |  |  |  |
| 10               | 1500         |  |  |  |  |
| 11               | 1650         |  |  |  |  |
| 12               | 1800         |  |  |  |  |
| 13               | 1950         |  |  |  |  |
| 14               | 2100         |  |  |  |  |
| 15               | 2250         |  |  |  |  |

#### 2.3.5 CLKoutX\_EN bit -- Clock Output Enables

These bits control whether an individual clock output is enabled or not. If the EN\_CLKout\_Global bit (See 2.8.4) is set to zero or if GOE pin is held low, all CLKoutX\_EN bit states will be ignored and all clock outputs will be disabled. See 1.8 for more information on CLKout states.

| CLKoutX_EN bit | Conditions          | CLKoutX State      |  |  |
|----------------|---------------------|--------------------|--|--|
| 0              | EN_CLKout_Global    | Disabled (default) |  |  |
| 1              | bit = 1             | Enabled            |  |  |
|                | GOE pin = High / No |                    |  |  |
|                | Connect             |                    |  |  |

#### 2.4 REGISTER R8

The programming of register R8 provides optimum phase noise performance.

#### 2.5 REGISTER R9

The programming of register R9 is optional. If it is not programmed the bit Vboost will be defaulted to 0, which is the test condition for all electrical characteristics.

#### 2.5.1 Vboost -- Voltage Boost

By enabling this bit, the voltage output levels for all clock outputs is increased. Also, the noise floor is improved.

| Vboost | Typical LVPECL Voltage Output (mV) |  |  |  |  |  |  |  |
|--------|------------------------------------|--|--|--|--|--|--|--|
| 0      | 810                                |  |  |  |  |  |  |  |
| 1      | 865                                |  |  |  |  |  |  |  |

#### 2.6 REGISTER R11

This register only has one bit and only needs to be programmed in the case that the phase detector frequency is greater than 20 MHz and digital lock detect is used. Otherwise, it is automatically defaulted to the correct values.

## 2.6.1 DIV4 -- High Phase Detector Frequencies and Lock Detect

This bit divides the frequency presented to the digital lock detect circuitry by 4. It is necessary to get a reliable output from the digital lock detect output in the case of a phase detector frequency frequency greater than 20 MHz.

| DIV4 | Digital Lock Detect Circuitry Mode          |  |  |  |  |  |  |
|------|---------------------------------------------|--|--|--|--|--|--|
| 0    | Not divided;                                |  |  |  |  |  |  |
|      | Phase Detector Frequency ≤ 20 MHz (default) |  |  |  |  |  |  |
| 4    | Divided by 4;                               |  |  |  |  |  |  |
| I    | Phase Detector Frequency > 20 MHz           |  |  |  |  |  |  |

#### 2.7 REGISTER R13

## 2.7.1 VCO\_C3\_C4\_LF[3:0] -- Value for Internal Loop Filter Capacitors C3 and C4

These bits control the capacitor values for C3 and C4 in the internal loop filter.

| VCO_C3_C4_LF[3:0] | Loop Filter Capacitors |              |  |  |  |
|-------------------|------------------------|--------------|--|--|--|
|                   | C3 (pF)                | C4 (pF)      |  |  |  |
| 0                 | 0 (default)            | 10 (default) |  |  |  |
| 1                 | 0                      | 60           |  |  |  |
| 2                 | 50                     | 10           |  |  |  |
| 3                 | 0                      | 110          |  |  |  |
| 4                 | 50                     | 110          |  |  |  |
| 5                 | 100                    | 110          |  |  |  |
| 6                 | 0                      | 160          |  |  |  |
| 7                 | 50                     | 160          |  |  |  |
| 8                 | 100                    | 10           |  |  |  |
| 9                 | 100                    | 60           |  |  |  |
| 10                | 150                    | 110          |  |  |  |
| 11                | 150 60                 |              |  |  |  |
| 12 to 15          | Inv                    | alid         |  |  |  |

## 2.7.2 VCO\_R3\_LF[2:0] -- Value for Internal Loop Filter Resistor R3

These bits control the R3 resistor value in the internal loop filter. The recommended setting for VCO\_R3\_LF[2:0] = 0 for optimum phase noise and jitter.

| VCO_R3_LF[2:0] | R3 Value (kΩ)          |  |  |  |  |
|----------------|------------------------|--|--|--|--|
| 0              | Low (~600 Ω) (default) |  |  |  |  |
| 1              | 10                     |  |  |  |  |
| 2              | 20                     |  |  |  |  |
| 3              | 30                     |  |  |  |  |
| 4              | 40                     |  |  |  |  |
| 5 to 7         | Invalid                |  |  |  |  |

## 2.7.3 VCO\_R4\_LF[2:0] -- Value for Internal Loop Filter Resistor R4

These bits control the R4 resistor value in the internal loop filter. The recommended setting for VCO\_R4\_LF[2:0] = 0 for optimum phase noise and jitter.

| VCO_R4_LF[2:0] | R4 Value (kΩ)          |  |  |  |  |
|----------------|------------------------|--|--|--|--|
| 0              | Low (~200 Ω) (default) |  |  |  |  |
| 1              | 10                     |  |  |  |  |
| 2              | 20                     |  |  |  |  |
| 3              | 30                     |  |  |  |  |
| 4              | 40                     |  |  |  |  |
| 5 to 7         | Invalid                |  |  |  |  |

## 2.7.4 OSCin\_FREQ[7:0] -- Oscillator Input Calibration Adjustment

These bits are to be programmed to the OSCin frequency. If the OSCin frequency is not an integral multiple of 1 MHz, then round to the closest value.

| OSCin_FREQ[7:0] | OSCin Frequency  |  |  |  |  |  |
|-----------------|------------------|--|--|--|--|--|
| 1               | 1 MHz            |  |  |  |  |  |
| 2               | 2 MHz            |  |  |  |  |  |
|                 |                  |  |  |  |  |  |
| 10              | 10 MHz (default) |  |  |  |  |  |
|                 |                  |  |  |  |  |  |
| 200             | 200 MHz          |  |  |  |  |  |
| 201 to 255      | Invalid          |  |  |  |  |  |

#### 2.8 REGISTER R14

#### 2.8.1 PLL\_R[11:0] -- R Divider Value

These bits program the PLL R Divider and are programmed in binary fashion. Any changes to PLL\_R require R15 to be programmed again to active the frequency calibration routine.

| PLL_R[11:0] |   |   |   |   |   |   |   |   | PLL R Divide<br>Value |   |   |              |
|-------------|---|---|---|---|---|---|---|---|-----------------------|---|---|--------------|
| 0           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0                     | 0 | 0 | Invalid      |
| 0           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0                     | 0 | 1 | 1            |
| 0           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0                     | 1 | 0 | 2            |
|             |   |   |   |   |   |   |   |   |                       |   |   |              |
| 0           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0                     | 1 | 0 | 10 (default) |
|             |   |   |   |   |   |   |   |   |                       |   |   |              |
| 1           | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1                     | 1 | 1 | 4095         |

#### 2.8.2 PLL\_MUX[3:0] -- Multiplexer Control for LD Pin

These bits set the output mode of the LD pin. The table below lists several different modes.

| PLL_MUX[3:0] | Output Type     | LD Pin Function                        |  |  |  |
|--------------|-----------------|----------------------------------------|--|--|--|
| 0            | Hi-Z            | Disabled (default)                     |  |  |  |
| 1            | Push-Pull       | Logic High                             |  |  |  |
| 2            | Push-Pull       | Logic Low                              |  |  |  |
| 3            | Push-Pull       | Digital Lock Detect<br>(Active High)   |  |  |  |
| 4            | Push-Pull       | Digital Lock Detect<br>(Active Low)    |  |  |  |
| 5            | Push-Pull       | Analog Lock<br>Detect                  |  |  |  |
| 6            | Open Drain NMOS | Analog Lock<br>Detect                  |  |  |  |
| 7            | Open Drain PMOS | Analog Lock<br>Detect                  |  |  |  |
| 8            | Inv             | alid                                   |  |  |  |
| 9            | Push-Pull       | N Divider Output/2<br>(50% Duty Cycle) |  |  |  |
| 10           | Invalid         |                                        |  |  |  |
| 11           | Push-Pull       | R Divider Output/2<br>(50% Duty Cycle) |  |  |  |
| 12 to 15     | Invalid         |                                        |  |  |  |

"Logic High" and "Logic Low" allow the PLL\_MUX pin to be used as a general purpose output. These modes are also useful when debugging to verify programming. The Digital Lock Detect operation is covered in 1.11 DIGITAL LOCK DETECT.

Analog Lock Detect outputs the state of the charge pump on the LD pin. While the charge pump is on, the LD pin is low. While the charge pump is off, the LD pin is high. By using two resistors, a capacitor, diode, and comparator a lock detect circuit may be constructed (*Note 14*). When in lock the charge pump will only turn on momentarily once every period of the phase detector frequency. "N Divider Output/2" and "R Divider Output/2" output half the frequency of the phase detector on the LD pin. When the device is locked, these frequencies should be the same. These options are useful for debugging.

**Note 14:** For more information on lock detect circuits, see chapter 32 of *PLL Performance, Simulation and Design Handbook*, Fourth Edition by Dean Banerjee.

#### 2.8.3 POWERDOWN bit -- Device Power Down

This bit can power down the device. Enabling this bit powers down the entire device and all blocks, regardless of the state of any of the other bits or pins.

| POWERDOWN bit | Mode                       |
|---------------|----------------------------|
| 0             | Normal Operation (default) |
| 1             | Entire Device Powered Down |

## 2.8.4 EN\_CLKout\_Global bit -- Global Clock Output Enable

This bit overrides the individual CLKoutX\_EN bits (See 2.3.5). When this bit is set to 0, all clock outputs are disabled, regardless of the state of any of the other bits or pins. See 1.8 for more information on CLKout states.

| EN_CLKou t_Global bit | Clock Outputs              |
|-----------------------|----------------------------|
| 0                     | All Off                    |
| 1                     | Normal Operation (default) |

#### 2.8.5 EN\_Fout bit -- Fout port enable

This bit enables the Fout pin.

| EN_Fout bit | Fout Pin Status    |  |  |
|-------------|--------------------|--|--|
| 0           | Disabled (default) |  |  |
| 1           | Enabled            |  |  |

#### 2.9 Register R15

Programming R15 also activates the frequency calibration routine.

#### 2.9.1 PLL\_N[17:0] -- PLL N Divider

These bits program the divide value for the PLL N Divider. The PLL N Divider follows the VCO Divider and precedes the PLL phase detector. Since the VCO Divider is also in the feedback path from the VCO to the PLL Phase Detector, the total N divide value,  $N_{\text{Total}}$ , is also influenced by the VCO Divider value.  $N_{\text{Total}} = \text{PLL N Divider} \times \text{VCO Divider}$ . The VCO frequency is calculated as,  $f_{\text{VCO}} = f_{\text{OSCin}} \times \text{PLL N Divider} \times \text{VCO Divider} / \text{PLL R Divider}$ . Since the PLL N divider is a pure binary counter there are no illegal divide values for PLL\_N [17:0] except for 0.

|   | PLL_N[17:0]                         |   |   |   |   |   |   |   |   |                  |   | PLL N<br>Divider<br>Value |   |   |   |   |   |         |
|---|-------------------------------------|---|---|---|---|---|---|---|---|------------------|---|---------------------------|---|---|---|---|---|---------|
| 0 | 0                                   | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0                | 0 | 0                         | 0 | 0 | 0 | 0 | 0 | Invalid |
| 0 | 0                                   | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0                | 0 | 0                         | 0 | 0 | 0 | 0 | 1 | 1       |
|   |                                     |   |   |   |   |   |   |   |   |                  |   |                           |   |   |   |   |   |         |
| 0 | 0 0 0 0 0 0 0 0 1 0 1 1 1 1 1 0 0 0 |   |   |   |   |   |   |   |   | 760<br>(default) |   |                           |   |   |   |   |   |         |
|   |                                     |   |   |   |   |   |   |   |   |                  |   |                           |   |   |   |   |   |         |
| 1 | 1                                   | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1                | 1 | 1                         | 1 | 1 | 1 | 1 | 1 | 262143  |

#### 2.9.2 VCO\_DIV[3:0] -- VCO Divider

These bits program the divide value for the VCO Divider. The VCO Divider follows the VCO output and precedes the clock distribution blocks. Since the VCO Divider is in the feedback path from the VCO to the PLL phase detector the VCO Divider contributes to the total N divide value,  $N_{Total}$ .  $N_{Total}$  = PLL N Divider  $\times$  VCO Divider. The VCO Divider can not be bypassed. See 2.9.1 (PLL N Divider) for more information on setting the VCO frequency.

|   | VCO_D | VCO Divider<br>Value |   |             |
|---|-------|----------------------|---|-------------|
| 0 | 0     | 0                    | 0 | Invalid     |
| 0 | 0     | 0                    | 1 | Invalid     |
| 0 | 0     | 1                    | 0 | 2 (default) |
| 0 | 0     | 1                    | 1 | 3           |
| 0 | 1     | 0                    | 0 | 4           |
| 0 | 1     | 0                    | 1 | 5           |
| 0 | 1     | 1                    | 0 | 6           |
| 0 | 1     | 1                    | 1 | 7           |
| 1 | 0     | 0                    | 0 | 8           |
| 1 | 0     | 0                    | 1 | Invalid     |
|   |       |                      |   |             |
| 1 | 1     | 1                    | 1 | Invalid     |

#### 2.9.3 PLL\_CP\_GAIN[1:0] -- PLL Charge Pump Gain

These bits set the charge pump gain of the PLL.

| PLL_CP_GAIN[1:0] | Charge Pump Gain |
|------------------|------------------|
| 0                | 1x (default)     |
| 1                | 4x               |
| 2                | 16x              |
| 3                | 32x              |
|                  | -                |

### 3.0 Application Information

#### 3.1 SYSTEM LEVEL DIAGRAM



FIGURE 3. Typical Application

Figure 3 shows an LMK03000 family device used in a typical application. In this setup the clock may be multiplied, reconditioned, and redistributed. Both the OSCin/OSCin\* and CLK-outX/CLKoutX\* pins can be used in a single-ended or a differential fashion, which is discussed later in this datasheet. The GOE pin needs to be high for the outputs to operate. One technique sometimes used is to take the output of the LD (Lock Detect) pin and use this as an input to the GOE pin. If this is done, then the outputs will turn off if lock detect circuit detects that the PLL is out of lock. The loop filter actually consists of seven components, but four of these components that for the third and fourth poles of the loop filter are integrated in

the chip. The first and second pole of the loop filter are external.

#### 3.2 BIAS PIN

To properly use the device, bypass Bias (pin 36) with a low leakage 1  $\mu F$  capacitor connected to Vcc. This is important for low noise performance.

#### 3.3 LDO BYPASS

To properly use the device, bypass LDObyp1 (pin 9) with a  $10 \mu F$  capacitor and LDObyp2 (pin 10) with a  $0.1 \mu F$  capacitor.

#### 3.4 LOOP FILTER



FIGURE 4. Loop Filter

The internal charge pump is directly connected to the integrated loop filter components. The first and second pole of the loop filter are externally attached as shown in *Figure 4*. When the loop filter is designed, it must be stable over the entire frequency band, meaning that the changes in K<sub>Vtune</sub> from the low to high band specification will not make the loop filter unstable. The design of the loop filter is application specific and can be rather involved, but is discussed in depth in the Clock Conditioner Owner's Manual provided by National Semiconductor. When designing with the integrated loop filter of the LMK03000 family, considerations for minimum resistor thermal noise often lead one to the decision to design for the minimum value for integrated resistors, R3 and R4. Both the

integrated loop filter resistors and capacitors (C3 and C4) also restrict how wide the loop bandwidth the PLL can have. However, these integrated components do have the advantage that they are closer to the VCO and can therefore filter out some noise and spurs better than external components. For this reason, a common strategy is to minimize the internal loop filter resistors and then design for the largest internal capacitor values that permit a wide enough loop bandwidth. In some situations where spurs requirements are very stringent and there is margin on phase noise, it might make sense to design for a loop filter with integrated resistor values that are larger than their minimum value.

## 3.5 CURRENT CONSUMPTION / POWER DISSIPATION CALCULATIONS

Due to the myriad of possible configurations the following table serves to provide enough information to allow the user to calculate estimated current consumption of the device. Unless otherwise noted Vcc = 3.3 V,  $T_{\Delta}$  = 25 °C.

| Table 3.5 - Block Current Consumption |                                                                                  |                                         |                                       |                                                   |  |  |  |
|---------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------|---------------------------------------------------|--|--|--|
| Block                                 | Condition                                                                        | Current<br>Consumption at<br>3.3 V (mA) | Power<br>Dissipated in<br>device (mW) | Power Dissipated in LVPECL emitter resistors (mW) |  |  |  |
| Entire device, core current           | All outputs off; No LVPECL emitter resistors connected                           | 86.0                                    | 283.8                                 | -                                                 |  |  |  |
| Clock buffers (internal)              | The clock buffers are enabled anytime one of CLKout0 through CLKout3 are enabled | 9                                       | 29.7                                  | -                                                 |  |  |  |
| Output buffers                        | Fout buffer, EN_Fout = 1                                                         | 14.5                                    | 47.8                                  | -                                                 |  |  |  |
|                                       | LVPECL output, bypass mode (includes 120 $\Omega$ emitter resistors)             | 40                                      | 72                                    | 60                                                |  |  |  |
|                                       | LVPECL output, disabled mode (includes 120 $\Omega$ emitter resistors)           | 17.4                                    | 38.3                                  | 19.1                                              |  |  |  |
|                                       | LVPECL output, disabled mode. No emitter resistors placed; open outputs          | 0                                       | 0                                     | -                                                 |  |  |  |
| Divide circuitry                      | Divide enabled, divide = 2                                                       | 5.3                                     | 17.5                                  | -                                                 |  |  |  |
| per output                            | Divide enabled, divide > 2                                                       | 8.5                                     | 28.0                                  | -                                                 |  |  |  |
| Delay circuitry                       | Delay enabled, delay < 8                                                         | 5.8                                     | 19.1                                  | -                                                 |  |  |  |
| per output                            | Delay enabled, delay > 7                                                         | 9.9                                     | 32.7                                  | -                                                 |  |  |  |
| Entire device                         | CLKout0 & CLKout3 enabled in bypass mode                                         | 175                                     | 457.5                                 | 120                                               |  |  |  |

From Table 3.5 the current consumption can be calculated in any configuration. For example, the current for the entire device with two LVPECL (CLKout0 and CLKout3) outputs in bypass mode can be calculated by adding up the following blocks: core current, clock buffers, and two LVPECL output buffer currents. There will also be two LVPECL outputs drawing emitter current, but some of the power from the current draw is dissipated in the external 120  $\Omega$  resistors which doesn't add to the power dissipation budget for the device. If delays or divides are switched in, then the additional current for these stages needs to be added as well.

For power dissipated by the device, the total current entering the device is multiplied by the voltage at the device minus the power dissipated in any emitter resistors connected to any of the LVPECL outputs. If no emitter resistors are connected to the LVPECL outputs, this power will be 0 watts. For example, in the case of two LVPECL (CLKout0 & CLKout3) outputs operating at 3.3 volts, we calculate 3.3 V  $\times$  (86 + 9 + 40 + 40) mA = 3.3 V  $\times$  175 mA = 577.5 mW. Because two LVPECL outputs (CLKout0 and CLKout3) have the emitter resistors hooked up and the power dissipated by these resistors is 60 mW for each clock, the total device power dissipation is 533.9 mW - 120 mW = 457.5 mW.

When the LVPECL output is active, ~1.9 V is the average voltage on each output as calculated from the LVPECL  $V_{OH}$  &  $V_{OL}$  typical specification. Therefore the power dissipated in each emitter resistor is approximately (1.9 V)² / 120  $\Omega=30$  mW. When the LVPECL output is disabled, the emitter resistor voltage is ~1.07 V. Therefore the power dissipated in each emitter resistor is approximately (1.07 V)² / 120  $\Omega=9.5$  mW.

#### **3.6 THERMAL MANAGEMENT**

Power consumption of the LMK03002/LMK03002C devices can be high enough to require attention to thermal management. For reliability and performance reasons the die temperature should be limited to a maximum of 125 °C. That is, as an estimate,  $T_A$  (ambient temperature) plus device power consumption times  $\theta_{JA}$  should not exceed 125 °C.

The package of the device has an exposed pad that provides the primary heat removal path as well as excellent electrical grounding to the printed circuit board. To maximize the removal of heat from the package a thermal land pattern including multiple vias to a ground plane must be incorporated on the PCB within the footprint of the package. The exposed pad must be soldered down to ensure adequate heat conduction out of the package. A recommended land and via pattern is shown in *Figure 5*. More information on soldering LLP packages can be obtained at www.national.com.



FIGURE 5. Recommended Land and Via Pattern

To minimize junction temperature it is recommended that a simple heat sink be built into the PCB (if the ground plane layer is not exposed). This is done by including a copper area of about 2 square inches on the opposite side of the PCB from the device. This copper area may be plated or solder coated to prevent corrosion but should not have conformal coating (if possible), which could provide thermal insulation. The vias shown in *Figure 5* should connect these top and bottom copper layers and to the ground layer. These vias act as "heat pipes" to carry the thermal energy away from the device side of the board to where it can be more effectively dissipated.

## 3.7 TERMINATION AND USE OF CLOCK OUTPUTS (DRIVERS)

When terminating clock drivers keep in mind these guidelines for optimum phase noise and jitter performance:

- Transmission line theory should be followed for good impedance matching to prevent reflections.
- Clock drivers should be presented with the proper loads.
   For example:
  - LVDS drivers are current drivers and require a closed current loop.
  - LVPECL drivers are open emitter and require a DC path to ground.
- Receivers should be presented with a signal biased to their specified DC bias level (common mode voltage) for proper operation. Some receivers have self-biasing inputs that automatically bias to the proper voltage level. In this case, the signal should normally be AC coupled.

It is possible to drive a non-LVPECL or non-LVDS receiver with a LVDS or LVPECL driver as long as the above guidelines are followed. Check the datasheet of the receiver or input being driven to determine the best termination and coupling method to be sure that the receiver is biased at its optimum DC voltage (common mode voltage). For example, when driving the OSCin/OSCin\* input of the LMK03000 family, OSCin/OSCin\* should be AC coupled because OSCin/OSCin\* biases the signal to the proper DC level, see *Figure 3*. This is only slightly different from the AC coupled cases described in 3.7.2 because the DC blocking capacitors are placed between the termination and the OSCin/OSCin\* pins, but the concept remains the same, which is the receiver (OSCin/OSCin\*) set the input to the optimum DC bias voltage (common mode voltage), not the driver.

#### 3.7.1 Termination for DC Coupled Differential Operation

For DC coupled operation of an LVPECL driver, terminate with 50  $\Omega$  to Vcc - 2 V as shown in *Figure 6*. Alternatively terminate with a Thevenin equivalent circuit (120  $\Omega$  resistor connected to Vcc and an 82  $\Omega$  resistor connected to ground with the driver connected to the junction of the 120  $\Omega$  and 82  $\Omega$  resistors) as shown in *Figure 7* for Vcc = 3.3 V.



FIGURE 6. Differential LVPECL Operation, DC Coupling



FIGURE 7. Differential LVPECL Operation, DC Coupling, Thevenin Equivalent

#### 3.7.2 Termination for AC Coupled Differential Operation

AC coupling allows for shifting the DC bias level (common mode voltage) when driving different receiver standards. Since AC coupling prevents the driver from providing a DC bias voltage at the receiver it is important to ensure the receiver is biased to its ideal DC level.

LVPECL drivers require a DC path to ground. When AC coupling an LVPECL signal use 120  $\Omega$  emitter resistors close to the LVPECL driver to provide a DC path to ground as shown in *Figure 8*. For proper receiver operation, the signal should be biased to the DC bias level (common mode voltage) specified by the receiver. The typical DC bias voltage (common mode voltage) for LVPECL receivers is 2 V. A Thevenin equivalent circuit (82  $\Omega$  resistor connected to Vcc and a 120  $\Omega$  resistor connected to ground with the driver connected to the junction of the 82  $\Omega$  and 120  $\Omega$  resistors) is a valid termination as shown in *Figure 8* for Vcc = 3.3 V. Note this Thevenin circuit is different from the DC coupled example in *Figure 7*.



FIGURE 8. Differential LVPECL Operation, AC Coupling, Thevenin Equivalent

#### 3.7.3 Termination for Single-Ended Operation

A balun can be used with LVPECL drivers to convert the balanced, differential signal into an unbalanced, single-ended signal.

It is possible to use an LVPECL driver as one or two separate 800 mV p-p signals. When DC coupling one of the LMK03000 family clock LVPECL drivers, the termination should still be 50 ohms to Vcc - 2 V as shown in *Figure 9*. Again the Thevenin equivalent circuit (120  $\Omega$  resistor connected to Vcc and an 82  $\Omega$  resistor connected to ground with the driver connected to the junction of the 120  $\Omega$  and 82  $\Omega$  resistors) is a valid termination as shown in *Figure 10* for Vcc = 3.3 V.



FIGURE 9. Single-Ended LVPECL Operation, DC Coupling



FIGURE 10. Single-Ended LVPECL Operation, DC Coupling, Thevenin Equivalent

When AC coupling an LVPECL driver use a 120  $\Omega$  emitter resistor to provide a DC path to ground and ensure a 50 ohm termination with the proper DC bias level for the receiver. The typical DC bias voltage for LVPECL receivers is 2 V (See 3.7.2). If the other driver is not used it should be terminated with either a proper AC or DC termination. This latter example of AC coupling a single-ended LVPECL signal can be used to measure single-ended LVPECL performance using a spectrum analyzer or phase noise analyzer. When using most RF test equipment no DC bias (0 V DC) is expected for safe and proper operation. The internal 50 ohm termination the test equipment provides correctly terminates the LVPECL driver being measured as shown in *Figure 11*. When using only one LVPECL driver of a CLKoutX/CLKoutX\* pair, be sure to properly terminate the unused driver.



FIGURE 11. Single-Ended LVPECL Operation, AC Coupling

#### 3.7.4 Conversion to LVCMOS Outputs

To drive an LVCMOS input with an LMK03000 family LVDS or LVPECL output, an LVPECL/LVDS to LVCMOS converter such as National Semiconductor's DS90LV018A, DS90LV028A, DS90LV048A, etc. is required. For best noise performance, LVPECL provides a higher voltage swing into input of the converter.

#### 3.8 OSCin INPUT

In addition to LVDS and LVPECL inputs, OSCin can also be driven with a sine wave. The OSCin input can be driven single-ended or differentially with sine waves. The configurations for these are shown in *Figure 12* and *Figure 13*.

shows the recommended power level for sine wave operation for both differential and single-ended sources over frequency. The part will operate at power levels below the recommended power level, but as power decreases the PLL noise performance will degrade. The VCO noise performance will remain constant. At the recommended power level the PLL phase noise degradation from full power operation (8 dBm) is less than 2 dB.



FIGURE 12. Single-Ended Sine Wave Input



FIGURE 13. Differential Sine Wave Input



FIGURE 14. Recommended OSCin Power for Operation with a Sine Wave Input

## 3.9 MORE THAN EIGHT OUTPUTS WITH AN LMK03000 FAMILY DEVICE

The LMK03000 family devices include eight or less outputs. When more than 8 outputs are required the footprint compatible LMK01000 family may be used for clock distribution. By

using an LMK03000 device with eight LMK01000 family devices up to 64 clocks may be distributed in many different LVDS / LVPECL combinations. It's possible to distribute more than 64 clocks by adding more LMK01000 family devices. Refer to AN-1864 for more details on how to do this.

## Physical Dimensions inches (millimeters) unless otherwise noted



## **Ordering Information**

| Order Number  | Package  | Packing                 | VCO Version | Performance | LVPECL  |
|---------------|----------|-------------------------|-------------|-------------|---------|
|               | Marking  |                         |             | Grade       | Outputs |
| LMK03002ISQ   | K03002 I | 250 Unit Tape and Reel  | 1.64 GHz    | 800 fs      | 4       |
| LMK03002ISQX  | K03002 I | 2500 Unit Tape and Reel | 1.64 GHz    | 800 fs      | 4       |
| LMK03002CISQ  | K03002CI | 250 Unit Tape and Reel  | 1.64 GHz    | 400 fs      | 4       |
| LMK03002CISQX | K03002CI | 2500 Unit Tape and Reel | 1.64 GHz    | 400 fs      | 4       |

### **Notes**

For more National Semiconductor product information and proven design tools, visit the following Web sites at: www.national.com

| Pr                             | oducts                       | Design Support                  |                                |  |
|--------------------------------|------------------------------|---------------------------------|--------------------------------|--|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH® Tools                  | www.national.com/webench       |  |
| Audio                          | www.national.com/audio       | App Notes                       | www.national.com/appnotes      |  |
| Clock and Timing               | www.national.com/timing      | Reference Designs               | www.national.com/refdesigns    |  |
| Data Converters                | www.national.com/adc         | Samples                         | www.national.com/samples       |  |
| Interface                      | www.national.com/interface   | Eval Boards                     | www.national.com/evalboards    |  |
| LVDS                           | www.national.com/lvds        | Packaging                       | www.national.com/packaging     |  |
| Power Management               | www.national.com/power       | Green Compliance                | www.national.com/quality/green |  |
| Switching Regulators           | www.national.com/switchers   | Distributors                    | www.national.com/contacts      |  |
| LDOs                           | www.national.com/ldo         | Quality and Reliability         | www.national.com/quality       |  |
| LED Lighting                   | www.national.com/led         | Feedback/Support                | www.national.com/feedback      |  |
| Voltage References             | www.national.com/vref        | Design Made Easy                | www.national.com/easy          |  |
| PowerWise® Solutions           | www.national.com/powerwise   | Applications & Markets          | www.national.com/solutions     |  |
| Serial Digital Interface (SDI) | www.national.com/sdi         | Mil/Aero                        | www.national.com/milaero       |  |
| Temperature Sensors            | www.national.com/tempsensors | SolarMagic™                     | www.national.com/solarmagic    |  |
| PLL/VCO                        | www.national.com/wireless    | PowerWise® Design<br>University | www.national.com/training      |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2010 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com