

# One-PLL Clock Generator

#### **Features**

- Integrated phase-locked loop
- Low skew, low jitter, high accuracy outputs
- 3.3V operation with 2.5 V output option

#### **Benefits**

- Internal PLL with up to 333 MHz internal operation.
- Meets critical timing requirements in complex system designs.
- Enables application compatibility.

| Part Number | Outputs | Input Frequency      | Output Frequency Range                                                                         |
|-------------|---------|----------------------|------------------------------------------------------------------------------------------------|
| CY26114     | 4       | 25 MHz Crystal Input | 2 copies of 100 MHz, 1 copy of 50 MHz,<br>1 copy 25, 33, 50, and 66 MHz (frequency selectable) |



# **CLK4 Frequency Select Options**

| FS1 | FS0 | CLK 4 | Units |
|-----|-----|-------|-------|
| 0   | 0   | 25    | MHz   |
| 0   | 1   | 33    | MHz   |
| 1   | 0   | 50    | MHz   |
| 1   | 1   | 66    | MHz   |



# **Pin Configurations**

Figure 1. CY26114, 16-Pin TSSOP



**Table 1. Pin Definitions** 

| Name                | Pin Number | Description                                                |  |
|---------------------|------------|------------------------------------------------------------|--|
| XIN                 | 1          | Reference Crystal Input                                    |  |
| $V_{DD}$            | 2          | Voltage Supply                                             |  |
| AV <sub>DD</sub>    | 3          | Analog Voltage Supply                                      |  |
| FS0                 | 4          | Frequency Select 0                                         |  |
| AV <sub>SS</sub>    | 5          | Analog Ground                                              |  |
| V <sub>SSL</sub>    | 6          | LCLK Ground                                                |  |
| LCLK1               | 7          | 100 MHz Output clock at V <sub>DDL</sub> Level             |  |
| LCLK2               | 8          | 100 MHz Output clock at V <sub>DDL</sub> Level             |  |
| N/C                 | 9          | No Connect                                                 |  |
| FS1                 | 10         | Frequency Select 1                                         |  |
| $V_{DDL}$           | 11         | LCLK Voltage Supply (2.5V or 3.3V)                         |  |
| N/C                 | 12         | No Connect                                                 |  |
| VSS                 | 13         | Ground                                                     |  |
| CLK3                | 14         | 50 MHz Output Clock                                        |  |
| CLK4                | 15         | 25, 33, 50, and 66 MHz Clock Output (frequency selectable) |  |
| XOUT <sup>[1]</sup> | 16         | Reference Crystal Output                                   |  |

Note
1. Float XOUT if XIN is externally driven.



### **Absolute Maximum Conditions**

| Parameter      | Description                                  | Min                   | Max                    | Unit |
|----------------|----------------------------------------------|-----------------------|------------------------|------|
| $V_{DD}$       | Supply Voltage                               | -0.5                  | 7.0                    | V    |
| $V_{DDL}$      | IO Supply Voltage                            |                       | 7.0                    | V    |
| T <sub>J</sub> | Junction Temperature                         |                       | 125                    | °C   |
|                | Digital Inputs                               | $AV_{SS} - 0.3$       | AV <sub>DD</sub> + 0.3 | V    |
|                | Digital Outputs Referred to V <sub>DD</sub>  | $V_{SS} - 0.3$        | V <sub>DD</sub> + 0.3  | V    |
|                | Digital Outputs Referred to V <sub>DDL</sub> | V <sub>SS</sub> – 0.3 | V <sub>DDL</sub> +0.3  | V    |
|                | Electro-Static Discharge                     | 2                     |                        | kV   |

# **Recommended Operating Conditions**

| Parameter         | Description                                                                                   | Min   | Тур | Max   | Unit |
|-------------------|-----------------------------------------------------------------------------------------------|-------|-----|-------|------|
| $V_{DD}$          | Operating Voltage                                                                             | 3.0   | 3.3 | 3.6   | V    |
| $V_{DDL}$         | Operating Voltage                                                                             | 2.375 | 2.5 | 2.625 | V    |
| T <sub>A</sub>    | Ambient Temperature                                                                           | 0     |     | 70    | °C   |
| C <sub>LOAD</sub> | Maximum Load Capacitance                                                                      |       |     | 15    | pF   |
| f <sub>REF</sub>  | Reference Frequency                                                                           |       | 25  |       | MHz  |
| t <sub>PU</sub>   | Power Up Time—for all VDDs to reach minimum specified voltage (power ramps must be monotonic) | 0.05  |     | 500   | ms   |

### **DC Electrical Characteristics**

| Parameter <sup>[2]</sup> | Name                | Description                                          | Min | Тур | Max | Unit |
|--------------------------|---------------------|------------------------------------------------------|-----|-----|-----|------|
| I <sub>OH</sub>          | Output High Current | $V_{OH} = V_{DD} - 0.5, V_{DD}/V_{DDL} = 3.3V$       | 12  | 24  |     | mA   |
| I <sub>OL</sub>          | Output Low Current  | $V_{OL} = 0.5, V_{DD}/V_{DDL} = 3.3V$                | 12  | 24  |     | mA   |
| I <sub>OH</sub>          | Output High Current | $V_{OH} = V_{DDL} - 0.5, V_{DDL} = 2.5V$             | 8   | 16  |     | mA   |
| I <sub>OL</sub>          | Output Low Current  | $V_{OL} = 0.5, V_{DDL} = 2.5V$                       | 8   | 16  |     | mA   |
| V <sub>IH</sub>          | Input High Voltage  | CMOS levels, 70% of V <sub>DD</sub>                  | 0.7 |     |     | VDD  |
| $V_{IL}$                 | Input Low Voltage   | CMOS levels, 30% of V <sub>DD</sub>                  |     |     | 0.3 | VDD  |
| $I_{VDD}$                | Supply Current      | AV <sub>DD</sub> /V <sub>DD</sub> Current            |     |     | 25  | mA   |
| $I_{VDDL}$               | Supply Current      | V <sub>DDL</sub> Current (V <sub>DDL</sub> = 3.6V)   |     |     | 20  | mA   |
| $I_{VDDL}$               | Supply Current      | V <sub>DDL</sub> Current (V <sub>DDL</sub> = 2.625V) |     |     | 15  | mA   |

### **AC Electrical Characteristics**

| Parameter <sup>[2]</sup> | Name                                                                            | Description                                                                 | Min | Тур | Max | Unit |
|--------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----|-----|-----|------|
| DC                       | Output Duty Cycle Duty cycle is defined in Figure 2; t1/t2, 50% V <sub>DD</sub> |                                                                             | 45  | 50  | 55  | %    |
| t <sub>3</sub>           | Rising Edge Rate                                                                | Output clock rise time, 20%–80% of V <sub>DD</sub> /V <sub>DDL</sub> = 3.3V | 0.8 | 1.4 |     | V/ns |
| t <sub>3</sub>           | Rising Edge Rate                                                                | Output clock rise time, 20%–80% of V <sub>DDL</sub> = 2.5V                  |     | 1.2 |     | V/ns |
| t <sub>4</sub>           | Falling Edge Rate                                                               | Output clock fall time, 80%–20% of V <sub>DD</sub> /V <sub>DDL</sub> = 3.3V | 0.8 | 1.4 |     | V/ns |
| t <sub>4</sub>           | Falling Edge Rate                                                               | Output clock fall time, 80%–20% of V <sub>DDL</sub> = 2.5V                  | 0.6 | 1.2 |     | V/ns |
| t5                       | Skew                                                                            | Delay between related outputs at rising edge                                |     |     | 250 | ps   |
| t9                       | Clock Jitter                                                                    | Peak to peak period jitter                                                  |     |     | 200 | ps   |
| t10                      | PLL Lock Time                                                                   |                                                                             |     |     | 3   | ms   |

Note
2. Not 100% tested.



Figure 2. Duty Cycle Definitions: DC = t2/t1



Figure 3. Rise Time and Fall Time Definitions



Figure 4. Test Circuit



# **Ordering Information**

| Ordering Code            | Package Name | Package Type                | Operating Range | Operating Voltage |
|--------------------------|--------------|-----------------------------|-----------------|-------------------|
| CY26114ZC <sup>[3]</sup> | Z16          | 16-Pin TSSOP                | Commercial      | 3.3V              |
| CY26114KZC               | Z16          | 16-Pin TSSOP                | Commercial      | 3.3V              |
| CY26114KZCT              | Z16          | 16-Pin TSSOP- Tape and Reel | Commercial      | 3.3V              |

#### Note

[+] Feedback

Not recommended for new designs.



#### **Document History Page**

| Document Title: CY26114 One-PLL Clock Generator<br>Document Number: 38-07098 |         |                     |                    |                                                                                                                                              |  |  |
|------------------------------------------------------------------------------|---------|---------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Revision                                                                     | ECN No. | Origin of<br>Change | Submission<br>Date | Description of Change                                                                                                                        |  |  |
| **                                                                           | 107333  | CKN                 | 12/14/02           | New Data Sheet                                                                                                                               |  |  |
| *A                                                                           | 121867  | RBI                 | 08/28/01           | Power up requirements added to Operating Conditions Information                                                                              |  |  |
| *B                                                                           | 2441946 | AESA                | 05/15/08           | Updated template. Added Note "Not recommended for new designs." Added part number CY26114KZC, and CY26114KZCT in ordering information table. |  |  |

#### Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.

| Products         |                      | <b>PSoC Solutions</b> |                                   |
|------------------|----------------------|-----------------------|-----------------------------------|
| PSoC             | psoc.cypress.com     | General               | psoc.cypress.com/solutions        |
| Clocks & Buffers | clocks.cypress.com   | Low Power/Low Voltage | psoc.cypress.com/low-power        |
| Wireless         | wireless.cypress.com | Precision Analog      | psoc.cypress.com/precision-analog |
| Memories         | memory.cypress.com   | LCD Drive             | psoc.cypress.com/lcd-drive        |
| Image Sensors    | image.cypress.com    | CAN 2.0b              | psoc.cypress.com/can              |
|                  |                      | USB                   | psoc.cypress.com/usb              |

© Cypress Semiconductor Corporation, 2002-2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 38-07098 Rev. \*B

Revised May 15, 2008

Page 5 of 5

All products and company names mentioned in this document may be the trademarks of their respective holders.