

## ICS858012

Low Skew, 1-to-2, Differential-to-2.5V, 3.3V LVPECL FANOUT BUFFER

#### GENERAL DESCRIPTION



The ICS858012 is a high speed 1-to-2 Differential-to-2.5V, 3.3V LVPECL Fanout Buffer and is a member of the HiPerClockS<sup>™</sup> family of high performance clock solutions from ICS. The ICS858012 is optimized for high speed and very

low output skew, making it suitable for use in demanding applications such as SONET, 1 Gigabit and 10 Gigabit Ethernet, and Fibre Channel. The internally terminated differential input and VREF\_AC pin allow other differential signal families such as LVPECL, LVDS, LVHSTL and HCSL to be easily interfaced to the input with minimal use of external components. The ICS858012 is packaged in a small 3mm x 3mm 16-pin VFQFN package which makes it ideal for use in space-constrained applications.

#### **F**EATURES

- Two differential LVPECL outputs
- · One differential LVPECL clock input
- IN, nIN pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL
- Output frequency: 2GHz (typical)
- Output skew: <15ps (typical)
- Part-to-part skew: TBD
- Additive phase jitter, RMS: TBD
- Propagation delay: 350ps (typical)
- Operating voltage supply range:
   V<sub>CC</sub> = 2.375V to 3.63V, V<sub>EE</sub> = 0V
- -40°C to 85°C ambient operating temperature
- Available in both standard (RoHS5) and lead-free (RoHS 6) packages

#### **BLOCK DIAGRAM**



### PIN ASSIGNMENT



#### ICS858012 16-Lead VFQFN 3mm x 3mm x 0.95 package body K Package Top View

The Preliminary Information presented herein represents a product in pre-production. The noted characteristics are based on initial product characterization and/or qualification. Integrated Device Technology, Incorporated (IDT) reserves the right to change any circuitry or specifications without notice.



# ICS858012

Low Skew, 1-to-2, Differential-to-2.5V, 3.3V LVPECL Fanout Buffer

TABLE 1. PIN DESCRIPTIONS

| Number       | Name            | Ту     | ре | Description                                                                               |  |
|--------------|-----------------|--------|----|-------------------------------------------------------------------------------------------|--|
| 1            | IN              | Input  |    | Non-inverting LVPECL differential clock input.                                            |  |
| 2            | V <sub>T</sub>  | Input  |    | Termination input.                                                                        |  |
| 3            | $V_{REF\_AC}$   | Output |    | Reference voltage for AC-coupled applications. $V_{REF\_AC} = \text{to } V_{CC} - 1.38V.$ |  |
| 4            | nIN             | Input  |    | Inverting differential LVPECL clock input.                                                |  |
| 5, 8, 13, 16 | V <sub>cc</sub> | Power  |    | Positive supply pins.                                                                     |  |
| 6, 7, 14, 15 | $V_{EE}$        | Power  |    | Negative supply pin.                                                                      |  |
| 9, 10        | Q1, nQ1         | Output |    | Differential output pair. LVPECL interface levels.                                        |  |
| 11, 12       | nQ0, Q0         | Output |    | Differential output pair. LVPECL interface levels.                                        |  |





Low Skew, 1-to-2, Differential-to-2.5V, 3.3V LVPECL Fanout Buffer

#### **ABSOLUTE MAXIMUM RATINGS**

Supply Voltage,  $V_{CC}$  4.6V (LVPECL mode,  $V_{EE} = 0$ 

Inputs,  $V_1$  -0.5V to  $V_{cc}$  + 0.5 V

Outputs, I<sub>o</sub>

Storage Temperature,  $T_{STG}$  -65°C to 150°C Package Thermal Impedance,  $\theta_{IA}$  51.5°C/W (0 Ifpm)

(Junction-to-Ambient)

4.6V (LVPECL mode, V<sub>EE</sub> = 0)

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 2A. Power Supply DC Characteristics,  $V_{CC} = 2.375V$  to 3.63V;  $V_{EE} = 0V$ 

| Symbol          | Parameter               | Test Conditions          | Minimum | Typical | Maximum | Units |
|-----------------|-------------------------|--------------------------|---------|---------|---------|-------|
| V <sub>cc</sub> | Positive Supply Voltage |                          | 2.375   | 3.3     | 3.63    | V     |
| I <sub>EE</sub> | Power Supply Current    | Max., $V_{CC}$ , No Load |         | 30      |         | mA    |

Table 2B. DC Characteristics,  $V_{CC} = 2.375V$  to 3.63V;  $V_{EE} = 0V$ 

| Symbol              | Parameter                        |           | Test Conditions | Minimum                 | Typical               | Maximum                 | Units |
|---------------------|----------------------------------|-----------|-----------------|-------------------------|-----------------------|-------------------------|-------|
| R <sub>IN</sub>     | Differential Input Resistance    | (IN, nIN) |                 | 40                      | 50                    | 60                      | Ω     |
| V <sub>IH</sub>     | Input High Voltage               | (IN, nIN) |                 | 1.2                     |                       | V <sub>cc</sub>         | V     |
| V <sub>IL</sub>     | Input Low Voltage                | (IN, nIN) |                 | 0                       |                       | V <sub>IH</sub> - 0.15  | V     |
| V <sub>IN</sub>     | Input Voltage Swing; NOTE 1      |           |                 | 0.1                     |                       | 1.7                     | V     |
| $V_{DIFF\_IN}$      | Differential Input Voltage Swing |           |                 | 0.3                     |                       |                         | V     |
| $I_N$ to $V_T$      |                                  |           |                 |                         |                       | 1.28                    | V     |
| V <sub>REF AC</sub> | Output Reference Voltage         |           |                 | V <sub>cc</sub> - 1.525 | V <sub>cc</sub> - 1.4 | V <sub>cc</sub> - 1.325 | V     |

NOTE 1: Refer to Parameter Measurement Information, Input Voltage Swing Diagram

Table 2C. LVPECL DC Characteristics,  $V_{CC} = 2.375V$  to 3.63V;  $V_{EE} = 0V$ 

| Symbol                | Parameter                         | Conditions | Minimum                 | Typical | Maximum                 | Units |
|-----------------------|-----------------------------------|------------|-------------------------|---------|-------------------------|-------|
| V <sub>OH</sub>       | Output High Voltage; NOTE 1       |            | V <sub>cc</sub> - 1.145 |         | V <sub>cc</sub> - 0.895 | V     |
| V <sub>OL</sub>       | Output Low Voltage; NOTE 1        |            | V <sub>cc</sub> - 1.945 |         | V <sub>cc</sub> - 1.695 | V     |
| V <sub>OUT</sub>      | Output Voltage Swing              |            | 550                     | 800     |                         | mV    |
| V <sub>DIFF_OUT</sub> | Differential Output Voltage Swing |            | 1100                    | 1600    |                         | mV    |

NOTE 1: Outputs terminated with 100  $\!\Omega$  across differential output pair.



## ICS858012

Low Skew, 1-to-2, Differential-to-2.5V, 3.3V LVPECL FANOUT BUFFER

Table 3. AC Characteristics,  $V_{CC} = 0V$ ;  $V_{EE} = -3.63V$  to -2.375V or  $V_{CC} = 2.375$  to 3.63V;  $V_{EE} = 0V$ 

| Symbol           | Parameter                                                                 | Condition  | Minimum | Typical | Maximum | Units |
|------------------|---------------------------------------------------------------------------|------------|---------|---------|---------|-------|
| f <sub>MAX</sub> | Output Frequency                                                          |            |         | 2       |         | GHz   |
| f <sub>IN</sub>  | Input Frequency                                                           |            |         | 2.5     |         | GHz   |
| t <sub>PD</sub>  | Propagation Delay; (Differential);<br>NOTE 1                              |            |         | 350     |         | ps    |
| tsk(o)           | Output Skew; NOTE 2, 4                                                    |            |         | <15     |         | ps    |
| tsk(pp)          | Part-to-Part Skew; NOTE 3, 4                                              |            |         | TBD     |         | ps    |
| <i>t</i> jit     | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter section |            |         | TBD     |         | fs    |
| $t_R/t_F$        | Output Rise/Fall Time                                                     | 20% to 80% |         | 152     |         | ps    |

All parameters characterized at ≤ 1GHz unless otherwise noted.

 $R_1 = 100\Omega$  after each output pair.

NOTE 1: Measured from the differential input crossing point to the differential output crossing point.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at the output differential cross points.

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.



## ICS858012

Low Skew, 1-to-2, Differential-to-2.5V, 3.3V LVPECL Fanout Buffer

## PARAMETER MEASUREMENT INFORMATION





#### **OUTPUT LOAD AC TEST CIRCUIT**





DIFFERENTIAL INPUT LEVEL

**OUTPUT SKEW** 

#### PART-TO-PART SKEW





#### PROPAGATION DELAY



#### SINGLE ENDED & DIFFERENTIAL INPUT VOLTAGE SWING

#### OUTPUT RISE/FALL TIME



## ICS858012

Low Skew, 1-to-2, Differential-to-2.5V, 3.3V LVPECL Fanout Buffer

## **APPLICATION INFORMATION**

#### LVPECL INPUT WITH BUILT-IN $50\Omega$ Termination Interface (2.5V)

The IN/nIN with built-in  $50\Omega$  terminations accepts LVDS, LVPECL, LVHSTL, CML, SSTL and other differential signals. Both V<sub>SWING</sub> and V<sub>OH</sub> must meet the V<sub>PP</sub> and V<sub>CMR</sub> input requirements. Figures 1A to 1E show interface examples for the HiPerClockS IN/nIN input with built-in  $50\Omega$  terminations driven

by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



FIGURE 1A. HIPERCLOCKS IN/nIN INPUT WITH
BUILT-IN 50Ω DRIVEN BY AN LVDS DRIVER



FIGURE 1B. HIPERCLOCKS IN/nIN INPUT WITH
BUILT-IN 50Ω DRIVEN BY AN LVPECL DRIVER



FIGURE 1C. HIPERCLOCKS IN/nIN INPUT WITH BUILT-IN  $50\Omega$  DRIVEN BY AN OPEN COLLECTOR CML DRIVER



FIGURE 1D. HIPERCLOCKS IN/nIN INPUT WITH BUILT-IN  $50\Omega$  DRIVEN BY A CML DRIVER WITH BUILT-IN  $50\Omega$  Pullup



FIGURE 1E. HIPERCLOCKS IN/nIN INPUT WITH
BUILT-IN 50Ω DRIVEN BY AN SSTL DRIVER





Low Skew, 1-to-2, Differential-to-2.5V, 3.3V LVPECL Fanout Buffer

#### LVPECL INPUT WITH BUILT-IN 50Ω TERMINATION INTERFACE (3.3V)

The IN /nIN with built-in  $50\Omega$  terminations accepts LVDS, LVPECL, LVHSTL, CML, SSTL and other differential signals. Both V<sub>SWING</sub> and V<sub>OH</sub> must meet the V<sub>PP</sub> and V<sub>CMR</sub> input requirements. Figures 2A to 2E show interface examples for the HiPerClockS IN/nIN input with built-in  $50\Omega$  terminations driven

by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



FIGURE 2A. HIPERCLOCKS IN/nIN INPUT WITH

BUILT-IN 50Ω DRIVEN BY AN LVDS DRIVER



FIGURE 2B. HIPERCLOCKS IN/nIN INPUT WITH BUILT-IN  $50\Omega$  DRIVEN BY AN LVPECL DRIVER



FIGURE 2C. HIPERCLOCKS IN/nIN INPUT WITH BUILT-IN  $50\Omega$  DRIVEN BY A CML DRIVER WITH OPEN COLLECTOR



FIGURE 2D. HIPERCLOCKS IN/nIN INPUT WITH BUILT-IN  $50\Omega$  DRIVEN BY A CML DRIVER WITH BUILT-IN  $50\Omega$  PULLUP



FIGURE 2E. HIPERCLOCKS IN/nIN INPUT WITH BUILT-IN  $50\Omega$  DRIVEN BY AN SSTL DRIVER





Low Skew, 1-to-2, Differential-to-2.5V, 3.3V LVPECL Fanout Buffer

#### 2.5V DIFFERENTIAL INPUT WITH BUILT-IN $50\Omega$ TERMINATION UNUSED INPUT HANDLING

To prevent oscillation and to reduce noise, it is recommended to have pullup and pulldown connect to true and compliment of the unused input as shown in *Figure 3*.



FIGURE 3. UNUSED INPUT HANDLING

#### 3.3V DIFFERENTIAL INPUT WITH BUILT-IN $50\Omega$ TERMINATION UNUSED INPUT HANDLING

To prevent oscillation and to reduce noise, it is recommended to have pullup and pulldown connect to true and compliment of the unused input as shown in *Figure 4*.



FIGURE 4. UNUSED INPUT HANDLING





Low Skew, 1-to-2, Differential-to-2.5V, 3.3V LVPECL Fanout Buffer

#### RECOMMENDATIONS FOR UNUSED OUTPUT PINS

#### **OUTPUTS:**

#### LVPECL OUTPUT

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

#### **TERMINATION FOR 3.3V LVPECL OUTPUTS**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive

 $Z_{o} = 50\Omega$   $Z_{o} = 50\Omega$   $S0\Omega \leq 50\Omega$   $S0\Omega \leq 50\Omega$   $V_{CC} - 2V$   $RTT = \left[\frac{1}{((V_{OH} + V_{OL}) / (V_{CC} - 2)) - 2}\right] Z_{o}$ 

FIGURE 5A. LVPECL OUTPUT TERMINATION

 $50\Omega$  transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 5A and 5B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



FIGURE 5B. LVPECL OUTPUT TERMINATION

## ICS858012



Low Skew, 1-to-2, Differential-to-2.5V, 3.3V LVPECL Fanout Buffer

#### **TERMINATION FOR 2.5V LVPECL OUTPUT**

Figure 6A and Figure 6B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating  $50\Omega$  to  $V_{\rm CC}$ - 2V. For  $V_{\rm CC}$ = 2.5V, the  $V_{\rm CC}$ - 2V is very close to

ground level. The R3 in Figure 6B can be eliminated and the termination is shown in *Figure 6C*.



FIGURE 6A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE



FIGURE 6B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE



FIGURE 6C. 2.5V LVPECL TERMINATION EXAMPLE



## ICS858012

Low Skew, 1-to-2, Differential-to-2.5V, 3.3V LVPECL Fanout Buffer

## **POWER CONSIDERATIONS**

This section provides information on power dissipation and junction temperature for the ICS858012. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS858012 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC} = 3.63V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.63V \* 30mA = 108.9mW
- Power (outputs)<sub>MAX</sub> = 30.2mW/Loaded Output pair
   If all outputs are loaded, the total power is 2 \* 30.2mW = 60.4mW

Total Power MAX (3.63V, with all outputs switching) = 108.9mW + 60.4mW = 169.3mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$  devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{1\Delta}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A = Ambient Temperature$ 

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming a moderate air flow of 0 linear feet per minute and a multi-layer board, the appropriate value is 51.5°C/W per Table 4 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}\text{C} + 0.169\text{W} * 51.5^{\circ}\text{C/W} = 93.7^{\circ}\text{C}$ . This is well below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

#### Table 4. Thermal Resistance $\theta_{i,i}$ for 16 Lead VFQFN, Forced Convection

### $\theta_{1A}$ at 0 Air Flow (Linear Feet per Minute)

0

Multi-Layer PCB, JEDEC Standard Test Boards 51.5°C/W



ICS858012

Low Skew, 1-to-2, Differential-to-2.5V, 3.3V LVPECL FANOUT BUFFER



3. Calculations and Equations.

LVPECL output driver circuit and termination are shown in Figure 7.



To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of V - 2V.

• For logic high, 
$$V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} - 0.895V$$

$$(V_{CC\_MAX} - V_{OH\_MAX}) = 0.895V$$

• For logic low, 
$$V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} - 1.695V$$

$$(V_{CC\_MAX} - V_{OL\_MAX}) = 1.695V$$

Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low.

$$Pd\_H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 0.895V)/50\Omega] * 0.895V = 19.78mW$$

$$Pd\_L = [(V_{\text{OL\_MAX}} - (V_{\text{CC\_MAX}} - 2V))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) = [(2V - (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) = [(2V - 1.695V)/50\Omega] * 1.695V = \textbf{10.34mW}$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30.2mW



## ICS858012

Low Skew, 1-to-2, Differential-to-2.5V, 3.3V LVPECL FANOUT BUFFER

## **RELIABILITY INFORMATION**

Table 5.  $\theta_{\text{JA}} \text{vs. Air Flow Table for 16 Lead VFQFN}$ 

 $\theta_{\text{JA}}$  at 0 Air Flow (Linear Feet per Minute)

Multi-Layer PCB, JEDEC Standard Test Boards 51.5°C/W

TRANSISTOR COUNT

The transistor count for ICS858012 is: 113

Pin compatible with SY58012U



# ICS858012

Low Skew, 1-to-2, Differential-to-2.5V, 3.3V LVPECL FANOUT BUFFER

#### PACKAGE OUTLINE - K SUFFIX FOR 16 LEAD VFQFN



TABLE 6. PACKAGE DIMENSIONS

| JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS |            |         |  |  |  |  |
|-----------------------------------------------|------------|---------|--|--|--|--|
| SYMBOL MINIMUM MAXIMUM                        |            |         |  |  |  |  |
| N                                             | 16         |         |  |  |  |  |
| A                                             | 0.80       | 1.0     |  |  |  |  |
| A1                                            | 0          | 0.05    |  |  |  |  |
| А3                                            | 0.25 Re    | ference |  |  |  |  |
| b                                             | 0.18 0.30  |         |  |  |  |  |
| е                                             | 0.50 BASIC |         |  |  |  |  |
| N <sub>D</sub>                                | 4          |         |  |  |  |  |
| N <sub>E</sub>                                | 2          | 1       |  |  |  |  |
| D                                             | 3.         | .0      |  |  |  |  |
| D2                                            | 0.25 1.25  |         |  |  |  |  |
| E                                             | 3.0        |         |  |  |  |  |
| E2                                            | 0.25 1.25  |         |  |  |  |  |
| L                                             | 0.30       | 0.50    |  |  |  |  |

Reference Document: JEDEC Publication 95, MO-220



## ICS858012

Low Skew, 1-to-2, Differential-to-2.5V, 3.3V LVPECL Fanout Buffer

#### TABLE 7. ORDERING INFORMATION

| Part/Order Number | Marking | Package                   | Shipping Packaging | Temperature   |
|-------------------|---------|---------------------------|--------------------|---------------|
| 858012AK          | 012A    | 16 Lead VFQFN             | tube               | -40°C to 85°C |
| 858012AKT         | 012A    | 16 Lead VFQFN             | 2500 tape & reel   | -40°C to 85°C |
| 858012AKLF        | 12AL    | 16 Lead "Lead-Free" VFQFN | tube               | -40°C to 85°C |
| 858012AKLFT       | 12AL    | 16 Lead "Lead-Free" VFQFN | 2500 tape & reel   | -40°C to 85°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature ranges, high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.