

#### PECL/CMOS TO CMOS CLOCK DRIVER

ICS558-01

## **Description**

The ICS558-01 accepts a high speed input of either PECL or CMOS, integrates a divider of 1, 2, 3, or 4, and provides four CMOS low skew outputs. The chip also has output enables so that one, three, or all four outputs can be tri-stated.

The ICS558-01 is a member of the IDT Clock Blocks<sup>™</sup> family of clock generation, synchronization, and distribution devices.

#### **Features**

- 16-pin TSSOP package
- Pb (lead) free package
- Selectable PECL or CMOS inputs
- Operates up to 250 MHz
- Works as a voltage translator
- Four low skew (<250 ps) outputs
- Selectable internal divider
- Operating input voltages of 3.3 V or 5.0 V
- Operating output voltages of 2.5 V, 3.3 V or 5.0 V
- Ideal for IA64 designs

# **Block Diagram**



# **Pin Assignment**



16-pin 173 Mil (0.65mm) TSSOP

### **Input Clock Selection**

| SELPECL | Input  |
|---------|--------|
| 0       | CMOSIN |
| 1       | PECLIN |

#### **Tri-State Table**

| OE1 | OE0 CLK 1 CLK 2, 3 |           |           |  |  |
|-----|--------------------|-----------|-----------|--|--|
| 0   | 0                  | Tri-state | Tri-state |  |  |
| 0   | 1                  | Clock ON  | Tri-state |  |  |
| 1   | 0                  | Tri-state | Clock ON  |  |  |
| 1   | 1                  | Clock ON  | Clock ON  |  |  |

#### **Output Divide Selection**

| S1 | S0 | <b>Output Divide</b> |
|----|----|----------------------|
| 0  | 0  | /1                   |
| 0  | 1  | /2                   |
| 1  | 0  | /3                   |
| 1  | 1  | /4                   |

# **Pin Descriptions**

| Pin<br>Number | Pin<br>Name | Pin Type    | Pin Description                                                         |
|---------------|-------------|-------------|-------------------------------------------------------------------------|
| Number        | ivallie     |             |                                                                         |
| 1             | S0          | Input       | Select 0 for output divider. See table above. Internal pull-up to VDDP. |
| 2             | S1          | Input       | Select 1 for output divider. See table above. Internal pull-up to VDDP. |
| 3             | VDDP        | Power       | Connect to +3.3 V or +5 V. Decouple to pin 6.                           |
| 4             | PECLIN      | Clock Input | PECL input. Connect to ground if not used.                              |
| 5             | PECLIN      | Clock Input | Complimentary PECL input. Connect to ground if not used.                |
| 6             | GND         | Power       | Connect to ground.                                                      |
| 7             | CMOSIN      | Clock Input | CMOS input. Connect to ground if not used.                              |
| 8             | OE0         | Input       | Output Enable 0. See table above. Internal pull-up to VDDP.             |
| 9             | OE1         | Input       | Output Enable 1. See table above. Internal pull-up to VDDP.             |
| 10            | GND         | Power       | Connect to ground.                                                      |
| 11            | CLK4        | Output      | Low skew clock output.                                                  |
| 12            | CLK3        | Output      | Low skew clock output.                                                  |
| 13            | CLK2        | Output      | Low skew clock output.                                                  |
| 14            | CLK1        | Output      | Low skew clock output.                                                  |
| 15            | VDDC        | Power       | Connect to +2.5 V, +3.3 V, or +5 V. Decouple to pin 10.                 |
| 16            | SELPECL     | Input       | Selects PECL or CMOS input. See table above. Internal pull-up to VDDP.  |

## **External Components**

The ICS558-01 requires two 0.01  $\mu$ F capacitors between VDDP and GND, and VDDC and GND—one on each side of the chip. These must be close to the chip to minimize lead inductance. Series termination resistors of 33 $\Omega$ can be used on the outputs (these also must be close to the chip).

## **Absolute Maximum Ratings**

Stresses above the ratings listed below can cause permanent damage to the ICS558-01. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| Item                                              | Rating              |
|---------------------------------------------------|---------------------|
| Supply Voltage; VDDP, VDDC (referenced to ground) | 7.0 V               |
| Inputs and Clock Outputs (referenced to ground)   | -0.5 V to VDD+0.5 V |
| Ambient Operating Temperature                     | 0 to +70 ° C        |
| Storage Temperature                               | -65 to +150 °C      |
| Soldering Temperature (maximum of 10 seconds)     | 260 °C              |

#### **DC Electrical Characteristics**

VDDP = VDDC = 3.3V (unless stated otherwise), Ambient temperature 0 to +70 °C

| Parameter                          | Symbol          | Conditions                                | Min.           | Тур. | Max.           | Units |
|------------------------------------|-----------------|-------------------------------------------|----------------|------|----------------|-------|
| Operating Voltage, VDDP            |                 | VDDP ≥ VDDC                               | 3.0            |      | 5.5            | V     |
| Operating Voltage, VDDC            |                 | VDDP ≥ VDDC                               | 2.375          |      | VDDP           | V     |
| Input High Voltage, CMOSIN         | V <sub>IH</sub> |                                           | (VDDP/2)+<br>1 |      |                | V     |
| Input Low Voltage, CMOSIN          | V <sub>IL</sub> |                                           |                |      | (VDDP/2)-<br>1 | V     |
| Input High Voltage                 | V <sub>IH</sub> | non-clock pins                            | VDDP-0.5       |      | VDDP           | V     |
| Input Low Voltage                  | V <sub>IL</sub> | non-clock pins                            |                |      | 0.5            | V     |
| Common Mode Range, PECLIN          |                 | VDDP=5 V                                  | VDDP-3.7       |      | VDDP-0.6       | V     |
| Common Mode Range, PECLIN          |                 | VDDP=3.3 V                                | VDDP-2.0       |      | VDDP-0.6       | V     |
| Peak-to-Peak Input Voltage, PECLIN |                 |                                           | 0.3            |      | 1.0            | V     |
| Output High Voltage                | V <sub>OH</sub> | VDDC = 5 V,<br>I <sub>OH</sub> = -24 mA   | VDDC-0.4       |      |                | V     |
| Output Low Voltage                 | V <sub>OL</sub> | VDDC = 5 V,<br>I <sub>OL</sub> = 24 mA    |                |      | 0.4            | V     |
| Output High Voltage                | V <sub>OH</sub> | VDDC = 3.3 V,<br>I <sub>OH</sub> = -18 mA | VDDC-0.4       |      |                | V     |
| Output Low Voltage                 | V <sub>OL</sub> | VDDC = 3.3 V,<br>I <sub>OL</sub> = 18 mA  |                |      | 0.4            | V     |

| Parameter                | Symbol          | Conditions                               | Min.     | Тур. | Max. | Units |
|--------------------------|-----------------|------------------------------------------|----------|------|------|-------|
| Output High Voltage      | V <sub>OH</sub> | VDDC = 2.5 V,<br>I <sub>OH</sub> = -8 mA | VDDC-0.4 |      |      | V     |
| Output Low Voltage       | V <sub>OL</sub> | VDDC = 2.5 V<br>I <sub>OL</sub> = 8 mA   |          |      | 0.4  | V     |
| Operating Supply Current | IDDP            | No load, 100<br>MHz input                |          | 22   |      | mA    |
| Operating Supply Current | IDDC            | No load, 100<br>MHz input                |          | 18   |      | mA    |
| Short Circuit Current    |                 |                                          |          | +70  |      | mA    |
| On-chip pull-up resistor | R <sub>PU</sub> |                                          |          | 250  |      | kΩ    |
| Input Capacitance        | C <sub>IN</sub> |                                          |          | 4    |      | pF    |

### **AC Electrical Characteristics**

VDDP = VDDC = 3.3 V (unless stated otherwise), Ambient Temperature 0 to +70 °C

| Parameter                             | Symbol          | Conditions                                                                         | Min. | Тур. | Max. | Units |
|---------------------------------------|-----------------|------------------------------------------------------------------------------------|------|------|------|-------|
| Input Frequency                       |                 |                                                                                    | 0    |      | 250  | MHz   |
| Output Rise Time                      | t <sub>OR</sub> |                                                                                    |      |      | 800  | ps    |
| Output Fall Time                      | t <sub>OF</sub> |                                                                                    |      |      | 750  | ps    |
| Skew, between any output clocks       |                 | (Assumes identically loaded outputs with identical rise times, measured at VDDC/2) |      | 0    | 250  | ps    |
| Propagation Delay                     |                 | /1                                                                                 |      | 5.0  |      | ns    |
|                                       |                 | /2                                                                                 |      | 6.0  |      | ns    |
|                                       |                 | /3                                                                                 |      |      |      | ns    |
|                                       |                 | /4                                                                                 |      | 7.0  |      | ns    |
| Output Clock Duty Cycle for /2 and /4 |                 |                                                                                    | 45   | 50   | 55   | %     |
| Output Clock Duty Cycle for /1 and /3 |                 |                                                                                    | 45   | 50   | 55   | %     |

# **Thermal Characteristics (16-pin TSSOP)**

| Parameter                           | Symbol        | Conditions     | Min. | Тур. | Max. | Units |
|-------------------------------------|---------------|----------------|------|------|------|-------|
| Thermal Resistance Junction to      | $\theta_{JA}$ | Still air      |      | 78   |      | ° C/W |
| Ambient                             | $\theta_{JA}$ | 1 m/s air flow |      | 70   |      | ° C/W |
|                                     | $\theta_{JA}$ | 3 m/s air flow |      | 68   |      | ° C/W |
| Thermal Resistance Junction to Case | $\theta_{JC}$ |                |      | 37   |      | ° C/W |

## Package Outline and Package Dimensions (16-pin TSSOP, 4.40 mm Body, 0.65 mm Pitch)

Package dimensions are kept current with JEDEC Publication No. 95, MO-153



## **Ordering Information**

| Part / Order Number | Marking   | Shipping Packaging | Package      | Temperature |
|---------------------|-----------|--------------------|--------------|-------------|
| 558G-01LF           | 558G-01LF | Tubes              | 16-pin TSSOP | 0 to +70° C |
| 558G-01LFT          | 558G-01LF | Tape and Reel      | 16-pin TSSOP | 0 to +70° C |

#### "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

# Innovate with IDT and accelerate your future networks. Contact:

www.IDT.com

For Sales

800-345-7015 408-284-8200 Fax: 408-284-2775 For Tech Support

www.idt.com/go/clockhelp

#### **Corporate Headquarters**

Integrated Device Technology, Inc. www.idt.com

