# Freescale Semiconductor Technical Data

MPC9109 Rev. 2, 08/2005

# Low Voltage 1:18 Clock Distribution Chip

The MPC9109 is a 1:18 low voltage clock distribution chip with 2.5 V or 3.3 V LVCMOS output capabilities. The device features the capability to select either a differential LVPECL or an LVCMOS compatible input. The 18 outputs are 2.5 V or 3.3 V LVCMOS compatible and feature the drive strength to drive 50  $\Omega$  series or parallel terminated transmission lines. With output-to-output skews of 200 ps, the MPC9109 is ideal as a clock distribution chip for the most demanding of synchronous systems. The 2.5 V outputs also make the device ideal for supplying clocks for a high performance Pentium II<sup>TM</sup> microprocessor based design. For a higher performance version of the 9109 refer to the MPC940L data sheet.

## Features

- LVPECL or LVCMOS clock input
- 2.5 V LVCMOS outputs for Pentium II microprocessor support
- 200 ps maximum output-to-output skew @ 3.3 V output
- Maximum output frequency of 250 MHz @ 3.3 V core
- 32-lead QFP packaging
- Dual or single supply device:
  - Dual V<sub>CC</sub> supply voltage, 3.3 V core and 2.5 V output
  - Single 3.3 V V<sub>CC</sub> supply voltage for 3.3 V outputs
  - Single 2.5 V V<sub>CC</sub> supply voltage for 2.5 V I/O

### **Functional Description**

With a low output impedance ( $\approx 20 \Omega$ ), in both the HIGH and LOW logic states, the output buffers of the MPC9109 are ideal for driving series terminated trans-

mission lines. With a 20  $\Omega$  output impedance the 9109 has the capability of driving two series terminated lines from each output. This gives the device an effective fanout of 1:36. If a lower output impedance is desired please see the MPC942 data sheet. If better performance is desired please see the MPC940L data sheet.

The differential LVPECL inputs of the MPC9109 allow the device to interface directly with a LVPECL fanout buffer like the MC100EP111 to build very wide clock fanout trees or to couple to a high frequency clock source. The LVCMOS input provides a more standard interface for applications requiring only a single clock distribution chip at relatively low frequencies. In addition, the two clock sources can be used to provide for a test clock interface as well as the primary system clock. A logic HIGH on the LVCMOS\_CLK\_Sel pin will select the LVCMOS level clock input. All inputs of the MPC9109 have internal pullup/pulldown resistor so they can be left open if unused.

The MPC9109 is a single or dual supply device. The device power supply offers a high degree of flexibility. The device can operate with a 3.3 V core and 3.3 V output, a 3.3 V core and 2.5 V outputs as well as a 2.5 V core and 2.5 V outputs. The 32-lead QFP package was chosen to optimize performance, board space and cost of the device. The 32-lead TQFP has a 7x7mm body size with a conservative 0.8 mm pin spacing.

Pentium II is a trademark of Intel Corporation.



MPC9109 LOW VOLTAGE 1:18 CLOCK DISTRIBUTION CHIP KISSERIE S2-LEAD LOFP PACKAGE CASE 873A-04

AC SUFFIX 32-LEAD LQFP PACKAGE Pb-FREE PACKAGE CASE 873A-04

© Freescale Semiconductor, Inc., 2005. All rights reserved.







#### Table 1. Function Table

| LVCMOS CLK_Sel | Input      |
|----------------|------------|
| 0              | PECL_CLK   |
| 1              | LVCMOS_CLK |

## Table 2. Power Supply Voltages

| Supply Pin       | Voltage Level       |
|------------------|---------------------|
| V <sub>CCI</sub> | 2.5 V or 3.3 V ± 5% |
| V <sub>CCO</sub> | 2.5 V or 3.3 V ± 5% |

Figure 2. Pinout: 32-Lead TQFP (Top View)

# Table 3. Absolute Maximum Ratings<sup>(1)</sup>

| Symbol            | Parameter                 | Min  | Мах                   | Unit |
|-------------------|---------------------------|------|-----------------------|------|
| V <sub>CC</sub>   | Supply Voltage            | -0.3 | 3.6                   | V    |
| VI                | Input Voltage             | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| I <sub>IN</sub>   | Input Current             |      | ±20                   | mA   |
| T <sub>Stor</sub> | Storage Temperature Range | -40  | 125                   | °C   |

 Absolute maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute-maximum-rated conditions is not implied.

| Table 4. DC Characteristics (T | $_{A} = 0^{\circ} \text{ to } 70^{\circ}\text{C}, V_{CCI} = 3.3^{\circ}$ | $V \pm 5\%; V_{CCO} = 3.3 V \pm 5\%$ ) |
|--------------------------------|--------------------------------------------------------------------------|----------------------------------------|
|--------------------------------|--------------------------------------------------------------------------|----------------------------------------|

| Symbol           | Characteristic                   |          | Min                  | Тур | Max                  | Unit | Condition                |
|------------------|----------------------------------|----------|----------------------|-----|----------------------|------|--------------------------|
| V <sub>IH</sub>  | Input HIGH Voltage               | CMOS_CLK | 2.4                  |     | V <sub>CCI</sub>     | V    |                          |
| V <sub>IL</sub>  | Input LOW Voltage                | CMOS_CLK |                      |     | 0.8                  | V    |                          |
| V <sub>PP</sub>  | Peak-to-Peak Input Voltage       | PECL_CLK | 500                  |     | 1000                 | mV   |                          |
| V <sub>CMR</sub> | Common Mode Range                | PECL_CLK | V <sub>CC</sub> -1.4 |     | V <sub>CC</sub> -0.6 | V    |                          |
| V <sub>OH</sub>  | Output HIGH Voltage              |          | 2.4                  |     |                      | V    | I <sub>OH</sub> = -20 mA |
| V <sub>OL</sub>  | Output LOW Voltage               |          |                      |     | 0.5                  | V    | I <sub>OH</sub> = 20 mA  |
| I <sub>IN</sub>  | Input Current                    |          |                      |     | ±200                 | μA   |                          |
| C <sub>IN</sub>  | Input Capacitance                |          |                      | 4.0 |                      | pF   |                          |
| C <sub>pd</sub>  | Power Dissipation Capacitance    |          |                      | 10  |                      | pF   | Per output               |
| Z <sub>OUT</sub> | Output Impedance                 |          | 18                   | 23  | 28                   | Ω    |                          |
| I <sub>CC</sub>  | Maximum Quiescent Supply Current |          |                      | 0.5 |                      | mA   |                          |

Table 5. AC Characteristics (T<sub>A</sub> = 0° to 70°C, V<sub>CCI</sub> =  $3.3 \text{ V} \pm 5\%$ ; V<sub>CCO</sub> =  $3.3 \text{ V} \pm 5\%$ )

| Symbol                          | Characteristic          |                      | Min | Тур        | Max        | Unit | Condition           |
|---------------------------------|-------------------------|----------------------|-----|------------|------------|------|---------------------|
| F <sub>max</sub>                | Maximum Input Frequency |                      |     |            | 250        | MHz  |                     |
| t <sub>PLH</sub>                | Propagation Delay       | PECL_CLK<br>CMOS_CLK |     | 2.8<br>2.5 | 3.8<br>3.3 | ns   | Note <sup>(1)</sup> |
| t <sub>sk(o)</sub>              | Output-to-Output Skew   | PECL_CLK<br>CMOS_CLK |     |            | 200<br>200 | ps   | Note <sup>(1)</sup> |
| t <sub>sk(pr)</sub>             | Part-to-Part Skew       | PECL_CLK<br>CMOS_CLK |     |            | 2.0<br>1.7 | ns   | Note <sup>(1)</sup> |
| dt                              | Duty Cycle              |                      | 45  |            | 55         | %    | Note <sup>(1)</sup> |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time   |                      | 0.1 |            | 1.3        | ns   | Note <sup>(1)</sup> |

1. Guaranteed by statistical analysis, not 100% tested in production.

# Table 6. Absolute Maximum Ratings<sup>(1)</sup>

| Symbol            | Parameter                 | Min  | Мах                   | Unit |
|-------------------|---------------------------|------|-----------------------|------|
| V <sub>CC</sub>   | Supply Voltage            | -0.3 | 3.6                   | V    |
| VI                | Input Voltage             | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| I <sub>IN</sub>   | Input Current             |      | ±20                   | mA   |
| T <sub>Stor</sub> | Storage Temperature Range | -40  | 125                   | °C   |

 Absolute maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute-maximum-rated conditions is not implied.

| Symbol           | Characteristic                   |          | Min                  | Тур | Max                  | Unit | Condition                |
|------------------|----------------------------------|----------|----------------------|-----|----------------------|------|--------------------------|
| V <sub>IH</sub>  | Input HIGH Voltage               | CMOS_CLK | 2.4                  |     | V <sub>CCI</sub>     | V    |                          |
| V <sub>IL</sub>  | Input LOW Voltage                | CMOS_CLK |                      |     | 0.8                  | V    |                          |
| V <sub>PP</sub>  | Peak-to-Peak Input Voltage       | PECL_CLK | 500                  |     | 1000                 | mV   |                          |
| V <sub>CMR</sub> | Common Mode Range                | PECL_CLK | V <sub>CC</sub> -1.4 |     | V <sub>CC</sub> -0.6 | V    |                          |
| V <sub>OH</sub>  | Output HIGH Voltage              |          | 1.8                  |     |                      | V    | I <sub>OH</sub> = -20 mA |
| V <sub>OL</sub>  | Output LOW Voltage               |          |                      |     | 0.5                  | V    | I <sub>OH</sub> = 20 mA  |
| I <sub>IN</sub>  | Input Current                    |          |                      |     | ±200                 | μA   |                          |
| C <sub>IN</sub>  | Input Capacitance                |          |                      | 4.0 |                      | pF   |                          |
| C <sub>pd</sub>  | Power Dissipation Capacitance    |          |                      | 10  |                      | pF   | Per output               |
| Z <sub>OUT</sub> | Output Impedance                 |          |                      | 23  |                      | Ω    |                          |
| I <sub>CC</sub>  | Maximum Quiescent Supply Current |          |                      | 0.5 |                      | mA   |                          |

Table 8. AC Characteristics (T<sub>A</sub> = 0° to 70°C, V<sub>CCI</sub> = 3.3 V  $\pm$  5%; V<sub>CCO</sub> = 2.5 V  $\pm$  5%)

| Symbol                          | Characteristic          |                      | Min | Тур        | Max        | Unit | Condition           |
|---------------------------------|-------------------------|----------------------|-----|------------|------------|------|---------------------|
| F <sub>max</sub>                | Maximum Input Frequency |                      |     |            | 250        | MHz  |                     |
| t <sub>PLH</sub>                | Propagation Delay       | PECL_CLK<br>CMOS_CLK |     | 2.8<br>2.5 | 3.9<br>3.4 | ns   | Note <sup>(1)</sup> |
| t <sub>sk(o)</sub>              | Output-to-Output Skew   | PECL_CLK<br>CMOS_CLK |     |            | 250<br>250 | ps   | Note <sup>(1)</sup> |
| t <sub>sk(pr)</sub>             | Part-to-Part Skew       | PECL_CLK<br>CMOS_CLK |     |            | 2.1<br>1.8 | ns   | Note <sup>(1)</sup> |
| dt                              | Duty Cycle              |                      | 45  |            | 55         | %    | Note <sup>(1)</sup> |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time   |                      | 0.1 |            | 1.3        | ns   | Note <sup>(1)</sup> |

1. Guaranteed by statistical analysis, not 100% tested in production.

4

## Table 9. Absolute Maximum Ratings<sup>(1)</sup>

| Symbol            | Parameter                 | Min  | Мах                   | Unit |
|-------------------|---------------------------|------|-----------------------|------|
| V <sub>CC</sub>   | Supply Voltage            | -0.3 | 3.6                   | V    |
| VI                | Input Voltage             | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| I <sub>IN</sub>   | Input Current             |      | ±20                   | mA   |
| T <sub>Stor</sub> | Storage Temperature Range | -40  | 125                   | °C   |

 Absolute maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute-maximum-rated conditions is not implied.

# Table 10. DC Characteristics (T<sub>A</sub> = 0° to 70°C, V<sub>CCI</sub> = 2.5 V ± 5%; V<sub>CCO</sub> = 2.5 V ± 5%)

| Symbol           | Characteristic                   |          | Min                  | Тур | Max                  | Unit | Condition                |
|------------------|----------------------------------|----------|----------------------|-----|----------------------|------|--------------------------|
| V <sub>IH</sub>  | Input HIGH Voltage               | CMOS_CLK | 2.0                  |     | V <sub>CCI</sub>     | V    |                          |
| V <sub>IL</sub>  | Input LOW Voltage                | CMOS_CLK |                      |     | 0.8                  | V    |                          |
| V <sub>PP</sub>  | Peak-to-Peak Input Voltage       | PECL_CLK | 500                  |     | 1000                 | mV   |                          |
| V <sub>CMR</sub> | Common Mode Range                | PECL_CLK | V <sub>CC</sub> -1.0 |     | V <sub>CC</sub> -0.6 | V    |                          |
| V <sub>OH</sub>  | Output HIGH Voltage              |          | 1.8                  |     |                      | V    | I <sub>OH</sub> = -12 mA |
| V <sub>OL</sub>  | Output LOW Voltage               |          |                      |     | 0.5                  | V    | I <sub>OH</sub> = 12 mA  |
| I <sub>IN</sub>  | Input Current                    |          |                      |     | ±200                 | μA   |                          |
| C <sub>IN</sub>  | Input Capacitance                |          |                      | 4.0 |                      | pF   |                          |
| C <sub>pd</sub>  | Power Dissipation Capacitance    |          |                      | 10  |                      | pF   | Per output               |
| Z <sub>OUT</sub> | Output Impedance                 |          | 18                   | 23  | 28                   | Ω    |                          |
| I <sub>CC</sub>  | Maximum Quiescent Supply Current |          |                      | 0.5 |                      | mA   |                          |

# Table 11. AC Characteristics (T<sub>A</sub> = 0° to 70°C, V<sub>CCI</sub> = 2.5 V ± 5%; V<sub>CCO</sub> = 2.5 V ± 5%)

| Symbol                          | Characteristic          |                      | Min        | Тур        | Max        | Unit | Condition           |
|---------------------------------|-------------------------|----------------------|------------|------------|------------|------|---------------------|
| F <sub>max</sub>                | Maximum Input Frequency |                      |            |            | 200        | MHz  |                     |
| t <sub>PLH</sub>                | Propagation Delay       | PECL_CLK<br>CMOS_CLK | 2.2<br>2.0 | 2.8<br>2.5 | 4.9<br>4.2 | ns   | Note <sup>(1)</sup> |
| t <sub>sk(o)</sub>              | Output-to-Output Skew   | PECL_CLK<br>CMOS_CLK |            |            | 250<br>250 | ps   | Note <sup>(1)</sup> |
| t <sub>sk(pr)</sub>             | Part-to-Part Skew       | PECL_CLK<br>CMOS_CLK |            |            | 2.7<br>2.2 | ns   | Note <sup>(1)</sup> |
| dt                              | Duty Cycle              |                      | 45         |            | 55         | %    | Note <sup>(1)</sup> |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time   |                      | 0.1        |            | 1.3        | ns   | Note <sup>(1)</sup> |

1. Guaranteed by statistical analysis, not 100% tested in production.

# PACKAGE DIMENSIONS



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. |                            |        | PRINT VERSION NO | VERSION NOT TO SCALE |  |
|---------------------------------------------------------|----------------------------|--------|------------------|----------------------|--|
| TITLE:                                                  | DOCUMENT NE                | RE∨: C |                  |                      |  |
| LOW PROFILE QUAD FLAT PA                                | CASE NUMBER: 873A-04       |        | 01 APR 2005      |                      |  |
| 32 LEAD, 0.8 PITCH (7 X                                 | STANDARD: JEDEC MS-026 BBA |        |                  |                      |  |

PAGE 1 OF 3

## CASE 873A-04 ISSUE C 32-LEAD LQFP PACKAGE

# PACKAGE DIMENSIONS



| © FREESCALE SEMICONDUCTOR, INC.<br>All RIGHTS RESERVED. | MECHANICA   | L OUTLINE    | PRINT VERSION NE | JT TO SCALE |
|---------------------------------------------------------|-------------|--------------|------------------|-------------|
| TITLE:                                                  | DOCUMENT NO | RE∨: C       |                  |             |
| LOW PROFILE QUAD FLAT P.<br>32 LEAD, 0.8 PITCH (7 X     | CASE NUMBER | 01 APR 2005  |                  |             |
| 52 EEAD, 0.0 THEIR (7 A                                 | . / / 1.+)  | STANDARD: JE | DEC MS-026 BBA   |             |

PAGE 2 OF 3

## CASE 873A-04 ISSUE C 32-LEAD LQFP PACKAGE

#### Advanced Clock Drivers Devices Freescale Semiconductor

7

NOTES:

1. DIMENSIONS ARE IN MILLIMETERS.

2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5-1994.

 $\overline{3}$  datums a, b, and d to be determined at datum plane H.

4 dimensions to be determined at seating plane datum c.

DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THZ LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION: 0.07 MM.

<u>/6.</u> DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH.

/7.\EXACT SHAPE OF EACH CORNER IS OPTIONAL.

 $\underline{3}$  These dimensions apply to the flat section of the lead between 0.1 MM and 0.25 MM from the lead tip.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. |                            |             | PRINT VERSION NE | DT TO SCALE |  |
|---------------------------------------------------------|----------------------------|-------------|------------------|-------------|--|
| TITLE:                                                  | DOCUMENT NO                | RE∨: C      |                  |             |  |
| LOW PROFILE QUAD FLAT P                                 | CASE NUMBER                | 01 APR 2005 |                  |             |  |
| 32 LEAD, 0.8 PITCH (7 X                                 | STANDARD: JEDEC MS-026 BBA |             |                  |             |  |

PAGE 3 OF 3

### CASE 873A-04 ISSUE C 32-LEAD LQFP PACKAGE

#### How to Reach Us:

Home Page: www.freescale.com

E-mail: support@freescale.com

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2005. All rights reserved.



MPC9109 Rev. 2 08/2005